Home
last modified time | relevance | path

Searched defs:CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT (Results 1 – 7 of 7) sorted by path

/dragonfly/sys/dev/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_sh_mask.h19279 #define CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT macro
H A Dgc_9_1_sh_mask.h20715 #define CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT macro
H A Dgc_9_2_1_sh_mask.h20642 #define CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT macro
/dragonfly/sys/dev/drm/amd/include/asic_reg/gca/
H A Dgfx_6_0_sh_mask.h3177 #define CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT 0x00000018 macro
H A Dgfx_7_2_sh_mask.h2586 #define CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT 0x18 macro
H A Dgfx_8_0_sh_mask.h3150 #define CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT 0x18 macro
H A Dgfx_8_1_sh_mask.h3672 #define CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT 0x18 macro