Home
last modified time | relevance | path

Searched defs:ZeroReg (Results 1 – 23 of 23) sorted by relevance

/openbsd/gnu/llvm/llvm/lib/Target/X86/
H A DX86FixupSetCC.cpp114 Register ZeroReg = MRI->createVirtualRegister(RC); in runOnMachineFunction() local
H A DX86FrameLowering.cpp937 ZeroReg = InProlog ? X86::RCX in emitStackProbeInlineWindowsCoreCLR64() local
/openbsd/gnu/llvm/llvm/tools/llvm-exegesis/lib/Mips/
H A DTarget.cpp74 unsigned ZeroReg; in loadImmediate() local
/openbsd/gnu/llvm/llvm/lib/Target/AArch64/
H A DAArch64InstrInfo.cpp3457 unsigned Opcode, unsigned ZeroReg, in copyGPRRegTuple()
4902 unsigned CombineOpc, unsigned ZeroReg = 0, in canCombine()
4935 unsigned MulOpc, unsigned ZeroReg) { in canCombineWithMUL()
5077 MachineCombinerPattern Pattern) { in getMaddPatterns()
5935 unsigned BitSize, OrrOpc, ZeroReg; in genAlternativeCodeSequence() local
5997 unsigned SubOpc, ZeroReg; in genAlternativeCodeSequence() local
6045 unsigned BitSize, OrrOpc, ZeroReg; in genAlternativeCodeSequence() local
H A DAArch64ExpandPseudoInsts.cpp190 unsigned StlrOp, unsigned CmpOp, unsigned ExtendImm, unsigned ZeroReg, in expandCMP_SWAP()
H A DAArch64FastISel.cpp380 unsigned ZeroReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR; in materializeInt() local
4889 unsigned ZeroReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR; in selectSDiv() local
H A DAArch64ISelDAGToDAG.cpp3449 unsigned ZeroReg; in tryShiftAmountMod() local
3469 unsigned ZeroReg; in tryShiftAmountMod() local
H A DAArch64ISelLowering.cpp18670 unsigned ZeroReg; in replaceZeroVectorStore() local
/openbsd/gnu/llvm/llvm/lib/Target/Mips/
H A DMipsSEInstrInfo.cpp87 unsigned Opc = 0, ZeroReg = 0; in copyPhysReg() local
H A DMipsAsmPrinter.cpp140 unsigned ZeroReg = Subtarget->isGP64bit() ? Mips::ZERO_64 : Mips::ZERO; in emitPseudoIndirectBranch() local
H A DMipsSEISelDAGToDAG.cpp85 unsigned DstReg = 0, ZeroReg = 0; in replaceUsesWithZeroReg() local
/openbsd/gnu/llvm/llvm/include/llvm/CodeGen/GlobalISel/
H A DInstructionSelectorImpl.h892 int64_t ZeroReg = MatchTable[CurrentIdx++]; in executeMatchTable() local
/openbsd/gnu/llvm/llvm/lib/Target/AVR/
H A DAVRISelLowering.cpp900 SDValue ZeroReg = DAG.getRegister(Subtarget.getZeroRegister(), MVT::i8); in LowerINLINEASM() local
1872 Register ZeroReg = MRI.createVirtualRegister(&AVR::GPR8RegClass); in insertMultibyteShift() local
H A DAVRExpandPseudoInsts.cpp436 Register ZeroReg = MI.getOperand(2).getReg(); in expand() local
1342 Register ZeroReg = MI.getOperand(2).getReg(); in expand() local
/openbsd/gnu/llvm/llvm/lib/Target/ARM/
H A DARMInstructionSelector.cpp550 auto ZeroReg = MRI.createVirtualRegister(&ARM::GPRRegClass); in selectCmp() local
H A DARMFastISel.cpp1476 unsigned ZeroReg = fastMaterializeConstant(Zero); in SelectCmp() local
/openbsd/gnu/llvm/llvm/lib/Target/SPIRV/
H A DSPIRVInstructionSelector.cpp1095 Register ZeroReg = buildZerosVal(ResType, I); in selectSelect() local
/openbsd/gnu/llvm/llvm/lib/Target/Mips/AsmParser/
H A DMipsAsmParser.cpp2730 unsigned ZeroReg = IsAddress ? ABI.GetNullPtr() : ABI.GetZeroReg(); in loadImmediate() local
4231 unsigned ZeroReg; in expandDivRem() local
/openbsd/gnu/llvm/llvm/lib/Target/PowerPC/
H A DPPCInstrInfo.cpp2114 MCRegister ZeroReg; in onlyFoldImmediate() local
H A DPPCISelDAGToDAG.cpp6108 SDValue ZeroReg = in Select() local
H A DPPCISelLowering.cpp11744 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO; in EmitPartwordAtomicBinary() local
12777 Register ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO; in EmitInstrWithCustomInserter() local
/openbsd/gnu/llvm/llvm/lib/Target/AMDGPU/
H A DSIInstrInfo.cpp7720 Register ZeroReg = MRI.createVirtualRegister(RI.getBoolRC()); in convertNonUniformLoopRegion() local
/openbsd/gnu/llvm/llvm/lib/CodeGen/GlobalISel/
H A DCombinerHelper.cpp1912 Register ZeroReg; in applyCombineUnmergeZExtToZExt() local