Home
last modified time | relevance | path

Searched defs:adll_val (Results 1 – 25 of 63) sorted by relevance

123

/dports/emulators/qemu42/qemu-4.2.1/roms/u-boot/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c410 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
921 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/emulators/qemu5/qemu-5.2.0/roms/u-boot/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c410 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
921 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-olimex-a20-som-evb/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-olinuxino-lime/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-olinuxino-lime2/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-olinuxino-lime2-emmc/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/emulators/qemu-guest-agent/qemu-5.0.1/roms/u-boot/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c410 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
921 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-cubieboard2/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-cubox-hummingboard/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-firefly-rk3399/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-sinovoip-bpi-m3/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-a13-olinuxino/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-sopine/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-a64-olinuxino/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-qemu-arm64/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-rpi/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-nanopi-m1plus/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-nanopi-neo/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-nanopi-r4s/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-nanopi-neo-air/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-chip/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-beaglebone/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/emulators/qemu-utils/qemu-4.2.1/roms/u-boot/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c410 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
921 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-clearfog/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local
/dports/sysutils/u-boot-cubieboard/u-boot-2021.07/drivers/ddr/marvell/axp/
H A Dddr3_pbs.c411 u32 adll_val = 4; /* INIT_WL_DELAY */ in ddr3_tx_shift_dqs_adll_step_before_fail() local
922 u32 adll_val = MAX_DELAY; in ddr3_rx_shift_dqs_to_first_fail() local

123