xref: /openbsd/sys/dev/pci/drm/amd/amdgpu/amdgpu_object.c (revision 51c0cefd)
1 /*
2  * Copyright 2009 Jerome Glisse.
3  * All Rights Reserved.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the
7  * "Software"), to deal in the Software without restriction, including
8  * without limitation the rights to use, copy, modify, merge, publish,
9  * distribute, sub license, and/or sell copies of the Software, and to
10  * permit persons to whom the Software is furnished to do so, subject to
11  * the following conditions:
12  *
13  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19  * USE OR OTHER DEALINGS IN THE SOFTWARE.
20  *
21  * The above copyright notice and this permission notice (including the
22  * next paragraph) shall be included in all copies or substantial portions
23  * of the Software.
24  *
25  */
26 /*
27  * Authors:
28  *    Jerome Glisse <glisse@freedesktop.org>
29  *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30  *    Dave Airlie
31  */
32 #include <linux/list.h>
33 #include <linux/slab.h>
34 #include <linux/dma-buf.h>
35 
36 #include <drm/drm_drv.h>
37 #include <drm/amdgpu_drm.h>
38 #include <drm/drm_cache.h>
39 #include "amdgpu.h"
40 #include "amdgpu_trace.h"
41 #include "amdgpu_amdkfd.h"
42 
43 /**
44  * DOC: amdgpu_object
45  *
46  * This defines the interfaces to operate on an &amdgpu_bo buffer object which
47  * represents memory used by driver (VRAM, system memory, etc.). The driver
48  * provides DRM/GEM APIs to userspace. DRM/GEM APIs then use these interfaces
49  * to create/destroy/set buffer object which are then managed by the kernel TTM
50  * memory manager.
51  * The interfaces are also used internally by kernel clients, including gfx,
52  * uvd, etc. for kernel managed allocations used by the GPU.
53  *
54  */
55 
amdgpu_bo_destroy(struct ttm_buffer_object * tbo)56 static void amdgpu_bo_destroy(struct ttm_buffer_object *tbo)
57 {
58 	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
59 	struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
60 
61 	amdgpu_bo_kunmap(bo);
62 
63 	if (bo->tbo.base.import_attach)
64 		drm_prime_gem_destroy(&bo->tbo.base, bo->tbo.sg);
65 	drm_gem_object_release(&bo->tbo.base);
66 	amdgpu_bo_unref(&bo->parent);
67 	kvfree(bo);
68 }
69 
amdgpu_bo_user_destroy(struct ttm_buffer_object * tbo)70 static void amdgpu_bo_user_destroy(struct ttm_buffer_object *tbo)
71 {
72 	struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
73 	struct amdgpu_bo_user *ubo;
74 
75 	ubo = to_amdgpu_bo_user(bo);
76 	kfree(ubo->metadata);
77 	amdgpu_bo_destroy(tbo);
78 }
79 
amdgpu_bo_vm_destroy(struct ttm_buffer_object * tbo)80 static void amdgpu_bo_vm_destroy(struct ttm_buffer_object *tbo)
81 {
82 	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
83 	struct amdgpu_bo *shadow_bo = ttm_to_amdgpu_bo(tbo), *bo;
84 	struct amdgpu_bo_vm *vmbo;
85 
86 	bo = shadow_bo->parent;
87 	vmbo = to_amdgpu_bo_vm(bo);
88 	/* in case amdgpu_device_recover_vram got NULL of bo->parent */
89 	if (!list_empty(&vmbo->shadow_list)) {
90 		mutex_lock(&adev->shadow_list_lock);
91 		list_del_init(&vmbo->shadow_list);
92 		mutex_unlock(&adev->shadow_list_lock);
93 	}
94 
95 	amdgpu_bo_destroy(tbo);
96 }
97 
98 /**
99  * amdgpu_bo_is_amdgpu_bo - check if the buffer object is an &amdgpu_bo
100  * @bo: buffer object to be checked
101  *
102  * Uses destroy function associated with the object to determine if this is
103  * an &amdgpu_bo.
104  *
105  * Returns:
106  * true if the object belongs to &amdgpu_bo, false if not.
107  */
amdgpu_bo_is_amdgpu_bo(struct ttm_buffer_object * bo)108 bool amdgpu_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
109 {
110 	if (bo->destroy == &amdgpu_bo_destroy ||
111 	    bo->destroy == &amdgpu_bo_user_destroy ||
112 	    bo->destroy == &amdgpu_bo_vm_destroy)
113 		return true;
114 
115 	return false;
116 }
117 
118 /**
119  * amdgpu_bo_placement_from_domain - set buffer's placement
120  * @abo: &amdgpu_bo buffer object whose placement is to be set
121  * @domain: requested domain
122  *
123  * Sets buffer's placement according to requested domain and the buffer's
124  * flags.
125  */
amdgpu_bo_placement_from_domain(struct amdgpu_bo * abo,u32 domain)126 void amdgpu_bo_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
127 {
128 	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
129 	struct ttm_placement *placement = &abo->placement;
130 	struct ttm_place *places = abo->placements;
131 	u64 flags = abo->flags;
132 	u32 c = 0;
133 
134 	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
135 		unsigned int visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
136 		int8_t mem_id = KFD_XCP_MEM_ID(adev, abo->xcp_id);
137 
138 		if (adev->gmc.mem_partitions && mem_id >= 0) {
139 			places[c].fpfn = adev->gmc.mem_partitions[mem_id].range.fpfn;
140 			/*
141 			 * memory partition range lpfn is inclusive start + size - 1
142 			 * TTM place lpfn is exclusive start + size
143 			 */
144 			places[c].lpfn = adev->gmc.mem_partitions[mem_id].range.lpfn + 1;
145 		} else {
146 			places[c].fpfn = 0;
147 			places[c].lpfn = 0;
148 		}
149 		places[c].mem_type = TTM_PL_VRAM;
150 		places[c].flags = 0;
151 
152 		if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
153 			places[c].lpfn = min_not_zero(places[c].lpfn, visible_pfn);
154 		else
155 			places[c].flags |= TTM_PL_FLAG_TOPDOWN;
156 
157 		if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
158 			places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
159 		c++;
160 	}
161 
162 	if (domain & AMDGPU_GEM_DOMAIN_DOORBELL) {
163 		places[c].fpfn = 0;
164 		places[c].lpfn = 0;
165 		places[c].mem_type = AMDGPU_PL_DOORBELL;
166 		places[c].flags = 0;
167 		c++;
168 	}
169 
170 	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
171 		places[c].fpfn = 0;
172 		places[c].lpfn = 0;
173 		places[c].mem_type =
174 			abo->flags & AMDGPU_GEM_CREATE_PREEMPTIBLE ?
175 			AMDGPU_PL_PREEMPT : TTM_PL_TT;
176 		places[c].flags = 0;
177 		c++;
178 	}
179 
180 	if (domain & AMDGPU_GEM_DOMAIN_CPU) {
181 		places[c].fpfn = 0;
182 		places[c].lpfn = 0;
183 		places[c].mem_type = TTM_PL_SYSTEM;
184 		places[c].flags = 0;
185 		c++;
186 	}
187 
188 	if (domain & AMDGPU_GEM_DOMAIN_GDS) {
189 		places[c].fpfn = 0;
190 		places[c].lpfn = 0;
191 		places[c].mem_type = AMDGPU_PL_GDS;
192 		places[c].flags = 0;
193 		c++;
194 	}
195 
196 	if (domain & AMDGPU_GEM_DOMAIN_GWS) {
197 		places[c].fpfn = 0;
198 		places[c].lpfn = 0;
199 		places[c].mem_type = AMDGPU_PL_GWS;
200 		places[c].flags = 0;
201 		c++;
202 	}
203 
204 	if (domain & AMDGPU_GEM_DOMAIN_OA) {
205 		places[c].fpfn = 0;
206 		places[c].lpfn = 0;
207 		places[c].mem_type = AMDGPU_PL_OA;
208 		places[c].flags = 0;
209 		c++;
210 	}
211 
212 	if (!c) {
213 		places[c].fpfn = 0;
214 		places[c].lpfn = 0;
215 		places[c].mem_type = TTM_PL_SYSTEM;
216 		places[c].flags = 0;
217 		c++;
218 	}
219 
220 	BUG_ON(c > AMDGPU_BO_MAX_PLACEMENTS);
221 
222 	placement->num_placement = c;
223 	placement->placement = places;
224 
225 	placement->num_busy_placement = c;
226 	placement->busy_placement = places;
227 }
228 
229 /**
230  * amdgpu_bo_create_reserved - create reserved BO for kernel use
231  *
232  * @adev: amdgpu device object
233  * @size: size for the new BO
234  * @align: alignment for the new BO
235  * @domain: where to place it
236  * @bo_ptr: used to initialize BOs in structures
237  * @gpu_addr: GPU addr of the pinned BO
238  * @cpu_addr: optional CPU address mapping
239  *
240  * Allocates and pins a BO for kernel internal use, and returns it still
241  * reserved.
242  *
243  * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
244  *
245  * Returns:
246  * 0 on success, negative error code otherwise.
247  */
amdgpu_bo_create_reserved(struct amdgpu_device * adev,unsigned long size,int align,u32 domain,struct amdgpu_bo ** bo_ptr,u64 * gpu_addr,void ** cpu_addr)248 int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
249 			      unsigned long size, int align,
250 			      u32 domain, struct amdgpu_bo **bo_ptr,
251 			      u64 *gpu_addr, void **cpu_addr)
252 {
253 	struct amdgpu_bo_param bp;
254 	bool free = false;
255 	int r;
256 
257 	if (!size) {
258 		amdgpu_bo_unref(bo_ptr);
259 		return 0;
260 	}
261 
262 	memset(&bp, 0, sizeof(bp));
263 	bp.size = size;
264 	bp.byte_align = align;
265 	bp.domain = domain;
266 	bp.flags = cpu_addr ? AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED
267 		: AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
268 	bp.flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
269 	bp.type = ttm_bo_type_kernel;
270 	bp.resv = NULL;
271 	bp.bo_ptr_size = sizeof(struct amdgpu_bo);
272 
273 	if (!*bo_ptr) {
274 		r = amdgpu_bo_create(adev, &bp, bo_ptr);
275 		if (r) {
276 			dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
277 				r);
278 			return r;
279 		}
280 		free = true;
281 	}
282 
283 	r = amdgpu_bo_reserve(*bo_ptr, false);
284 	if (r) {
285 		dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
286 		goto error_free;
287 	}
288 
289 	r = amdgpu_bo_pin(*bo_ptr, domain);
290 	if (r) {
291 		dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
292 		goto error_unreserve;
293 	}
294 
295 	r = amdgpu_ttm_alloc_gart(&(*bo_ptr)->tbo);
296 	if (r) {
297 		dev_err(adev->dev, "%p bind failed\n", *bo_ptr);
298 		goto error_unpin;
299 	}
300 
301 	if (gpu_addr)
302 		*gpu_addr = amdgpu_bo_gpu_offset(*bo_ptr);
303 
304 	if (cpu_addr) {
305 		r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
306 		if (r) {
307 			dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
308 			goto error_unpin;
309 		}
310 	}
311 
312 	return 0;
313 
314 error_unpin:
315 	amdgpu_bo_unpin(*bo_ptr);
316 error_unreserve:
317 	amdgpu_bo_unreserve(*bo_ptr);
318 
319 error_free:
320 	if (free)
321 		amdgpu_bo_unref(bo_ptr);
322 
323 	return r;
324 }
325 
326 /**
327  * amdgpu_bo_create_kernel - create BO for kernel use
328  *
329  * @adev: amdgpu device object
330  * @size: size for the new BO
331  * @align: alignment for the new BO
332  * @domain: where to place it
333  * @bo_ptr:  used to initialize BOs in structures
334  * @gpu_addr: GPU addr of the pinned BO
335  * @cpu_addr: optional CPU address mapping
336  *
337  * Allocates and pins a BO for kernel internal use.
338  *
339  * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
340  *
341  * Returns:
342  * 0 on success, negative error code otherwise.
343  */
amdgpu_bo_create_kernel(struct amdgpu_device * adev,unsigned long size,int align,u32 domain,struct amdgpu_bo ** bo_ptr,u64 * gpu_addr,void ** cpu_addr)344 int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
345 			    unsigned long size, int align,
346 			    u32 domain, struct amdgpu_bo **bo_ptr,
347 			    u64 *gpu_addr, void **cpu_addr)
348 {
349 	int r;
350 
351 	r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
352 				      gpu_addr, cpu_addr);
353 
354 	if (r)
355 		return r;
356 
357 	if (*bo_ptr)
358 		amdgpu_bo_unreserve(*bo_ptr);
359 
360 	return 0;
361 }
362 
363 /**
364  * amdgpu_bo_create_kernel_at - create BO for kernel use at specific location
365  *
366  * @adev: amdgpu device object
367  * @offset: offset of the BO
368  * @size: size of the BO
369  * @bo_ptr:  used to initialize BOs in structures
370  * @cpu_addr: optional CPU address mapping
371  *
372  * Creates a kernel BO at a specific offset in VRAM.
373  *
374  * Returns:
375  * 0 on success, negative error code otherwise.
376  */
amdgpu_bo_create_kernel_at(struct amdgpu_device * adev,uint64_t offset,uint64_t size,struct amdgpu_bo ** bo_ptr,void ** cpu_addr)377 int amdgpu_bo_create_kernel_at(struct amdgpu_device *adev,
378 			       uint64_t offset, uint64_t size,
379 			       struct amdgpu_bo **bo_ptr, void **cpu_addr)
380 {
381 	struct ttm_operation_ctx ctx = { false, false };
382 	unsigned int i;
383 	int r;
384 
385 	offset &= LINUX_PAGE_MASK;
386 	size = ALIGN(size, PAGE_SIZE);
387 
388 	r = amdgpu_bo_create_reserved(adev, size, PAGE_SIZE,
389 				      AMDGPU_GEM_DOMAIN_VRAM, bo_ptr, NULL,
390 				      cpu_addr);
391 	if (r)
392 		return r;
393 
394 	if ((*bo_ptr) == NULL)
395 		return 0;
396 
397 	/*
398 	 * Remove the original mem node and create a new one at the request
399 	 * position.
400 	 */
401 	if (cpu_addr)
402 		amdgpu_bo_kunmap(*bo_ptr);
403 
404 	ttm_resource_free(&(*bo_ptr)->tbo, &(*bo_ptr)->tbo.resource);
405 
406 	for (i = 0; i < (*bo_ptr)->placement.num_placement; ++i) {
407 		(*bo_ptr)->placements[i].fpfn = offset >> PAGE_SHIFT;
408 		(*bo_ptr)->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
409 	}
410 	r = ttm_bo_mem_space(&(*bo_ptr)->tbo, &(*bo_ptr)->placement,
411 			     &(*bo_ptr)->tbo.resource, &ctx);
412 	if (r)
413 		goto error;
414 
415 	if (cpu_addr) {
416 		r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
417 		if (r)
418 			goto error;
419 	}
420 
421 	amdgpu_bo_unreserve(*bo_ptr);
422 	return 0;
423 
424 error:
425 	amdgpu_bo_unreserve(*bo_ptr);
426 	amdgpu_bo_unref(bo_ptr);
427 	return r;
428 }
429 
430 /**
431  * amdgpu_bo_free_kernel - free BO for kernel use
432  *
433  * @bo: amdgpu BO to free
434  * @gpu_addr: pointer to where the BO's GPU memory space address was stored
435  * @cpu_addr: pointer to where the BO's CPU memory space address was stored
436  *
437  * unmaps and unpin a BO for kernel internal use.
438  */
amdgpu_bo_free_kernel(struct amdgpu_bo ** bo,u64 * gpu_addr,void ** cpu_addr)439 void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
440 			   void **cpu_addr)
441 {
442 	if (*bo == NULL)
443 		return;
444 
445 	WARN_ON(amdgpu_ttm_adev((*bo)->tbo.bdev)->in_suspend);
446 
447 	if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
448 		if (cpu_addr)
449 			amdgpu_bo_kunmap(*bo);
450 
451 		amdgpu_bo_unpin(*bo);
452 		amdgpu_bo_unreserve(*bo);
453 	}
454 	amdgpu_bo_unref(bo);
455 
456 	if (gpu_addr)
457 		*gpu_addr = 0;
458 
459 	if (cpu_addr)
460 		*cpu_addr = NULL;
461 }
462 
463 /* Validate bo size is bit bigger then the request domain */
amdgpu_bo_validate_size(struct amdgpu_device * adev,unsigned long size,u32 domain)464 static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
465 					  unsigned long size, u32 domain)
466 {
467 	struct ttm_resource_manager *man = NULL;
468 
469 	/*
470 	 * If GTT is part of requested domains the check must succeed to
471 	 * allow fall back to GTT.
472 	 */
473 	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
474 		man = ttm_manager_type(&adev->mman.bdev, TTM_PL_TT);
475 
476 		if (man && size < man->size)
477 			return true;
478 		else if (!man)
479 			WARN_ON_ONCE("GTT domain requested but GTT mem manager uninitialized");
480 		goto fail;
481 	} else if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
482 		man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
483 
484 		if (man && size < man->size)
485 			return true;
486 		goto fail;
487 	}
488 
489 	/* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU, _DOMAIN_DOORBELL */
490 	return true;
491 
492 fail:
493 	if (man)
494 		DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
495 			  man->size);
496 	return false;
497 }
498 
amdgpu_bo_support_uswc(u64 bo_flags)499 bool amdgpu_bo_support_uswc(u64 bo_flags)
500 {
501 
502 #ifdef CONFIG_X86_32
503 	/* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
504 	 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
505 	 */
506 	return false;
507 #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
508 	/* Don't try to enable write-combining when it can't work, or things
509 	 * may be slow
510 	 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
511 	 */
512 
513 #ifndef CONFIG_COMPILE_TEST
514 #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
515 	 thanks to write-combining
516 #endif
517 
518 	if (bo_flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
519 		DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
520 			      "better performance thanks to write-combining\n");
521 	return false;
522 #else
523 	/* For architectures that don't support WC memory,
524 	 * mask out the WC flag from the BO
525 	 */
526 	if (!drm_arch_can_wc_memory())
527 		return false;
528 
529 	return true;
530 #endif
531 }
532 
533 /**
534  * amdgpu_bo_create - create an &amdgpu_bo buffer object
535  * @adev: amdgpu device object
536  * @bp: parameters to be used for the buffer object
537  * @bo_ptr: pointer to the buffer object pointer
538  *
539  * Creates an &amdgpu_bo buffer object.
540  *
541  * Returns:
542  * 0 for success or a negative error code on failure.
543  */
amdgpu_bo_create(struct amdgpu_device * adev,struct amdgpu_bo_param * bp,struct amdgpu_bo ** bo_ptr)544 int amdgpu_bo_create(struct amdgpu_device *adev,
545 			       struct amdgpu_bo_param *bp,
546 			       struct amdgpu_bo **bo_ptr)
547 {
548 	struct ttm_operation_ctx ctx = {
549 		.interruptible = (bp->type != ttm_bo_type_kernel),
550 		.no_wait_gpu = bp->no_wait_gpu,
551 		/* We opt to avoid OOM on system pages allocations */
552 		.gfp_retry_mayfail = true,
553 		.allow_res_evict = bp->type != ttm_bo_type_kernel,
554 		.resv = bp->resv
555 	};
556 	struct amdgpu_bo *bo;
557 	unsigned long page_align, size = bp->size;
558 	int r;
559 
560 	/* Note that GDS/GWS/OA allocates 1 page per byte/resource. */
561 	if (bp->domain & (AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
562 		/* GWS and OA don't need any alignment. */
563 		page_align = bp->byte_align;
564 		size <<= PAGE_SHIFT;
565 
566 	} else if (bp->domain & AMDGPU_GEM_DOMAIN_GDS) {
567 		/* Both size and alignment must be a multiple of 4. */
568 		page_align = ALIGN(bp->byte_align, 4);
569 		size = ALIGN(size, 4) << PAGE_SHIFT;
570 	} else {
571 		/* Memory should be aligned at least to a page size. */
572 		page_align = ALIGN(bp->byte_align, PAGE_SIZE) >> PAGE_SHIFT;
573 		size = ALIGN(size, PAGE_SIZE);
574 	}
575 
576 	if (!amdgpu_bo_validate_size(adev, size, bp->domain))
577 		return -ENOMEM;
578 
579 	BUG_ON(bp->bo_ptr_size < sizeof(struct amdgpu_bo));
580 
581 	*bo_ptr = NULL;
582 	bo = kvzalloc(bp->bo_ptr_size, GFP_KERNEL);
583 	if (bo == NULL)
584 		return -ENOMEM;
585 	drm_gem_private_object_init(adev_to_drm(adev), &bo->tbo.base, size);
586 	bo->adev = adev;
587 	bo->vm_bo = NULL;
588 	bo->preferred_domains = bp->preferred_domain ? bp->preferred_domain :
589 		bp->domain;
590 	bo->allowed_domains = bo->preferred_domains;
591 	if (bp->type != ttm_bo_type_kernel &&
592 	    !(bp->flags & AMDGPU_GEM_CREATE_DISCARDABLE) &&
593 	    bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
594 		bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
595 
596 	bo->flags = bp->flags;
597 
598 	if (adev->gmc.mem_partitions)
599 		/* For GPUs with spatial partitioning, bo->xcp_id=-1 means any partition */
600 		bo->xcp_id = bp->xcp_id_plus1 - 1;
601 	else
602 		/* For GPUs without spatial partitioning */
603 		bo->xcp_id = 0;
604 
605 	if (!amdgpu_bo_support_uswc(bo->flags))
606 		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
607 
608 	if (adev->ras_enabled)
609 		bo->flags |= AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE;
610 
611 	bo->tbo.bdev = &adev->mman.bdev;
612 	if (bp->domain & (AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA |
613 			  AMDGPU_GEM_DOMAIN_GDS))
614 		amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
615 	else
616 		amdgpu_bo_placement_from_domain(bo, bp->domain);
617 	if (bp->type == ttm_bo_type_kernel)
618 		bo->tbo.priority = 2;
619 	else if (!(bp->flags & AMDGPU_GEM_CREATE_DISCARDABLE))
620 		bo->tbo.priority = 1;
621 
622 	if (!bp->destroy)
623 		bp->destroy = &amdgpu_bo_destroy;
624 
625 	r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, bp->type,
626 				 &bo->placement, page_align, &ctx,  NULL,
627 				 bp->resv, bp->destroy);
628 	if (unlikely(r != 0))
629 		return r;
630 
631 	if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
632 	    amdgpu_res_cpu_visible(adev, bo->tbo.resource))
633 		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
634 					     ctx.bytes_moved);
635 	else
636 		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
637 
638 	if (bp->flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
639 	    bo->tbo.resource->mem_type == TTM_PL_VRAM) {
640 		struct dma_fence *fence;
641 
642 		r = amdgpu_fill_buffer(bo, 0, bo->tbo.base.resv, &fence, true);
643 		if (unlikely(r))
644 			goto fail_unreserve;
645 
646 		dma_resv_add_fence(bo->tbo.base.resv, fence,
647 				   DMA_RESV_USAGE_KERNEL);
648 		dma_fence_put(fence);
649 	}
650 	if (!bp->resv)
651 		amdgpu_bo_unreserve(bo);
652 	*bo_ptr = bo;
653 
654 	trace_amdgpu_bo_create(bo);
655 
656 	/* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
657 	if (bp->type == ttm_bo_type_device)
658 		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
659 
660 	return 0;
661 
662 fail_unreserve:
663 	if (!bp->resv)
664 		dma_resv_unlock(bo->tbo.base.resv);
665 	amdgpu_bo_unref(&bo);
666 	return r;
667 }
668 
669 /**
670  * amdgpu_bo_create_user - create an &amdgpu_bo_user buffer object
671  * @adev: amdgpu device object
672  * @bp: parameters to be used for the buffer object
673  * @ubo_ptr: pointer to the buffer object pointer
674  *
675  * Create a BO to be used by user application;
676  *
677  * Returns:
678  * 0 for success or a negative error code on failure.
679  */
680 
amdgpu_bo_create_user(struct amdgpu_device * adev,struct amdgpu_bo_param * bp,struct amdgpu_bo_user ** ubo_ptr)681 int amdgpu_bo_create_user(struct amdgpu_device *adev,
682 			  struct amdgpu_bo_param *bp,
683 			  struct amdgpu_bo_user **ubo_ptr)
684 {
685 	struct amdgpu_bo *bo_ptr;
686 	int r;
687 
688 	bp->bo_ptr_size = sizeof(struct amdgpu_bo_user);
689 	bp->destroy = &amdgpu_bo_user_destroy;
690 	r = amdgpu_bo_create(adev, bp, &bo_ptr);
691 	if (r)
692 		return r;
693 
694 	*ubo_ptr = to_amdgpu_bo_user(bo_ptr);
695 	return r;
696 }
697 
698 /**
699  * amdgpu_bo_create_vm - create an &amdgpu_bo_vm buffer object
700  * @adev: amdgpu device object
701  * @bp: parameters to be used for the buffer object
702  * @vmbo_ptr: pointer to the buffer object pointer
703  *
704  * Create a BO to be for GPUVM.
705  *
706  * Returns:
707  * 0 for success or a negative error code on failure.
708  */
709 
amdgpu_bo_create_vm(struct amdgpu_device * adev,struct amdgpu_bo_param * bp,struct amdgpu_bo_vm ** vmbo_ptr)710 int amdgpu_bo_create_vm(struct amdgpu_device *adev,
711 			struct amdgpu_bo_param *bp,
712 			struct amdgpu_bo_vm **vmbo_ptr)
713 {
714 	struct amdgpu_bo *bo_ptr;
715 	int r;
716 
717 	/* bo_ptr_size will be determined by the caller and it depends on
718 	 * num of amdgpu_vm_pt entries.
719 	 */
720 	BUG_ON(bp->bo_ptr_size < sizeof(struct amdgpu_bo_vm));
721 	r = amdgpu_bo_create(adev, bp, &bo_ptr);
722 	if (r)
723 		return r;
724 
725 	*vmbo_ptr = to_amdgpu_bo_vm(bo_ptr);
726 	return r;
727 }
728 
729 /**
730  * amdgpu_bo_add_to_shadow_list - add a BO to the shadow list
731  *
732  * @vmbo: BO that will be inserted into the shadow list
733  *
734  * Insert a BO to the shadow list.
735  */
amdgpu_bo_add_to_shadow_list(struct amdgpu_bo_vm * vmbo)736 void amdgpu_bo_add_to_shadow_list(struct amdgpu_bo_vm *vmbo)
737 {
738 	struct amdgpu_device *adev = amdgpu_ttm_adev(vmbo->bo.tbo.bdev);
739 
740 	mutex_lock(&adev->shadow_list_lock);
741 	list_add_tail(&vmbo->shadow_list, &adev->shadow_list);
742 	vmbo->shadow->parent = amdgpu_bo_ref(&vmbo->bo);
743 	vmbo->shadow->tbo.destroy = &amdgpu_bo_vm_destroy;
744 	mutex_unlock(&adev->shadow_list_lock);
745 }
746 
747 /**
748  * amdgpu_bo_restore_shadow - restore an &amdgpu_bo shadow
749  *
750  * @shadow: &amdgpu_bo shadow to be restored
751  * @fence: dma_fence associated with the operation
752  *
753  * Copies a buffer object's shadow content back to the object.
754  * This is used for recovering a buffer from its shadow in case of a gpu
755  * reset where vram context may be lost.
756  *
757  * Returns:
758  * 0 for success or a negative error code on failure.
759  */
amdgpu_bo_restore_shadow(struct amdgpu_bo * shadow,struct dma_fence ** fence)760 int amdgpu_bo_restore_shadow(struct amdgpu_bo *shadow, struct dma_fence **fence)
761 
762 {
763 	struct amdgpu_device *adev = amdgpu_ttm_adev(shadow->tbo.bdev);
764 	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
765 	uint64_t shadow_addr, parent_addr;
766 
767 	shadow_addr = amdgpu_bo_gpu_offset(shadow);
768 	parent_addr = amdgpu_bo_gpu_offset(shadow->parent);
769 
770 	return amdgpu_copy_buffer(ring, shadow_addr, parent_addr,
771 				  amdgpu_bo_size(shadow), NULL, fence,
772 				  true, false, false);
773 }
774 
775 /**
776  * amdgpu_bo_kmap - map an &amdgpu_bo buffer object
777  * @bo: &amdgpu_bo buffer object to be mapped
778  * @ptr: kernel virtual address to be returned
779  *
780  * Calls ttm_bo_kmap() to set up the kernel virtual mapping; calls
781  * amdgpu_bo_kptr() to get the kernel virtual address.
782  *
783  * Returns:
784  * 0 for success or a negative error code on failure.
785  */
amdgpu_bo_kmap(struct amdgpu_bo * bo,void ** ptr)786 int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
787 {
788 	void *kptr;
789 	long r;
790 
791 	if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
792 		return -EPERM;
793 
794 	r = dma_resv_wait_timeout(bo->tbo.base.resv, DMA_RESV_USAGE_KERNEL,
795 				  false, MAX_SCHEDULE_TIMEOUT);
796 	if (r < 0)
797 		return r;
798 
799 	kptr = amdgpu_bo_kptr(bo);
800 	if (kptr) {
801 		if (ptr)
802 			*ptr = kptr;
803 		return 0;
804 	}
805 
806 	r = ttm_bo_kmap(&bo->tbo, 0, PFN_UP(bo->tbo.base.size), &bo->kmap);
807 	if (r)
808 		return r;
809 
810 	if (ptr)
811 		*ptr = amdgpu_bo_kptr(bo);
812 
813 	return 0;
814 }
815 
816 /**
817  * amdgpu_bo_kptr - returns a kernel virtual address of the buffer object
818  * @bo: &amdgpu_bo buffer object
819  *
820  * Calls ttm_kmap_obj_virtual() to get the kernel virtual address
821  *
822  * Returns:
823  * the virtual address of a buffer object area.
824  */
amdgpu_bo_kptr(struct amdgpu_bo * bo)825 void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
826 {
827 	bool is_iomem;
828 
829 	return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
830 }
831 
832 /**
833  * amdgpu_bo_kunmap - unmap an &amdgpu_bo buffer object
834  * @bo: &amdgpu_bo buffer object to be unmapped
835  *
836  * Unmaps a kernel map set up by amdgpu_bo_kmap().
837  */
amdgpu_bo_kunmap(struct amdgpu_bo * bo)838 void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
839 {
840 	if (bo->kmap.bo)
841 		ttm_bo_kunmap(&bo->kmap);
842 }
843 
844 /**
845  * amdgpu_bo_ref - reference an &amdgpu_bo buffer object
846  * @bo: &amdgpu_bo buffer object
847  *
848  * References the contained &ttm_buffer_object.
849  *
850  * Returns:
851  * a refcounted pointer to the &amdgpu_bo buffer object.
852  */
amdgpu_bo_ref(struct amdgpu_bo * bo)853 struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
854 {
855 	if (bo == NULL)
856 		return NULL;
857 
858 	ttm_bo_get(&bo->tbo);
859 	return bo;
860 }
861 
862 /**
863  * amdgpu_bo_unref - unreference an &amdgpu_bo buffer object
864  * @bo: &amdgpu_bo buffer object
865  *
866  * Unreferences the contained &ttm_buffer_object and clear the pointer
867  */
amdgpu_bo_unref(struct amdgpu_bo ** bo)868 void amdgpu_bo_unref(struct amdgpu_bo **bo)
869 {
870 	struct ttm_buffer_object *tbo;
871 
872 	if ((*bo) == NULL)
873 		return;
874 
875 	tbo = &((*bo)->tbo);
876 	ttm_bo_put(tbo);
877 	*bo = NULL;
878 }
879 
880 /**
881  * amdgpu_bo_pin_restricted - pin an &amdgpu_bo buffer object
882  * @bo: &amdgpu_bo buffer object to be pinned
883  * @domain: domain to be pinned to
884  * @min_offset: the start of requested address range
885  * @max_offset: the end of requested address range
886  *
887  * Pins the buffer object according to requested domain and address range. If
888  * the memory is unbound gart memory, binds the pages into gart table. Adjusts
889  * pin_count and pin_size accordingly.
890  *
891  * Pinning means to lock pages in memory along with keeping them at a fixed
892  * offset. It is required when a buffer can not be moved, for example, when
893  * a display buffer is being scanned out.
894  *
895  * Compared with amdgpu_bo_pin(), this function gives more flexibility on
896  * where to pin a buffer if there are specific restrictions on where a buffer
897  * must be located.
898  *
899  * Returns:
900  * 0 for success or a negative error code on failure.
901  */
amdgpu_bo_pin_restricted(struct amdgpu_bo * bo,u32 domain,u64 min_offset,u64 max_offset)902 int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
903 			     u64 min_offset, u64 max_offset)
904 {
905 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
906 	struct ttm_operation_ctx ctx = { false, false };
907 	int r, i;
908 
909 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
910 		return -EPERM;
911 
912 	if (WARN_ON_ONCE(min_offset > max_offset))
913 		return -EINVAL;
914 
915 	/* Check domain to be pinned to against preferred domains */
916 	if (bo->preferred_domains & domain)
917 		domain = bo->preferred_domains & domain;
918 
919 	/* A shared bo cannot be migrated to VRAM */
920 	if (bo->tbo.base.import_attach) {
921 		if (domain & AMDGPU_GEM_DOMAIN_GTT)
922 			domain = AMDGPU_GEM_DOMAIN_GTT;
923 		else
924 			return -EINVAL;
925 	}
926 
927 	if (bo->tbo.pin_count) {
928 		uint32_t mem_type = bo->tbo.resource->mem_type;
929 		uint32_t mem_flags = bo->tbo.resource->placement;
930 
931 		if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
932 			return -EINVAL;
933 
934 		if ((mem_type == TTM_PL_VRAM) &&
935 		    (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) &&
936 		    !(mem_flags & TTM_PL_FLAG_CONTIGUOUS))
937 			return -EINVAL;
938 
939 		ttm_bo_pin(&bo->tbo);
940 
941 		if (max_offset != 0) {
942 			u64 domain_start = amdgpu_ttm_domain_start(adev,
943 								   mem_type);
944 			WARN_ON_ONCE(max_offset <
945 				     (amdgpu_bo_gpu_offset(bo) - domain_start));
946 		}
947 
948 		return 0;
949 	}
950 
951 	/* This assumes only APU display buffers are pinned with (VRAM|GTT).
952 	 * See function amdgpu_display_supported_domains()
953 	 */
954 	domain = amdgpu_bo_get_preferred_domain(adev, domain);
955 
956 #ifdef notyet
957 	if (bo->tbo.base.import_attach)
958 		dma_buf_pin(bo->tbo.base.import_attach);
959 #endif
960 
961 	/* force to pin into visible video ram */
962 	if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
963 		bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
964 	amdgpu_bo_placement_from_domain(bo, domain);
965 	for (i = 0; i < bo->placement.num_placement; i++) {
966 		unsigned int fpfn, lpfn;
967 
968 		fpfn = min_offset >> PAGE_SHIFT;
969 		lpfn = max_offset >> PAGE_SHIFT;
970 
971 		if (fpfn > bo->placements[i].fpfn)
972 			bo->placements[i].fpfn = fpfn;
973 		if (!bo->placements[i].lpfn ||
974 		    (lpfn && lpfn < bo->placements[i].lpfn))
975 			bo->placements[i].lpfn = lpfn;
976 	}
977 
978 	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
979 	if (unlikely(r)) {
980 		dev_err(adev->dev, "%p pin failed\n", bo);
981 		goto error;
982 	}
983 
984 	ttm_bo_pin(&bo->tbo);
985 
986 	domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type);
987 	if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
988 		atomic64_add(amdgpu_bo_size(bo), &adev->vram_pin_size);
989 		atomic64_add(amdgpu_vram_mgr_bo_visible_size(bo),
990 			     &adev->visible_pin_size);
991 	} else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
992 		atomic64_add(amdgpu_bo_size(bo), &adev->gart_pin_size);
993 	}
994 
995 error:
996 	return r;
997 }
998 
999 /**
1000  * amdgpu_bo_pin - pin an &amdgpu_bo buffer object
1001  * @bo: &amdgpu_bo buffer object to be pinned
1002  * @domain: domain to be pinned to
1003  *
1004  * A simple wrapper to amdgpu_bo_pin_restricted().
1005  * Provides a simpler API for buffers that do not have any strict restrictions
1006  * on where a buffer must be located.
1007  *
1008  * Returns:
1009  * 0 for success or a negative error code on failure.
1010  */
amdgpu_bo_pin(struct amdgpu_bo * bo,u32 domain)1011 int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain)
1012 {
1013 	bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1014 	return amdgpu_bo_pin_restricted(bo, domain, 0, 0);
1015 }
1016 
1017 /**
1018  * amdgpu_bo_unpin - unpin an &amdgpu_bo buffer object
1019  * @bo: &amdgpu_bo buffer object to be unpinned
1020  *
1021  * Decreases the pin_count, and clears the flags if pin_count reaches 0.
1022  * Changes placement and pin size accordingly.
1023  *
1024  * Returns:
1025  * 0 for success or a negative error code on failure.
1026  */
amdgpu_bo_unpin(struct amdgpu_bo * bo)1027 void amdgpu_bo_unpin(struct amdgpu_bo *bo)
1028 {
1029 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1030 
1031 	ttm_bo_unpin(&bo->tbo);
1032 	if (bo->tbo.pin_count)
1033 		return;
1034 
1035 #ifdef notyet
1036 	if (bo->tbo.base.import_attach)
1037 		dma_buf_unpin(bo->tbo.base.import_attach);
1038 #endif
1039 
1040 	if (bo->tbo.resource->mem_type == TTM_PL_VRAM) {
1041 		atomic64_sub(amdgpu_bo_size(bo), &adev->vram_pin_size);
1042 		atomic64_sub(amdgpu_vram_mgr_bo_visible_size(bo),
1043 			     &adev->visible_pin_size);
1044 	} else if (bo->tbo.resource->mem_type == TTM_PL_TT) {
1045 		atomic64_sub(amdgpu_bo_size(bo), &adev->gart_pin_size);
1046 	}
1047 
1048 }
1049 
1050 static const char * const amdgpu_vram_names[] = {
1051 	"UNKNOWN",
1052 	"GDDR1",
1053 	"DDR2",
1054 	"GDDR3",
1055 	"GDDR4",
1056 	"GDDR5",
1057 	"HBM",
1058 	"DDR3",
1059 	"DDR4",
1060 	"GDDR6",
1061 	"DDR5",
1062 	"LPDDR4",
1063 	"LPDDR5"
1064 };
1065 
1066 /**
1067  * amdgpu_bo_init - initialize memory manager
1068  * @adev: amdgpu device object
1069  *
1070  * Calls amdgpu_ttm_init() to initialize amdgpu memory manager.
1071  *
1072  * Returns:
1073  * 0 for success or a negative error code on failure.
1074  */
amdgpu_bo_init(struct amdgpu_device * adev)1075 int amdgpu_bo_init(struct amdgpu_device *adev)
1076 {
1077 	/* On A+A platform, VRAM can be mapped as WB */
1078 	if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) {
1079 #ifdef __linux__
1080 		/* reserve PAT memory space to WC for VRAM */
1081 		int r = arch_io_reserve_memtype_wc(adev->gmc.aper_base,
1082 				adev->gmc.aper_size);
1083 
1084 		if (r) {
1085 			DRM_ERROR("Unable to set WC memtype for the aperture base\n");
1086 			return r;
1087 		}
1088 
1089 		/* Add an MTRR for the VRAM */
1090 		adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base,
1091 				adev->gmc.aper_size);
1092 #else
1093 		paddr_t start, end;
1094 
1095 		drm_mtrr_add(adev->gmc.aper_base, adev->gmc.aper_size, DRM_MTRR_WC);
1096 
1097 		start = atop(bus_space_mmap(adev->memt, adev->gmc.aper_base, 0, 0, 0));
1098 		end = start + atop(adev->gmc.aper_size);
1099 		uvm_page_physload(start, end, start, end, PHYSLOAD_DEVICE);
1100 #endif
1101 	}
1102 
1103 	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
1104 		 adev->gmc.mc_vram_size >> 20,
1105 		 (unsigned long long)adev->gmc.aper_size >> 20);
1106 	DRM_INFO("RAM width %dbits %s\n",
1107 		 adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]);
1108 	return amdgpu_ttm_init(adev);
1109 }
1110 
1111 /**
1112  * amdgpu_bo_fini - tear down memory manager
1113  * @adev: amdgpu device object
1114  *
1115  * Reverses amdgpu_bo_init() to tear down memory manager.
1116  */
amdgpu_bo_fini(struct amdgpu_device * adev)1117 void amdgpu_bo_fini(struct amdgpu_device *adev)
1118 {
1119 	int idx;
1120 
1121 	amdgpu_ttm_fini(adev);
1122 
1123 	if (drm_dev_enter(adev_to_drm(adev), &idx)) {
1124 		if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) {
1125 #ifdef __linux__
1126 			arch_phys_wc_del(adev->gmc.vram_mtrr);
1127 			arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
1128 #else
1129 			drm_mtrr_del(0, adev->gmc.aper_base, adev->gmc.aper_size, DRM_MTRR_WC);
1130 #endif
1131 		}
1132 		drm_dev_exit(idx);
1133 	}
1134 }
1135 
1136 /**
1137  * amdgpu_bo_set_tiling_flags - set tiling flags
1138  * @bo: &amdgpu_bo buffer object
1139  * @tiling_flags: new flags
1140  *
1141  * Sets buffer object's tiling flags with the new one. Used by GEM ioctl or
1142  * kernel driver to set the tiling flags on a buffer.
1143  *
1144  * Returns:
1145  * 0 for success or a negative error code on failure.
1146  */
amdgpu_bo_set_tiling_flags(struct amdgpu_bo * bo,u64 tiling_flags)1147 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
1148 {
1149 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1150 	struct amdgpu_bo_user *ubo;
1151 
1152 	BUG_ON(bo->tbo.type == ttm_bo_type_kernel);
1153 	if (adev->family <= AMDGPU_FAMILY_CZ &&
1154 	    AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
1155 		return -EINVAL;
1156 
1157 	ubo = to_amdgpu_bo_user(bo);
1158 	ubo->tiling_flags = tiling_flags;
1159 	return 0;
1160 }
1161 
1162 /**
1163  * amdgpu_bo_get_tiling_flags - get tiling flags
1164  * @bo: &amdgpu_bo buffer object
1165  * @tiling_flags: returned flags
1166  *
1167  * Gets buffer object's tiling flags. Used by GEM ioctl or kernel driver to
1168  * set the tiling flags on a buffer.
1169  */
amdgpu_bo_get_tiling_flags(struct amdgpu_bo * bo,u64 * tiling_flags)1170 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
1171 {
1172 	struct amdgpu_bo_user *ubo;
1173 
1174 	BUG_ON(bo->tbo.type == ttm_bo_type_kernel);
1175 	dma_resv_assert_held(bo->tbo.base.resv);
1176 	ubo = to_amdgpu_bo_user(bo);
1177 
1178 	if (tiling_flags)
1179 		*tiling_flags = ubo->tiling_flags;
1180 }
1181 
1182 /**
1183  * amdgpu_bo_set_metadata - set metadata
1184  * @bo: &amdgpu_bo buffer object
1185  * @metadata: new metadata
1186  * @metadata_size: size of the new metadata
1187  * @flags: flags of the new metadata
1188  *
1189  * Sets buffer object's metadata, its size and flags.
1190  * Used via GEM ioctl.
1191  *
1192  * Returns:
1193  * 0 for success or a negative error code on failure.
1194  */
amdgpu_bo_set_metadata(struct amdgpu_bo * bo,void * metadata,u32 metadata_size,uint64_t flags)1195 int amdgpu_bo_set_metadata(struct amdgpu_bo *bo, void *metadata,
1196 			   u32 metadata_size, uint64_t flags)
1197 {
1198 	struct amdgpu_bo_user *ubo;
1199 	void *buffer;
1200 
1201 	BUG_ON(bo->tbo.type == ttm_bo_type_kernel);
1202 	ubo = to_amdgpu_bo_user(bo);
1203 	if (!metadata_size) {
1204 		if (ubo->metadata_size) {
1205 			kfree(ubo->metadata);
1206 			ubo->metadata = NULL;
1207 			ubo->metadata_size = 0;
1208 		}
1209 		return 0;
1210 	}
1211 
1212 	if (metadata == NULL)
1213 		return -EINVAL;
1214 
1215 	buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
1216 	if (buffer == NULL)
1217 		return -ENOMEM;
1218 
1219 	kfree(ubo->metadata);
1220 	ubo->metadata_flags = flags;
1221 	ubo->metadata = buffer;
1222 	ubo->metadata_size = metadata_size;
1223 
1224 	return 0;
1225 }
1226 
1227 /**
1228  * amdgpu_bo_get_metadata - get metadata
1229  * @bo: &amdgpu_bo buffer object
1230  * @buffer: returned metadata
1231  * @buffer_size: size of the buffer
1232  * @metadata_size: size of the returned metadata
1233  * @flags: flags of the returned metadata
1234  *
1235  * Gets buffer object's metadata, its size and flags. buffer_size shall not be
1236  * less than metadata_size.
1237  * Used via GEM ioctl.
1238  *
1239  * Returns:
1240  * 0 for success or a negative error code on failure.
1241  */
amdgpu_bo_get_metadata(struct amdgpu_bo * bo,void * buffer,size_t buffer_size,uint32_t * metadata_size,uint64_t * flags)1242 int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
1243 			   size_t buffer_size, uint32_t *metadata_size,
1244 			   uint64_t *flags)
1245 {
1246 	struct amdgpu_bo_user *ubo;
1247 
1248 	if (!buffer && !metadata_size)
1249 		return -EINVAL;
1250 
1251 	BUG_ON(bo->tbo.type == ttm_bo_type_kernel);
1252 	ubo = to_amdgpu_bo_user(bo);
1253 	if (metadata_size)
1254 		*metadata_size = ubo->metadata_size;
1255 
1256 	if (buffer) {
1257 		if (buffer_size < ubo->metadata_size)
1258 			return -EINVAL;
1259 
1260 		if (ubo->metadata_size)
1261 			memcpy(buffer, ubo->metadata, ubo->metadata_size);
1262 	}
1263 
1264 	if (flags)
1265 		*flags = ubo->metadata_flags;
1266 
1267 	return 0;
1268 }
1269 
1270 /**
1271  * amdgpu_bo_move_notify - notification about a memory move
1272  * @bo: pointer to a buffer object
1273  * @evict: if this move is evicting the buffer from the graphics address space
1274  * @new_mem: new resource for backing the BO
1275  *
1276  * Marks the corresponding &amdgpu_bo buffer object as invalid, also performs
1277  * bookkeeping.
1278  * TTM driver callback which is called when ttm moves a buffer.
1279  */
amdgpu_bo_move_notify(struct ttm_buffer_object * bo,bool evict,struct ttm_resource * new_mem)1280 void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
1281 			   bool evict,
1282 			   struct ttm_resource *new_mem)
1283 {
1284 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1285 	struct ttm_resource *old_mem = bo->resource;
1286 	struct amdgpu_bo *abo;
1287 
1288 	if (!amdgpu_bo_is_amdgpu_bo(bo))
1289 		return;
1290 
1291 	abo = ttm_to_amdgpu_bo(bo);
1292 	amdgpu_vm_bo_invalidate(adev, abo, evict);
1293 
1294 	amdgpu_bo_kunmap(abo);
1295 
1296 #ifdef notyet
1297 	if (abo->tbo.base.dma_buf && !abo->tbo.base.import_attach &&
1298 	    old_mem && old_mem->mem_type != TTM_PL_SYSTEM)
1299 		dma_buf_move_notify(abo->tbo.base.dma_buf);
1300 #endif
1301 
1302 	/* move_notify is called before move happens */
1303 	trace_amdgpu_bo_move(abo, new_mem ? new_mem->mem_type : -1,
1304 			     old_mem ? old_mem->mem_type : -1);
1305 }
1306 
amdgpu_bo_get_memory(struct amdgpu_bo * bo,struct amdgpu_mem_stats * stats)1307 void amdgpu_bo_get_memory(struct amdgpu_bo *bo,
1308 			  struct amdgpu_mem_stats *stats)
1309 {
1310 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1311 	struct ttm_resource *res = bo->tbo.resource;
1312 	uint64_t size = amdgpu_bo_size(bo);
1313 	struct drm_gem_object *obj;
1314 	unsigned int domain;
1315 	bool shared;
1316 
1317 	/* Abort if the BO doesn't currently have a backing store */
1318 	if (!res)
1319 		return;
1320 
1321 	obj = &bo->tbo.base;
1322 	shared = drm_gem_object_is_shared_for_memory_stats(obj);
1323 
1324 	domain = amdgpu_mem_type_to_domain(res->mem_type);
1325 	switch (domain) {
1326 	case AMDGPU_GEM_DOMAIN_VRAM:
1327 		stats->vram += size;
1328 		if (amdgpu_res_cpu_visible(adev, bo->tbo.resource))
1329 			stats->visible_vram += size;
1330 		if (shared)
1331 			stats->vram_shared += size;
1332 		break;
1333 	case AMDGPU_GEM_DOMAIN_GTT:
1334 		stats->gtt += size;
1335 		if (shared)
1336 			stats->gtt_shared += size;
1337 		break;
1338 	case AMDGPU_GEM_DOMAIN_CPU:
1339 	default:
1340 		stats->cpu += size;
1341 		if (shared)
1342 			stats->cpu_shared += size;
1343 		break;
1344 	}
1345 
1346 	if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) {
1347 		stats->requested_vram += size;
1348 		if (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
1349 			stats->requested_visible_vram += size;
1350 
1351 		if (domain != AMDGPU_GEM_DOMAIN_VRAM) {
1352 			stats->evicted_vram += size;
1353 			if (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
1354 				stats->evicted_visible_vram += size;
1355 		}
1356 	} else if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_GTT) {
1357 		stats->requested_gtt += size;
1358 	}
1359 }
1360 
1361 /**
1362  * amdgpu_bo_release_notify - notification about a BO being released
1363  * @bo: pointer to a buffer object
1364  *
1365  * Wipes VRAM buffers whose contents should not be leaked before the
1366  * memory is released.
1367  */
amdgpu_bo_release_notify(struct ttm_buffer_object * bo)1368 void amdgpu_bo_release_notify(struct ttm_buffer_object *bo)
1369 {
1370 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1371 	struct dma_fence *fence = NULL;
1372 	struct amdgpu_bo *abo;
1373 	int r;
1374 
1375 	if (!amdgpu_bo_is_amdgpu_bo(bo))
1376 		return;
1377 
1378 	abo = ttm_to_amdgpu_bo(bo);
1379 
1380 	if (abo->kfd_bo)
1381 		amdgpu_amdkfd_release_notify(abo);
1382 
1383 	/* We only remove the fence if the resv has individualized. */
1384 	WARN_ON_ONCE(bo->type == ttm_bo_type_kernel
1385 			&& bo->base.resv != &bo->base._resv);
1386 	if (bo->base.resv == &bo->base._resv)
1387 		amdgpu_amdkfd_remove_fence_on_pt_pd_bos(abo);
1388 
1389 	if (!bo->resource || bo->resource->mem_type != TTM_PL_VRAM ||
1390 	    !(abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE) ||
1391 	    adev->in_suspend || drm_dev_is_unplugged(adev_to_drm(adev)))
1392 		return;
1393 
1394 	if (WARN_ON_ONCE(!dma_resv_trylock(bo->base.resv)))
1395 		return;
1396 
1397 	r = amdgpu_fill_buffer(abo, AMDGPU_POISON, bo->base.resv, &fence, true);
1398 	if (!WARN_ON(r)) {
1399 		amdgpu_bo_fence(abo, fence, false);
1400 		dma_fence_put(fence);
1401 	}
1402 
1403 	dma_resv_unlock(bo->base.resv);
1404 }
1405 
1406 /**
1407  * amdgpu_bo_fault_reserve_notify - notification about a memory fault
1408  * @bo: pointer to a buffer object
1409  *
1410  * Notifies the driver we are taking a fault on this BO and have reserved it,
1411  * also performs bookkeeping.
1412  * TTM driver callback for dealing with vm faults.
1413  *
1414  * Returns:
1415  * 0 for success or a negative error code on failure.
1416  */
amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object * bo)1417 vm_fault_t amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
1418 {
1419 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1420 	struct ttm_operation_ctx ctx = { false, false };
1421 	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1422 	int r;
1423 
1424 	/* Remember that this BO was accessed by the CPU */
1425 	abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
1426 
1427 	if (amdgpu_res_cpu_visible(adev, bo->resource))
1428 		return 0;
1429 
1430 	/* Can't move a pinned BO to visible VRAM */
1431 	if (abo->tbo.pin_count > 0)
1432 		return VM_FAULT_SIGBUS;
1433 
1434 	/* hurrah the memory is not visible ! */
1435 	atomic64_inc(&adev->num_vram_cpu_page_faults);
1436 	amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
1437 					AMDGPU_GEM_DOMAIN_GTT);
1438 
1439 	/* Avoid costly evictions; only set GTT as a busy placement */
1440 	abo->placement.num_busy_placement = 1;
1441 	abo->placement.busy_placement = &abo->placements[1];
1442 
1443 	r = ttm_bo_validate(bo, &abo->placement, &ctx);
1444 	if (unlikely(r == -EBUSY || r == -ERESTARTSYS))
1445 		return VM_FAULT_NOPAGE;
1446 	else if (unlikely(r))
1447 		return VM_FAULT_SIGBUS;
1448 
1449 	/* this should never happen */
1450 	if (bo->resource->mem_type == TTM_PL_VRAM &&
1451 	    !amdgpu_res_cpu_visible(adev, bo->resource))
1452 		return VM_FAULT_SIGBUS;
1453 
1454 	ttm_bo_move_to_lru_tail_unlocked(bo);
1455 	return 0;
1456 }
1457 
1458 /**
1459  * amdgpu_bo_fence - add fence to buffer object
1460  *
1461  * @bo: buffer object in question
1462  * @fence: fence to add
1463  * @shared: true if fence should be added shared
1464  *
1465  */
amdgpu_bo_fence(struct amdgpu_bo * bo,struct dma_fence * fence,bool shared)1466 void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
1467 		     bool shared)
1468 {
1469 	struct dma_resv *resv = bo->tbo.base.resv;
1470 	int r;
1471 
1472 	r = dma_resv_reserve_fences(resv, 1);
1473 	if (r) {
1474 		/* As last resort on OOM we block for the fence */
1475 		dma_fence_wait(fence, false);
1476 		return;
1477 	}
1478 
1479 	dma_resv_add_fence(resv, fence, shared ? DMA_RESV_USAGE_READ :
1480 			   DMA_RESV_USAGE_WRITE);
1481 }
1482 
1483 /**
1484  * amdgpu_bo_sync_wait_resv - Wait for BO reservation fences
1485  *
1486  * @adev: amdgpu device pointer
1487  * @resv: reservation object to sync to
1488  * @sync_mode: synchronization mode
1489  * @owner: fence owner
1490  * @intr: Whether the wait is interruptible
1491  *
1492  * Extract the fences from the reservation object and waits for them to finish.
1493  *
1494  * Returns:
1495  * 0 on success, errno otherwise.
1496  */
amdgpu_bo_sync_wait_resv(struct amdgpu_device * adev,struct dma_resv * resv,enum amdgpu_sync_mode sync_mode,void * owner,bool intr)1497 int amdgpu_bo_sync_wait_resv(struct amdgpu_device *adev, struct dma_resv *resv,
1498 			     enum amdgpu_sync_mode sync_mode, void *owner,
1499 			     bool intr)
1500 {
1501 	struct amdgpu_sync sync;
1502 	int r;
1503 
1504 	amdgpu_sync_create(&sync);
1505 	amdgpu_sync_resv(adev, &sync, resv, sync_mode, owner);
1506 	r = amdgpu_sync_wait(&sync, intr);
1507 	amdgpu_sync_free(&sync);
1508 	return r;
1509 }
1510 
1511 /**
1512  * amdgpu_bo_sync_wait - Wrapper for amdgpu_bo_sync_wait_resv
1513  * @bo: buffer object to wait for
1514  * @owner: fence owner
1515  * @intr: Whether the wait is interruptible
1516  *
1517  * Wrapper to wait for fences in a BO.
1518  * Returns:
1519  * 0 on success, errno otherwise.
1520  */
amdgpu_bo_sync_wait(struct amdgpu_bo * bo,void * owner,bool intr)1521 int amdgpu_bo_sync_wait(struct amdgpu_bo *bo, void *owner, bool intr)
1522 {
1523 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1524 
1525 	return amdgpu_bo_sync_wait_resv(adev, bo->tbo.base.resv,
1526 					AMDGPU_SYNC_NE_OWNER, owner, intr);
1527 }
1528 
1529 /**
1530  * amdgpu_bo_gpu_offset - return GPU offset of bo
1531  * @bo:	amdgpu object for which we query the offset
1532  *
1533  * Note: object should either be pinned or reserved when calling this
1534  * function, it might be useful to add check for this for debugging.
1535  *
1536  * Returns:
1537  * current GPU offset of the object.
1538  */
amdgpu_bo_gpu_offset(struct amdgpu_bo * bo)1539 u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
1540 {
1541 	WARN_ON_ONCE(bo->tbo.resource->mem_type == TTM_PL_SYSTEM);
1542 	WARN_ON_ONCE(!dma_resv_is_locked(bo->tbo.base.resv) &&
1543 		     !bo->tbo.pin_count && bo->tbo.type != ttm_bo_type_kernel);
1544 	WARN_ON_ONCE(bo->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET);
1545 	WARN_ON_ONCE(bo->tbo.resource->mem_type == TTM_PL_VRAM &&
1546 		     !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
1547 
1548 	return amdgpu_bo_gpu_offset_no_check(bo);
1549 }
1550 
1551 /**
1552  * amdgpu_bo_gpu_offset_no_check - return GPU offset of bo
1553  * @bo:	amdgpu object for which we query the offset
1554  *
1555  * Returns:
1556  * current GPU offset of the object without raising warnings.
1557  */
amdgpu_bo_gpu_offset_no_check(struct amdgpu_bo * bo)1558 u64 amdgpu_bo_gpu_offset_no_check(struct amdgpu_bo *bo)
1559 {
1560 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1561 	uint64_t offset;
1562 
1563 	offset = (bo->tbo.resource->start << PAGE_SHIFT) +
1564 		 amdgpu_ttm_domain_start(adev, bo->tbo.resource->mem_type);
1565 
1566 	return amdgpu_gmc_sign_extend(offset);
1567 }
1568 
1569 /**
1570  * amdgpu_bo_get_preferred_domain - get preferred domain
1571  * @adev: amdgpu device object
1572  * @domain: allowed :ref:`memory domains <amdgpu_memory_domains>`
1573  *
1574  * Returns:
1575  * Which of the allowed domains is preferred for allocating the BO.
1576  */
amdgpu_bo_get_preferred_domain(struct amdgpu_device * adev,uint32_t domain)1577 uint32_t amdgpu_bo_get_preferred_domain(struct amdgpu_device *adev,
1578 					    uint32_t domain)
1579 {
1580 	if ((domain == (AMDGPU_GEM_DOMAIN_VRAM | AMDGPU_GEM_DOMAIN_GTT)) &&
1581 	    ((adev->asic_type == CHIP_CARRIZO) || (adev->asic_type == CHIP_STONEY))) {
1582 		domain = AMDGPU_GEM_DOMAIN_VRAM;
1583 		if (adev->gmc.real_vram_size <= AMDGPU_SG_THRESHOLD)
1584 			domain = AMDGPU_GEM_DOMAIN_GTT;
1585 	}
1586 	return domain;
1587 }
1588 
1589 #if defined(CONFIG_DEBUG_FS)
1590 #define amdgpu_bo_print_flag(m, bo, flag)		        \
1591 	do {							\
1592 		if (bo->flags & (AMDGPU_GEM_CREATE_ ## flag)) {	\
1593 			seq_printf((m), " " #flag);		\
1594 		}						\
1595 	} while (0)
1596 
1597 /**
1598  * amdgpu_bo_print_info - print BO info in debugfs file
1599  *
1600  * @id: Index or Id of the BO
1601  * @bo: Requested BO for printing info
1602  * @m: debugfs file
1603  *
1604  * Print BO information in debugfs file
1605  *
1606  * Returns:
1607  * Size of the BO in bytes.
1608  */
amdgpu_bo_print_info(int id,struct amdgpu_bo * bo,struct seq_file * m)1609 u64 amdgpu_bo_print_info(int id, struct amdgpu_bo *bo, struct seq_file *m)
1610 {
1611 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1612 	struct dma_buf_attachment *attachment;
1613 	struct dma_buf *dma_buf;
1614 	const char *placement;
1615 	unsigned int pin_count;
1616 	u64 size;
1617 
1618 	if (dma_resv_trylock(bo->tbo.base.resv)) {
1619 		unsigned int domain;
1620 
1621 		domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type);
1622 		switch (domain) {
1623 		case AMDGPU_GEM_DOMAIN_VRAM:
1624 			if (amdgpu_res_cpu_visible(adev, bo->tbo.resource))
1625 				placement = "VRAM VISIBLE";
1626 			else
1627 				placement = "VRAM";
1628 			break;
1629 		case AMDGPU_GEM_DOMAIN_GTT:
1630 			placement = "GTT";
1631 			break;
1632 		case AMDGPU_GEM_DOMAIN_CPU:
1633 		default:
1634 			placement = "CPU";
1635 			break;
1636 		}
1637 		dma_resv_unlock(bo->tbo.base.resv);
1638 	} else {
1639 		placement = "UNKNOWN";
1640 	}
1641 
1642 	size = amdgpu_bo_size(bo);
1643 	seq_printf(m, "\t\t0x%08x: %12lld byte %s",
1644 			id, size, placement);
1645 
1646 	pin_count = READ_ONCE(bo->tbo.pin_count);
1647 	if (pin_count)
1648 		seq_printf(m, " pin count %d", pin_count);
1649 
1650 	dma_buf = READ_ONCE(bo->tbo.base.dma_buf);
1651 	attachment = READ_ONCE(bo->tbo.base.import_attach);
1652 
1653 	if (attachment)
1654 		seq_printf(m, " imported from ino:%lu", file_inode(dma_buf->file)->i_ino);
1655 	else if (dma_buf)
1656 		seq_printf(m, " exported as ino:%lu", file_inode(dma_buf->file)->i_ino);
1657 
1658 	amdgpu_bo_print_flag(m, bo, CPU_ACCESS_REQUIRED);
1659 	amdgpu_bo_print_flag(m, bo, NO_CPU_ACCESS);
1660 	amdgpu_bo_print_flag(m, bo, CPU_GTT_USWC);
1661 	amdgpu_bo_print_flag(m, bo, VRAM_CLEARED);
1662 	amdgpu_bo_print_flag(m, bo, VRAM_CONTIGUOUS);
1663 	amdgpu_bo_print_flag(m, bo, VM_ALWAYS_VALID);
1664 	amdgpu_bo_print_flag(m, bo, EXPLICIT_SYNC);
1665 
1666 	seq_puts(m, "\n");
1667 
1668 	return size;
1669 }
1670 #endif
1671