xref: /qemu/hw/vfio/pci.c (revision 0d3e89be)
1 /*
2  * vfio based device assignment support
3  *
4  * Copyright Red Hat, Inc. 2012
5  *
6  * Authors:
7  *  Alex Williamson <alex.williamson@redhat.com>
8  *
9  * This work is licensed under the terms of the GNU GPL, version 2.  See
10  * the COPYING file in the top-level directory.
11  *
12  * Based on qemu-kvm device-assignment:
13  *  Adapted for KVM by Qumranet.
14  *  Copyright (c) 2007, Neocleus, Alex Novik (alex@neocleus.com)
15  *  Copyright (c) 2007, Neocleus, Guy Zana (guy@neocleus.com)
16  *  Copyright (C) 2008, Qumranet, Amit Shah (amit.shah@qumranet.com)
17  *  Copyright (C) 2008, Red Hat, Amit Shah (amit.shah@redhat.com)
18  *  Copyright (C) 2008, IBM, Muli Ben-Yehuda (muli@il.ibm.com)
19  */
20 
21 #include "qemu/osdep.h"
22 #include CONFIG_DEVICES /* CONFIG_IOMMUFD */
23 #include <linux/vfio.h>
24 #include <sys/ioctl.h>
25 
26 #include "hw/hw.h"
27 #include "hw/pci/msi.h"
28 #include "hw/pci/msix.h"
29 #include "hw/pci/pci_bridge.h"
30 #include "hw/qdev-properties.h"
31 #include "hw/qdev-properties-system.h"
32 #include "migration/vmstate.h"
33 #include "qapi/qmp/qdict.h"
34 #include "qemu/error-report.h"
35 #include "qemu/main-loop.h"
36 #include "qemu/module.h"
37 #include "qemu/range.h"
38 #include "qemu/units.h"
39 #include "sysemu/kvm.h"
40 #include "sysemu/runstate.h"
41 #include "pci.h"
42 #include "trace.h"
43 #include "qapi/error.h"
44 #include "migration/blocker.h"
45 #include "migration/qemu-file.h"
46 #include "sysemu/iommufd.h"
47 
48 #define TYPE_VFIO_PCI_NOHOTPLUG "vfio-pci-nohotplug"
49 
50 /* Protected by BQL */
51 static KVMRouteChange vfio_route_change;
52 
53 static void vfio_disable_interrupts(VFIOPCIDevice *vdev);
54 static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled);
55 static void vfio_msi_disable_common(VFIOPCIDevice *vdev);
56 
57 /*
58  * Disabling BAR mmaping can be slow, but toggling it around INTx can
59  * also be a huge overhead.  We try to get the best of both worlds by
60  * waiting until an interrupt to disable mmaps (subsequent transitions
61  * to the same state are effectively no overhead).  If the interrupt has
62  * been serviced and the time gap is long enough, we re-enable mmaps for
63  * performance.  This works well for things like graphics cards, which
64  * may not use their interrupt at all and are penalized to an unusable
65  * level by read/write BAR traps.  Other devices, like NICs, have more
66  * regular interrupts and see much better latency by staying in non-mmap
67  * mode.  We therefore set the default mmap_timeout such that a ping
68  * is just enough to keep the mmap disabled.  Users can experiment with
69  * other options with the x-intx-mmap-timeout-ms parameter (a value of
70  * zero disables the timer).
71  */
vfio_intx_mmap_enable(void * opaque)72 static void vfio_intx_mmap_enable(void *opaque)
73 {
74     VFIOPCIDevice *vdev = opaque;
75 
76     if (vdev->intx.pending) {
77         timer_mod(vdev->intx.mmap_timer,
78                        qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
79         return;
80     }
81 
82     vfio_mmap_set_enabled(vdev, true);
83 }
84 
vfio_intx_interrupt(void * opaque)85 static void vfio_intx_interrupt(void *opaque)
86 {
87     VFIOPCIDevice *vdev = opaque;
88 
89     if (!event_notifier_test_and_clear(&vdev->intx.interrupt)) {
90         return;
91     }
92 
93     trace_vfio_intx_interrupt(vdev->vbasedev.name, 'A' + vdev->intx.pin);
94 
95     vdev->intx.pending = true;
96     pci_irq_assert(&vdev->pdev);
97     vfio_mmap_set_enabled(vdev, false);
98     if (vdev->intx.mmap_timeout) {
99         timer_mod(vdev->intx.mmap_timer,
100                        qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
101     }
102 }
103 
vfio_intx_eoi(VFIODevice * vbasedev)104 static void vfio_intx_eoi(VFIODevice *vbasedev)
105 {
106     VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
107 
108     if (!vdev->intx.pending) {
109         return;
110     }
111 
112     trace_vfio_intx_eoi(vbasedev->name);
113 
114     vdev->intx.pending = false;
115     pci_irq_deassert(&vdev->pdev);
116     vfio_unmask_single_irqindex(vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
117 }
118 
vfio_intx_enable_kvm(VFIOPCIDevice * vdev,Error ** errp)119 static bool vfio_intx_enable_kvm(VFIOPCIDevice *vdev, Error **errp)
120 {
121 #ifdef CONFIG_KVM
122     int irq_fd = event_notifier_get_fd(&vdev->intx.interrupt);
123 
124     if (vdev->no_kvm_intx || !kvm_irqfds_enabled() ||
125         vdev->intx.route.mode != PCI_INTX_ENABLED ||
126         !kvm_resamplefds_enabled()) {
127         return true;
128     }
129 
130     /* Get to a known interrupt state */
131     qemu_set_fd_handler(irq_fd, NULL, NULL, vdev);
132     vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
133     vdev->intx.pending = false;
134     pci_irq_deassert(&vdev->pdev);
135 
136     /* Get an eventfd for resample/unmask */
137     if (event_notifier_init(&vdev->intx.unmask, 0)) {
138         error_setg(errp, "event_notifier_init failed eoi");
139         goto fail;
140     }
141 
142     if (kvm_irqchip_add_irqfd_notifier_gsi(kvm_state,
143                                            &vdev->intx.interrupt,
144                                            &vdev->intx.unmask,
145                                            vdev->intx.route.irq)) {
146         error_setg_errno(errp, errno, "failed to setup resample irqfd");
147         goto fail_irqfd;
148     }
149 
150     if (!vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX, 0,
151                                 VFIO_IRQ_SET_ACTION_UNMASK,
152                                 event_notifier_get_fd(&vdev->intx.unmask),
153                                 errp)) {
154         goto fail_vfio;
155     }
156 
157     /* Let'em rip */
158     vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
159 
160     vdev->intx.kvm_accel = true;
161 
162     trace_vfio_intx_enable_kvm(vdev->vbasedev.name);
163 
164     return true;
165 
166 fail_vfio:
167     kvm_irqchip_remove_irqfd_notifier_gsi(kvm_state, &vdev->intx.interrupt,
168                                           vdev->intx.route.irq);
169 fail_irqfd:
170     event_notifier_cleanup(&vdev->intx.unmask);
171 fail:
172     qemu_set_fd_handler(irq_fd, vfio_intx_interrupt, NULL, vdev);
173     vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
174     return false;
175 #else
176     return true;
177 #endif
178 }
179 
vfio_intx_disable_kvm(VFIOPCIDevice * vdev)180 static void vfio_intx_disable_kvm(VFIOPCIDevice *vdev)
181 {
182 #ifdef CONFIG_KVM
183     if (!vdev->intx.kvm_accel) {
184         return;
185     }
186 
187     /*
188      * Get to a known state, hardware masked, QEMU ready to accept new
189      * interrupts, QEMU IRQ de-asserted.
190      */
191     vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
192     vdev->intx.pending = false;
193     pci_irq_deassert(&vdev->pdev);
194 
195     /* Tell KVM to stop listening for an INTx irqfd */
196     if (kvm_irqchip_remove_irqfd_notifier_gsi(kvm_state, &vdev->intx.interrupt,
197                                               vdev->intx.route.irq)) {
198         error_report("vfio: Error: Failed to disable INTx irqfd: %m");
199     }
200 
201     /* We only need to close the eventfd for VFIO to cleanup the kernel side */
202     event_notifier_cleanup(&vdev->intx.unmask);
203 
204     /* QEMU starts listening for interrupt events. */
205     qemu_set_fd_handler(event_notifier_get_fd(&vdev->intx.interrupt),
206                         vfio_intx_interrupt, NULL, vdev);
207 
208     vdev->intx.kvm_accel = false;
209 
210     /* If we've missed an event, let it re-fire through QEMU */
211     vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
212 
213     trace_vfio_intx_disable_kvm(vdev->vbasedev.name);
214 #endif
215 }
216 
vfio_intx_update(VFIOPCIDevice * vdev,PCIINTxRoute * route)217 static void vfio_intx_update(VFIOPCIDevice *vdev, PCIINTxRoute *route)
218 {
219     Error *err = NULL;
220 
221     trace_vfio_intx_update(vdev->vbasedev.name,
222                            vdev->intx.route.irq, route->irq);
223 
224     vfio_intx_disable_kvm(vdev);
225 
226     vdev->intx.route = *route;
227 
228     if (route->mode != PCI_INTX_ENABLED) {
229         return;
230     }
231 
232     if (!vfio_intx_enable_kvm(vdev, &err)) {
233         warn_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
234     }
235 
236     /* Re-enable the interrupt in cased we missed an EOI */
237     vfio_intx_eoi(&vdev->vbasedev);
238 }
239 
vfio_intx_routing_notifier(PCIDevice * pdev)240 static void vfio_intx_routing_notifier(PCIDevice *pdev)
241 {
242     VFIOPCIDevice *vdev = VFIO_PCI(pdev);
243     PCIINTxRoute route;
244 
245     if (vdev->interrupt != VFIO_INT_INTx) {
246         return;
247     }
248 
249     route = pci_device_route_intx_to_irq(&vdev->pdev, vdev->intx.pin);
250 
251     if (pci_intx_route_changed(&vdev->intx.route, &route)) {
252         vfio_intx_update(vdev, &route);
253     }
254 }
255 
vfio_irqchip_change(Notifier * notify,void * data)256 static void vfio_irqchip_change(Notifier *notify, void *data)
257 {
258     VFIOPCIDevice *vdev = container_of(notify, VFIOPCIDevice,
259                                        irqchip_change_notifier);
260 
261     vfio_intx_update(vdev, &vdev->intx.route);
262 }
263 
vfio_intx_enable(VFIOPCIDevice * vdev,Error ** errp)264 static bool vfio_intx_enable(VFIOPCIDevice *vdev, Error **errp)
265 {
266     uint8_t pin = vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1);
267     Error *err = NULL;
268     int32_t fd;
269     int ret;
270 
271 
272     if (!pin) {
273         return true;
274     }
275 
276     vfio_disable_interrupts(vdev);
277 
278     vdev->intx.pin = pin - 1; /* Pin A (1) -> irq[0] */
279     pci_config_set_interrupt_pin(vdev->pdev.config, pin);
280 
281 #ifdef CONFIG_KVM
282     /*
283      * Only conditional to avoid generating error messages on platforms
284      * where we won't actually use the result anyway.
285      */
286     if (kvm_irqfds_enabled() && kvm_resamplefds_enabled()) {
287         vdev->intx.route = pci_device_route_intx_to_irq(&vdev->pdev,
288                                                         vdev->intx.pin);
289     }
290 #endif
291 
292     ret = event_notifier_init(&vdev->intx.interrupt, 0);
293     if (ret) {
294         error_setg_errno(errp, -ret, "event_notifier_init failed");
295         return false;
296     }
297     fd = event_notifier_get_fd(&vdev->intx.interrupt);
298     qemu_set_fd_handler(fd, vfio_intx_interrupt, NULL, vdev);
299 
300     if (!vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX, 0,
301                                 VFIO_IRQ_SET_ACTION_TRIGGER, fd, errp)) {
302         qemu_set_fd_handler(fd, NULL, NULL, vdev);
303         event_notifier_cleanup(&vdev->intx.interrupt);
304         return false;
305     }
306 
307     if (!vfio_intx_enable_kvm(vdev, &err)) {
308         warn_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
309     }
310 
311     vdev->interrupt = VFIO_INT_INTx;
312 
313     trace_vfio_intx_enable(vdev->vbasedev.name);
314     return true;
315 }
316 
vfio_intx_disable(VFIOPCIDevice * vdev)317 static void vfio_intx_disable(VFIOPCIDevice *vdev)
318 {
319     int fd;
320 
321     timer_del(vdev->intx.mmap_timer);
322     vfio_intx_disable_kvm(vdev);
323     vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
324     vdev->intx.pending = false;
325     pci_irq_deassert(&vdev->pdev);
326     vfio_mmap_set_enabled(vdev, true);
327 
328     fd = event_notifier_get_fd(&vdev->intx.interrupt);
329     qemu_set_fd_handler(fd, NULL, NULL, vdev);
330     event_notifier_cleanup(&vdev->intx.interrupt);
331 
332     vdev->interrupt = VFIO_INT_NONE;
333 
334     trace_vfio_intx_disable(vdev->vbasedev.name);
335 }
336 
337 /*
338  * MSI/X
339  */
vfio_msi_interrupt(void * opaque)340 static void vfio_msi_interrupt(void *opaque)
341 {
342     VFIOMSIVector *vector = opaque;
343     VFIOPCIDevice *vdev = vector->vdev;
344     MSIMessage (*get_msg)(PCIDevice *dev, unsigned vector);
345     void (*notify)(PCIDevice *dev, unsigned vector);
346     MSIMessage msg;
347     int nr = vector - vdev->msi_vectors;
348 
349     if (!event_notifier_test_and_clear(&vector->interrupt)) {
350         return;
351     }
352 
353     if (vdev->interrupt == VFIO_INT_MSIX) {
354         get_msg = msix_get_message;
355         notify = msix_notify;
356 
357         /* A masked vector firing needs to use the PBA, enable it */
358         if (msix_is_masked(&vdev->pdev, nr)) {
359             set_bit(nr, vdev->msix->pending);
360             memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, true);
361             trace_vfio_msix_pba_enable(vdev->vbasedev.name);
362         }
363     } else if (vdev->interrupt == VFIO_INT_MSI) {
364         get_msg = msi_get_message;
365         notify = msi_notify;
366     } else {
367         abort();
368     }
369 
370     msg = get_msg(&vdev->pdev, nr);
371     trace_vfio_msi_interrupt(vdev->vbasedev.name, nr, msg.address, msg.data);
372     notify(&vdev->pdev, nr);
373 }
374 
375 /*
376  * Get MSI-X enabled, but no vector enabled, by setting vector 0 with an invalid
377  * fd to kernel.
378  */
vfio_enable_msix_no_vec(VFIOPCIDevice * vdev)379 static int vfio_enable_msix_no_vec(VFIOPCIDevice *vdev)
380 {
381     g_autofree struct vfio_irq_set *irq_set = NULL;
382     int ret = 0, argsz;
383     int32_t *fd;
384 
385     argsz = sizeof(*irq_set) + sizeof(*fd);
386 
387     irq_set = g_malloc0(argsz);
388     irq_set->argsz = argsz;
389     irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
390                      VFIO_IRQ_SET_ACTION_TRIGGER;
391     irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX;
392     irq_set->start = 0;
393     irq_set->count = 1;
394     fd = (int32_t *)&irq_set->data;
395     *fd = -1;
396 
397     ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
398 
399     return ret;
400 }
401 
vfio_enable_vectors(VFIOPCIDevice * vdev,bool msix)402 static int vfio_enable_vectors(VFIOPCIDevice *vdev, bool msix)
403 {
404     struct vfio_irq_set *irq_set;
405     int ret = 0, i, argsz;
406     int32_t *fds;
407 
408     /*
409      * If dynamic MSI-X allocation is supported, the vectors to be allocated
410      * and enabled can be scattered. Before kernel enabling MSI-X, setting
411      * nr_vectors causes all these vectors to be allocated on host.
412      *
413      * To keep allocation as needed, use vector 0 with an invalid fd to get
414      * MSI-X enabled first, then set vectors with a potentially sparse set of
415      * eventfds to enable interrupts only when enabled in guest.
416      */
417     if (msix && !vdev->msix->noresize) {
418         ret = vfio_enable_msix_no_vec(vdev);
419 
420         if (ret) {
421             return ret;
422         }
423     }
424 
425     argsz = sizeof(*irq_set) + (vdev->nr_vectors * sizeof(*fds));
426 
427     irq_set = g_malloc0(argsz);
428     irq_set->argsz = argsz;
429     irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
430     irq_set->index = msix ? VFIO_PCI_MSIX_IRQ_INDEX : VFIO_PCI_MSI_IRQ_INDEX;
431     irq_set->start = 0;
432     irq_set->count = vdev->nr_vectors;
433     fds = (int32_t *)&irq_set->data;
434 
435     for (i = 0; i < vdev->nr_vectors; i++) {
436         int fd = -1;
437 
438         /*
439          * MSI vs MSI-X - The guest has direct access to MSI mask and pending
440          * bits, therefore we always use the KVM signaling path when setup.
441          * MSI-X mask and pending bits are emulated, so we want to use the
442          * KVM signaling path only when configured and unmasked.
443          */
444         if (vdev->msi_vectors[i].use) {
445             if (vdev->msi_vectors[i].virq < 0 ||
446                 (msix && msix_is_masked(&vdev->pdev, i))) {
447                 fd = event_notifier_get_fd(&vdev->msi_vectors[i].interrupt);
448             } else {
449                 fd = event_notifier_get_fd(&vdev->msi_vectors[i].kvm_interrupt);
450             }
451         }
452 
453         fds[i] = fd;
454     }
455 
456     ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
457 
458     g_free(irq_set);
459 
460     return ret;
461 }
462 
vfio_add_kvm_msi_virq(VFIOPCIDevice * vdev,VFIOMSIVector * vector,int vector_n,bool msix)463 static void vfio_add_kvm_msi_virq(VFIOPCIDevice *vdev, VFIOMSIVector *vector,
464                                   int vector_n, bool msix)
465 {
466     if ((msix && vdev->no_kvm_msix) || (!msix && vdev->no_kvm_msi)) {
467         return;
468     }
469 
470     vector->virq = kvm_irqchip_add_msi_route(&vfio_route_change,
471                                              vector_n, &vdev->pdev);
472 }
473 
vfio_connect_kvm_msi_virq(VFIOMSIVector * vector)474 static void vfio_connect_kvm_msi_virq(VFIOMSIVector *vector)
475 {
476     if (vector->virq < 0) {
477         return;
478     }
479 
480     if (event_notifier_init(&vector->kvm_interrupt, 0)) {
481         goto fail_notifier;
482     }
483 
484     if (kvm_irqchip_add_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
485                                            NULL, vector->virq) < 0) {
486         goto fail_kvm;
487     }
488 
489     return;
490 
491 fail_kvm:
492     event_notifier_cleanup(&vector->kvm_interrupt);
493 fail_notifier:
494     kvm_irqchip_release_virq(kvm_state, vector->virq);
495     vector->virq = -1;
496 }
497 
vfio_remove_kvm_msi_virq(VFIOMSIVector * vector)498 static void vfio_remove_kvm_msi_virq(VFIOMSIVector *vector)
499 {
500     kvm_irqchip_remove_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
501                                           vector->virq);
502     kvm_irqchip_release_virq(kvm_state, vector->virq);
503     vector->virq = -1;
504     event_notifier_cleanup(&vector->kvm_interrupt);
505 }
506 
vfio_update_kvm_msi_virq(VFIOMSIVector * vector,MSIMessage msg,PCIDevice * pdev)507 static void vfio_update_kvm_msi_virq(VFIOMSIVector *vector, MSIMessage msg,
508                                      PCIDevice *pdev)
509 {
510     kvm_irqchip_update_msi_route(kvm_state, vector->virq, msg, pdev);
511     kvm_irqchip_commit_routes(kvm_state);
512 }
513 
vfio_msix_vector_do_use(PCIDevice * pdev,unsigned int nr,MSIMessage * msg,IOHandler * handler)514 static int vfio_msix_vector_do_use(PCIDevice *pdev, unsigned int nr,
515                                    MSIMessage *msg, IOHandler *handler)
516 {
517     VFIOPCIDevice *vdev = VFIO_PCI(pdev);
518     VFIOMSIVector *vector;
519     int ret;
520     bool resizing = !!(vdev->nr_vectors < nr + 1);
521 
522     trace_vfio_msix_vector_do_use(vdev->vbasedev.name, nr);
523 
524     vector = &vdev->msi_vectors[nr];
525 
526     if (!vector->use) {
527         vector->vdev = vdev;
528         vector->virq = -1;
529         if (event_notifier_init(&vector->interrupt, 0)) {
530             error_report("vfio: Error: event_notifier_init failed");
531         }
532         vector->use = true;
533         msix_vector_use(pdev, nr);
534     }
535 
536     qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
537                         handler, NULL, vector);
538 
539     /*
540      * Attempt to enable route through KVM irqchip,
541      * default to userspace handling if unavailable.
542      */
543     if (vector->virq >= 0) {
544         if (!msg) {
545             vfio_remove_kvm_msi_virq(vector);
546         } else {
547             vfio_update_kvm_msi_virq(vector, *msg, pdev);
548         }
549     } else {
550         if (msg) {
551             if (vdev->defer_kvm_irq_routing) {
552                 vfio_add_kvm_msi_virq(vdev, vector, nr, true);
553             } else {
554                 vfio_route_change = kvm_irqchip_begin_route_changes(kvm_state);
555                 vfio_add_kvm_msi_virq(vdev, vector, nr, true);
556                 kvm_irqchip_commit_route_changes(&vfio_route_change);
557                 vfio_connect_kvm_msi_virq(vector);
558             }
559         }
560     }
561 
562     /*
563      * When dynamic allocation is not supported, we don't want to have the
564      * host allocate all possible MSI vectors for a device if they're not
565      * in use, so we shutdown and incrementally increase them as needed.
566      * nr_vectors represents the total number of vectors allocated.
567      *
568      * When dynamic allocation is supported, let the host only allocate
569      * and enable a vector when it is in use in guest. nr_vectors represents
570      * the upper bound of vectors being enabled (but not all of the ranges
571      * is allocated or enabled).
572      */
573     if (resizing) {
574         vdev->nr_vectors = nr + 1;
575     }
576 
577     if (!vdev->defer_kvm_irq_routing) {
578         if (vdev->msix->noresize && resizing) {
579             vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
580             ret = vfio_enable_vectors(vdev, true);
581             if (ret) {
582                 error_report("vfio: failed to enable vectors, %d", ret);
583             }
584         } else {
585             Error *err = NULL;
586             int32_t fd;
587 
588             if (vector->virq >= 0) {
589                 fd = event_notifier_get_fd(&vector->kvm_interrupt);
590             } else {
591                 fd = event_notifier_get_fd(&vector->interrupt);
592             }
593 
594             if (!vfio_set_irq_signaling(&vdev->vbasedev,
595                                         VFIO_PCI_MSIX_IRQ_INDEX, nr,
596                                         VFIO_IRQ_SET_ACTION_TRIGGER, fd,
597                                         &err)) {
598                 error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
599             }
600         }
601     }
602 
603     /* Disable PBA emulation when nothing more is pending. */
604     clear_bit(nr, vdev->msix->pending);
605     if (find_first_bit(vdev->msix->pending,
606                        vdev->nr_vectors) == vdev->nr_vectors) {
607         memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false);
608         trace_vfio_msix_pba_disable(vdev->vbasedev.name);
609     }
610 
611     return 0;
612 }
613 
vfio_msix_vector_use(PCIDevice * pdev,unsigned int nr,MSIMessage msg)614 static int vfio_msix_vector_use(PCIDevice *pdev,
615                                 unsigned int nr, MSIMessage msg)
616 {
617     return vfio_msix_vector_do_use(pdev, nr, &msg, vfio_msi_interrupt);
618 }
619 
vfio_msix_vector_release(PCIDevice * pdev,unsigned int nr)620 static void vfio_msix_vector_release(PCIDevice *pdev, unsigned int nr)
621 {
622     VFIOPCIDevice *vdev = VFIO_PCI(pdev);
623     VFIOMSIVector *vector = &vdev->msi_vectors[nr];
624 
625     trace_vfio_msix_vector_release(vdev->vbasedev.name, nr);
626 
627     /*
628      * There are still old guests that mask and unmask vectors on every
629      * interrupt.  If we're using QEMU bypass with a KVM irqfd, leave all of
630      * the KVM setup in place, simply switch VFIO to use the non-bypass
631      * eventfd.  We'll then fire the interrupt through QEMU and the MSI-X
632      * core will mask the interrupt and set pending bits, allowing it to
633      * be re-asserted on unmask.  Nothing to do if already using QEMU mode.
634      */
635     if (vector->virq >= 0) {
636         int32_t fd = event_notifier_get_fd(&vector->interrupt);
637         Error *err = NULL;
638 
639         if (!vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX,
640                                     nr, VFIO_IRQ_SET_ACTION_TRIGGER, fd,
641                                     &err)) {
642             error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
643         }
644     }
645 }
646 
vfio_prepare_kvm_msi_virq_batch(VFIOPCIDevice * vdev)647 static void vfio_prepare_kvm_msi_virq_batch(VFIOPCIDevice *vdev)
648 {
649     assert(!vdev->defer_kvm_irq_routing);
650     vdev->defer_kvm_irq_routing = true;
651     vfio_route_change = kvm_irqchip_begin_route_changes(kvm_state);
652 }
653 
vfio_commit_kvm_msi_virq_batch(VFIOPCIDevice * vdev)654 static void vfio_commit_kvm_msi_virq_batch(VFIOPCIDevice *vdev)
655 {
656     int i;
657 
658     assert(vdev->defer_kvm_irq_routing);
659     vdev->defer_kvm_irq_routing = false;
660 
661     kvm_irqchip_commit_route_changes(&vfio_route_change);
662 
663     for (i = 0; i < vdev->nr_vectors; i++) {
664         vfio_connect_kvm_msi_virq(&vdev->msi_vectors[i]);
665     }
666 }
667 
vfio_msix_enable(VFIOPCIDevice * vdev)668 static void vfio_msix_enable(VFIOPCIDevice *vdev)
669 {
670     int ret;
671 
672     vfio_disable_interrupts(vdev);
673 
674     vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->msix->entries);
675 
676     vdev->interrupt = VFIO_INT_MSIX;
677 
678     /*
679      * Setting vector notifiers triggers synchronous vector-use
680      * callbacks for each active vector.  Deferring to commit the KVM
681      * routes once rather than per vector provides a substantial
682      * performance improvement.
683      */
684     vfio_prepare_kvm_msi_virq_batch(vdev);
685 
686     if (msix_set_vector_notifiers(&vdev->pdev, vfio_msix_vector_use,
687                                   vfio_msix_vector_release, NULL)) {
688         error_report("vfio: msix_set_vector_notifiers failed");
689     }
690 
691     vfio_commit_kvm_msi_virq_batch(vdev);
692 
693     if (vdev->nr_vectors) {
694         ret = vfio_enable_vectors(vdev, true);
695         if (ret) {
696             error_report("vfio: failed to enable vectors, %d", ret);
697         }
698     } else {
699         /*
700          * Some communication channels between VF & PF or PF & fw rely on the
701          * physical state of the device and expect that enabling MSI-X from the
702          * guest enables the same on the host.  When our guest is Linux, the
703          * guest driver call to pci_enable_msix() sets the enabling bit in the
704          * MSI-X capability, but leaves the vector table masked.  We therefore
705          * can't rely on a vector_use callback (from request_irq() in the guest)
706          * to switch the physical device into MSI-X mode because that may come a
707          * long time after pci_enable_msix().  This code sets vector 0 with an
708          * invalid fd to make the physical device MSI-X enabled, but with no
709          * vectors enabled, just like the guest view.
710          */
711         ret = vfio_enable_msix_no_vec(vdev);
712         if (ret) {
713             error_report("vfio: failed to enable MSI-X, %d", ret);
714         }
715     }
716 
717     trace_vfio_msix_enable(vdev->vbasedev.name);
718 }
719 
vfio_msi_enable(VFIOPCIDevice * vdev)720 static void vfio_msi_enable(VFIOPCIDevice *vdev)
721 {
722     int ret, i;
723 
724     vfio_disable_interrupts(vdev);
725 
726     vdev->nr_vectors = msi_nr_vectors_allocated(&vdev->pdev);
727 retry:
728     /*
729      * Setting vector notifiers needs to enable route for each vector.
730      * Deferring to commit the KVM routes once rather than per vector
731      * provides a substantial performance improvement.
732      */
733     vfio_prepare_kvm_msi_virq_batch(vdev);
734 
735     vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->nr_vectors);
736 
737     for (i = 0; i < vdev->nr_vectors; i++) {
738         VFIOMSIVector *vector = &vdev->msi_vectors[i];
739 
740         vector->vdev = vdev;
741         vector->virq = -1;
742         vector->use = true;
743 
744         if (event_notifier_init(&vector->interrupt, 0)) {
745             error_report("vfio: Error: event_notifier_init failed");
746         }
747 
748         qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
749                             vfio_msi_interrupt, NULL, vector);
750 
751         /*
752          * Attempt to enable route through KVM irqchip,
753          * default to userspace handling if unavailable.
754          */
755         vfio_add_kvm_msi_virq(vdev, vector, i, false);
756     }
757 
758     vfio_commit_kvm_msi_virq_batch(vdev);
759 
760     /* Set interrupt type prior to possible interrupts */
761     vdev->interrupt = VFIO_INT_MSI;
762 
763     ret = vfio_enable_vectors(vdev, false);
764     if (ret) {
765         if (ret < 0) {
766             error_report("vfio: Error: Failed to setup MSI fds: %m");
767         } else {
768             error_report("vfio: Error: Failed to enable %d "
769                          "MSI vectors, retry with %d", vdev->nr_vectors, ret);
770         }
771 
772         vfio_msi_disable_common(vdev);
773 
774         if (ret > 0) {
775             vdev->nr_vectors = ret;
776             goto retry;
777         }
778 
779         /*
780          * Failing to setup MSI doesn't really fall within any specification.
781          * Let's try leaving interrupts disabled and hope the guest figures
782          * out to fall back to INTx for this device.
783          */
784         error_report("vfio: Error: Failed to enable MSI");
785 
786         return;
787     }
788 
789     trace_vfio_msi_enable(vdev->vbasedev.name, vdev->nr_vectors);
790 }
791 
vfio_msi_disable_common(VFIOPCIDevice * vdev)792 static void vfio_msi_disable_common(VFIOPCIDevice *vdev)
793 {
794     int i;
795 
796     for (i = 0; i < vdev->nr_vectors; i++) {
797         VFIOMSIVector *vector = &vdev->msi_vectors[i];
798         if (vdev->msi_vectors[i].use) {
799             if (vector->virq >= 0) {
800                 vfio_remove_kvm_msi_virq(vector);
801             }
802             qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
803                                 NULL, NULL, NULL);
804             event_notifier_cleanup(&vector->interrupt);
805         }
806     }
807 
808     g_free(vdev->msi_vectors);
809     vdev->msi_vectors = NULL;
810     vdev->nr_vectors = 0;
811     vdev->interrupt = VFIO_INT_NONE;
812 }
813 
vfio_msix_disable(VFIOPCIDevice * vdev)814 static void vfio_msix_disable(VFIOPCIDevice *vdev)
815 {
816     Error *err = NULL;
817     int i;
818 
819     msix_unset_vector_notifiers(&vdev->pdev);
820 
821     /*
822      * MSI-X will only release vectors if MSI-X is still enabled on the
823      * device, check through the rest and release it ourselves if necessary.
824      */
825     for (i = 0; i < vdev->nr_vectors; i++) {
826         if (vdev->msi_vectors[i].use) {
827             vfio_msix_vector_release(&vdev->pdev, i);
828             msix_vector_unuse(&vdev->pdev, i);
829         }
830     }
831 
832     /*
833      * Always clear MSI-X IRQ index. A PF device could have enabled
834      * MSI-X with no vectors. See vfio_msix_enable().
835      */
836     vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
837 
838     vfio_msi_disable_common(vdev);
839     if (!vfio_intx_enable(vdev, &err)) {
840         error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
841     }
842 
843     memset(vdev->msix->pending, 0,
844            BITS_TO_LONGS(vdev->msix->entries) * sizeof(unsigned long));
845 
846     trace_vfio_msix_disable(vdev->vbasedev.name);
847 }
848 
vfio_msi_disable(VFIOPCIDevice * vdev)849 static void vfio_msi_disable(VFIOPCIDevice *vdev)
850 {
851     Error *err = NULL;
852 
853     vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSI_IRQ_INDEX);
854     vfio_msi_disable_common(vdev);
855     vfio_intx_enable(vdev, &err);
856     if (err) {
857         error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
858     }
859 
860     trace_vfio_msi_disable(vdev->vbasedev.name);
861 }
862 
vfio_update_msi(VFIOPCIDevice * vdev)863 static void vfio_update_msi(VFIOPCIDevice *vdev)
864 {
865     int i;
866 
867     for (i = 0; i < vdev->nr_vectors; i++) {
868         VFIOMSIVector *vector = &vdev->msi_vectors[i];
869         MSIMessage msg;
870 
871         if (!vector->use || vector->virq < 0) {
872             continue;
873         }
874 
875         msg = msi_get_message(&vdev->pdev, i);
876         vfio_update_kvm_msi_virq(vector, msg, &vdev->pdev);
877     }
878 }
879 
vfio_pci_load_rom(VFIOPCIDevice * vdev)880 static void vfio_pci_load_rom(VFIOPCIDevice *vdev)
881 {
882     g_autofree struct vfio_region_info *reg_info = NULL;
883     uint64_t size;
884     off_t off = 0;
885     ssize_t bytes;
886 
887     if (vfio_get_region_info(&vdev->vbasedev,
888                              VFIO_PCI_ROM_REGION_INDEX, &reg_info)) {
889         error_report("vfio: Error getting ROM info: %m");
890         return;
891     }
892 
893     trace_vfio_pci_load_rom(vdev->vbasedev.name, (unsigned long)reg_info->size,
894                             (unsigned long)reg_info->offset,
895                             (unsigned long)reg_info->flags);
896 
897     vdev->rom_size = size = reg_info->size;
898     vdev->rom_offset = reg_info->offset;
899 
900     if (!vdev->rom_size) {
901         vdev->rom_read_failed = true;
902         error_report("vfio-pci: Cannot read device rom at "
903                     "%s", vdev->vbasedev.name);
904         error_printf("Device option ROM contents are probably invalid "
905                     "(check dmesg).\nSkip option ROM probe with rombar=0, "
906                     "or load from file with romfile=\n");
907         return;
908     }
909 
910     vdev->rom = g_malloc(size);
911     memset(vdev->rom, 0xff, size);
912 
913     while (size) {
914         bytes = pread(vdev->vbasedev.fd, vdev->rom + off,
915                       size, vdev->rom_offset + off);
916         if (bytes == 0) {
917             break;
918         } else if (bytes > 0) {
919             off += bytes;
920             size -= bytes;
921         } else {
922             if (errno == EINTR || errno == EAGAIN) {
923                 continue;
924             }
925             error_report("vfio: Error reading device ROM: %m");
926             break;
927         }
928     }
929 
930     /*
931      * Test the ROM signature against our device, if the vendor is correct
932      * but the device ID doesn't match, store the correct device ID and
933      * recompute the checksum.  Intel IGD devices need this and are known
934      * to have bogus checksums so we can't simply adjust the checksum.
935      */
936     if (pci_get_word(vdev->rom) == 0xaa55 &&
937         pci_get_word(vdev->rom + 0x18) + 8 < vdev->rom_size &&
938         !memcmp(vdev->rom + pci_get_word(vdev->rom + 0x18), "PCIR", 4)) {
939         uint16_t vid, did;
940 
941         vid = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 4);
942         did = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6);
943 
944         if (vid == vdev->vendor_id && did != vdev->device_id) {
945             int i;
946             uint8_t csum, *data = vdev->rom;
947 
948             pci_set_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6,
949                          vdev->device_id);
950             data[6] = 0;
951 
952             for (csum = 0, i = 0; i < vdev->rom_size; i++) {
953                 csum += data[i];
954             }
955 
956             data[6] = -csum;
957         }
958     }
959 }
960 
vfio_rom_read(void * opaque,hwaddr addr,unsigned size)961 static uint64_t vfio_rom_read(void *opaque, hwaddr addr, unsigned size)
962 {
963     VFIOPCIDevice *vdev = opaque;
964     union {
965         uint8_t byte;
966         uint16_t word;
967         uint32_t dword;
968         uint64_t qword;
969     } val;
970     uint64_t data = 0;
971 
972     /* Load the ROM lazily when the guest tries to read it */
973     if (unlikely(!vdev->rom && !vdev->rom_read_failed)) {
974         vfio_pci_load_rom(vdev);
975     }
976 
977     memcpy(&val, vdev->rom + addr,
978            (addr < vdev->rom_size) ? MIN(size, vdev->rom_size - addr) : 0);
979 
980     switch (size) {
981     case 1:
982         data = val.byte;
983         break;
984     case 2:
985         data = le16_to_cpu(val.word);
986         break;
987     case 4:
988         data = le32_to_cpu(val.dword);
989         break;
990     default:
991         hw_error("vfio: unsupported read size, %d bytes\n", size);
992         break;
993     }
994 
995     trace_vfio_rom_read(vdev->vbasedev.name, addr, size, data);
996 
997     return data;
998 }
999 
vfio_rom_write(void * opaque,hwaddr addr,uint64_t data,unsigned size)1000 static void vfio_rom_write(void *opaque, hwaddr addr,
1001                            uint64_t data, unsigned size)
1002 {
1003 }
1004 
1005 static const MemoryRegionOps vfio_rom_ops = {
1006     .read = vfio_rom_read,
1007     .write = vfio_rom_write,
1008     .endianness = DEVICE_LITTLE_ENDIAN,
1009 };
1010 
vfio_pci_size_rom(VFIOPCIDevice * vdev)1011 static void vfio_pci_size_rom(VFIOPCIDevice *vdev)
1012 {
1013     uint32_t orig, size = cpu_to_le32((uint32_t)PCI_ROM_ADDRESS_MASK);
1014     off_t offset = vdev->config_offset + PCI_ROM_ADDRESS;
1015     DeviceState *dev = DEVICE(vdev);
1016     char *name;
1017     int fd = vdev->vbasedev.fd;
1018 
1019     if (vdev->pdev.romfile || !vdev->pdev.rom_bar) {
1020         /* Since pci handles romfile, just print a message and return */
1021         if (vfio_opt_rom_in_denylist(vdev) && vdev->pdev.romfile) {
1022             warn_report("Device at %s is known to cause system instability"
1023                         " issues during option rom execution",
1024                         vdev->vbasedev.name);
1025             error_printf("Proceeding anyway since user specified romfile\n");
1026         }
1027         return;
1028     }
1029 
1030     /*
1031      * Use the same size ROM BAR as the physical device.  The contents
1032      * will get filled in later when the guest tries to read it.
1033      */
1034     if (pread(fd, &orig, 4, offset) != 4 ||
1035         pwrite(fd, &size, 4, offset) != 4 ||
1036         pread(fd, &size, 4, offset) != 4 ||
1037         pwrite(fd, &orig, 4, offset) != 4) {
1038         error_report("%s(%s) failed: %m", __func__, vdev->vbasedev.name);
1039         return;
1040     }
1041 
1042     size = ~(le32_to_cpu(size) & PCI_ROM_ADDRESS_MASK) + 1;
1043 
1044     if (!size) {
1045         return;
1046     }
1047 
1048     if (vfio_opt_rom_in_denylist(vdev)) {
1049         if (dev->opts && qdict_haskey(dev->opts, "rombar")) {
1050             warn_report("Device at %s is known to cause system instability"
1051                         " issues during option rom execution",
1052                         vdev->vbasedev.name);
1053             error_printf("Proceeding anyway since user specified"
1054                          " non zero value for rombar\n");
1055         } else {
1056             warn_report("Rom loading for device at %s has been disabled"
1057                         " due to system instability issues",
1058                         vdev->vbasedev.name);
1059             error_printf("Specify rombar=1 or romfile to force\n");
1060             return;
1061         }
1062     }
1063 
1064     trace_vfio_pci_size_rom(vdev->vbasedev.name, size);
1065 
1066     name = g_strdup_printf("vfio[%s].rom", vdev->vbasedev.name);
1067 
1068     memory_region_init_io(&vdev->pdev.rom, OBJECT(vdev),
1069                           &vfio_rom_ops, vdev, name, size);
1070     g_free(name);
1071 
1072     pci_register_bar(&vdev->pdev, PCI_ROM_SLOT,
1073                      PCI_BASE_ADDRESS_SPACE_MEMORY, &vdev->pdev.rom);
1074 
1075     vdev->rom_read_failed = false;
1076 }
1077 
vfio_vga_write(void * opaque,hwaddr addr,uint64_t data,unsigned size)1078 void vfio_vga_write(void *opaque, hwaddr addr,
1079                            uint64_t data, unsigned size)
1080 {
1081     VFIOVGARegion *region = opaque;
1082     VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
1083     union {
1084         uint8_t byte;
1085         uint16_t word;
1086         uint32_t dword;
1087         uint64_t qword;
1088     } buf;
1089     off_t offset = vga->fd_offset + region->offset + addr;
1090 
1091     switch (size) {
1092     case 1:
1093         buf.byte = data;
1094         break;
1095     case 2:
1096         buf.word = cpu_to_le16(data);
1097         break;
1098     case 4:
1099         buf.dword = cpu_to_le32(data);
1100         break;
1101     default:
1102         hw_error("vfio: unsupported write size, %d bytes", size);
1103         break;
1104     }
1105 
1106     if (pwrite(vga->fd, &buf, size, offset) != size) {
1107         error_report("%s(,0x%"HWADDR_PRIx", 0x%"PRIx64", %d) failed: %m",
1108                      __func__, region->offset + addr, data, size);
1109     }
1110 
1111     trace_vfio_vga_write(region->offset + addr, data, size);
1112 }
1113 
vfio_vga_read(void * opaque,hwaddr addr,unsigned size)1114 uint64_t vfio_vga_read(void *opaque, hwaddr addr, unsigned size)
1115 {
1116     VFIOVGARegion *region = opaque;
1117     VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
1118     union {
1119         uint8_t byte;
1120         uint16_t word;
1121         uint32_t dword;
1122         uint64_t qword;
1123     } buf;
1124     uint64_t data = 0;
1125     off_t offset = vga->fd_offset + region->offset + addr;
1126 
1127     if (pread(vga->fd, &buf, size, offset) != size) {
1128         error_report("%s(,0x%"HWADDR_PRIx", %d) failed: %m",
1129                      __func__, region->offset + addr, size);
1130         return (uint64_t)-1;
1131     }
1132 
1133     switch (size) {
1134     case 1:
1135         data = buf.byte;
1136         break;
1137     case 2:
1138         data = le16_to_cpu(buf.word);
1139         break;
1140     case 4:
1141         data = le32_to_cpu(buf.dword);
1142         break;
1143     default:
1144         hw_error("vfio: unsupported read size, %d bytes", size);
1145         break;
1146     }
1147 
1148     trace_vfio_vga_read(region->offset + addr, size, data);
1149 
1150     return data;
1151 }
1152 
1153 static const MemoryRegionOps vfio_vga_ops = {
1154     .read = vfio_vga_read,
1155     .write = vfio_vga_write,
1156     .endianness = DEVICE_LITTLE_ENDIAN,
1157 };
1158 
1159 /*
1160  * Expand memory region of sub-page(size < PAGE_SIZE) MMIO BAR to page
1161  * size if the BAR is in an exclusive page in host so that we could map
1162  * this BAR to guest. But this sub-page BAR may not occupy an exclusive
1163  * page in guest. So we should set the priority of the expanded memory
1164  * region to zero in case of overlap with BARs which share the same page
1165  * with the sub-page BAR in guest. Besides, we should also recover the
1166  * size of this sub-page BAR when its base address is changed in guest
1167  * and not page aligned any more.
1168  */
vfio_sub_page_bar_update_mapping(PCIDevice * pdev,int bar)1169 static void vfio_sub_page_bar_update_mapping(PCIDevice *pdev, int bar)
1170 {
1171     VFIOPCIDevice *vdev = VFIO_PCI(pdev);
1172     VFIORegion *region = &vdev->bars[bar].region;
1173     MemoryRegion *mmap_mr, *region_mr, *base_mr;
1174     PCIIORegion *r;
1175     pcibus_t bar_addr;
1176     uint64_t size = region->size;
1177 
1178     /* Make sure that the whole region is allowed to be mmapped */
1179     if (region->nr_mmaps != 1 || !region->mmaps[0].mmap ||
1180         region->mmaps[0].size != region->size) {
1181         return;
1182     }
1183 
1184     r = &pdev->io_regions[bar];
1185     bar_addr = r->addr;
1186     base_mr = vdev->bars[bar].mr;
1187     region_mr = region->mem;
1188     mmap_mr = &region->mmaps[0].mem;
1189 
1190     /* If BAR is mapped and page aligned, update to fill PAGE_SIZE */
1191     if (bar_addr != PCI_BAR_UNMAPPED &&
1192         !(bar_addr & ~qemu_real_host_page_mask())) {
1193         size = qemu_real_host_page_size();
1194     }
1195 
1196     memory_region_transaction_begin();
1197 
1198     if (vdev->bars[bar].size < size) {
1199         memory_region_set_size(base_mr, size);
1200     }
1201     memory_region_set_size(region_mr, size);
1202     memory_region_set_size(mmap_mr, size);
1203     if (size != vdev->bars[bar].size && memory_region_is_mapped(base_mr)) {
1204         memory_region_del_subregion(r->address_space, base_mr);
1205         memory_region_add_subregion_overlap(r->address_space,
1206                                             bar_addr, base_mr, 0);
1207     }
1208 
1209     memory_region_transaction_commit();
1210 }
1211 
1212 /*
1213  * PCI config space
1214  */
vfio_pci_read_config(PCIDevice * pdev,uint32_t addr,int len)1215 uint32_t vfio_pci_read_config(PCIDevice *pdev, uint32_t addr, int len)
1216 {
1217     VFIOPCIDevice *vdev = VFIO_PCI(pdev);
1218     uint32_t emu_bits = 0, emu_val = 0, phys_val = 0, val;
1219 
1220     memcpy(&emu_bits, vdev->emulated_config_bits + addr, len);
1221     emu_bits = le32_to_cpu(emu_bits);
1222 
1223     if (emu_bits) {
1224         emu_val = pci_default_read_config(pdev, addr, len);
1225     }
1226 
1227     if (~emu_bits & (0xffffffffU >> (32 - len * 8))) {
1228         ssize_t ret;
1229 
1230         ret = pread(vdev->vbasedev.fd, &phys_val, len,
1231                     vdev->config_offset + addr);
1232         if (ret != len) {
1233             error_report("%s(%s, 0x%x, 0x%x) failed: %m",
1234                          __func__, vdev->vbasedev.name, addr, len);
1235             return -errno;
1236         }
1237         phys_val = le32_to_cpu(phys_val);
1238     }
1239 
1240     val = (emu_val & emu_bits) | (phys_val & ~emu_bits);
1241 
1242     trace_vfio_pci_read_config(vdev->vbasedev.name, addr, len, val);
1243 
1244     return val;
1245 }
1246 
vfio_pci_write_config(PCIDevice * pdev,uint32_t addr,uint32_t val,int len)1247 void vfio_pci_write_config(PCIDevice *pdev,
1248                            uint32_t addr, uint32_t val, int len)
1249 {
1250     VFIOPCIDevice *vdev = VFIO_PCI(pdev);
1251     uint32_t val_le = cpu_to_le32(val);
1252 
1253     trace_vfio_pci_write_config(vdev->vbasedev.name, addr, val, len);
1254 
1255     /* Write everything to VFIO, let it filter out what we can't write */
1256     if (pwrite(vdev->vbasedev.fd, &val_le, len, vdev->config_offset + addr)
1257                 != len) {
1258         error_report("%s(%s, 0x%x, 0x%x, 0x%x) failed: %m",
1259                      __func__, vdev->vbasedev.name, addr, val, len);
1260     }
1261 
1262     /* MSI/MSI-X Enabling/Disabling */
1263     if (pdev->cap_present & QEMU_PCI_CAP_MSI &&
1264         ranges_overlap(addr, len, pdev->msi_cap, vdev->msi_cap_size)) {
1265         int is_enabled, was_enabled = msi_enabled(pdev);
1266 
1267         pci_default_write_config(pdev, addr, val, len);
1268 
1269         is_enabled = msi_enabled(pdev);
1270 
1271         if (!was_enabled) {
1272             if (is_enabled) {
1273                 vfio_msi_enable(vdev);
1274             }
1275         } else {
1276             if (!is_enabled) {
1277                 vfio_msi_disable(vdev);
1278             } else {
1279                 vfio_update_msi(vdev);
1280             }
1281         }
1282     } else if (pdev->cap_present & QEMU_PCI_CAP_MSIX &&
1283         ranges_overlap(addr, len, pdev->msix_cap, MSIX_CAP_LENGTH)) {
1284         int is_enabled, was_enabled = msix_enabled(pdev);
1285 
1286         pci_default_write_config(pdev, addr, val, len);
1287 
1288         is_enabled = msix_enabled(pdev);
1289 
1290         if (!was_enabled && is_enabled) {
1291             vfio_msix_enable(vdev);
1292         } else if (was_enabled && !is_enabled) {
1293             vfio_msix_disable(vdev);
1294         }
1295     } else if (ranges_overlap(addr, len, PCI_BASE_ADDRESS_0, 24) ||
1296         range_covers_byte(addr, len, PCI_COMMAND)) {
1297         pcibus_t old_addr[PCI_NUM_REGIONS - 1];
1298         int bar;
1299 
1300         for (bar = 0; bar < PCI_ROM_SLOT; bar++) {
1301             old_addr[bar] = pdev->io_regions[bar].addr;
1302         }
1303 
1304         pci_default_write_config(pdev, addr, val, len);
1305 
1306         for (bar = 0; bar < PCI_ROM_SLOT; bar++) {
1307             if (old_addr[bar] != pdev->io_regions[bar].addr &&
1308                 vdev->bars[bar].region.size > 0 &&
1309                 vdev->bars[bar].region.size < qemu_real_host_page_size()) {
1310                 vfio_sub_page_bar_update_mapping(pdev, bar);
1311             }
1312         }
1313     } else {
1314         /* Write everything to QEMU to keep emulated bits correct */
1315         pci_default_write_config(pdev, addr, val, len);
1316     }
1317 }
1318 
1319 /*
1320  * Interrupt setup
1321  */
vfio_disable_interrupts(VFIOPCIDevice * vdev)1322 static void vfio_disable_interrupts(VFIOPCIDevice *vdev)
1323 {
1324     /*
1325      * More complicated than it looks.  Disabling MSI/X transitions the
1326      * device to INTx mode (if supported).  Therefore we need to first
1327      * disable MSI/X and then cleanup by disabling INTx.
1328      */
1329     if (vdev->interrupt == VFIO_INT_MSIX) {
1330         vfio_msix_disable(vdev);
1331     } else if (vdev->interrupt == VFIO_INT_MSI) {
1332         vfio_msi_disable(vdev);
1333     }
1334 
1335     if (vdev->interrupt == VFIO_INT_INTx) {
1336         vfio_intx_disable(vdev);
1337     }
1338 }
1339 
vfio_msi_setup(VFIOPCIDevice * vdev,int pos,Error ** errp)1340 static bool vfio_msi_setup(VFIOPCIDevice *vdev, int pos, Error **errp)
1341 {
1342     uint16_t ctrl;
1343     bool msi_64bit, msi_maskbit;
1344     int ret, entries;
1345     Error *err = NULL;
1346 
1347     if (pread(vdev->vbasedev.fd, &ctrl, sizeof(ctrl),
1348               vdev->config_offset + pos + PCI_CAP_FLAGS) != sizeof(ctrl)) {
1349         error_setg_errno(errp, errno, "failed reading MSI PCI_CAP_FLAGS");
1350         return false;
1351     }
1352     ctrl = le16_to_cpu(ctrl);
1353 
1354     msi_64bit = !!(ctrl & PCI_MSI_FLAGS_64BIT);
1355     msi_maskbit = !!(ctrl & PCI_MSI_FLAGS_MASKBIT);
1356     entries = 1 << ((ctrl & PCI_MSI_FLAGS_QMASK) >> 1);
1357 
1358     trace_vfio_msi_setup(vdev->vbasedev.name, pos);
1359 
1360     ret = msi_init(&vdev->pdev, pos, entries, msi_64bit, msi_maskbit, &err);
1361     if (ret < 0) {
1362         if (ret == -ENOTSUP) {
1363             return true;
1364         }
1365         error_propagate_prepend(errp, err, "msi_init failed: ");
1366         return false;
1367     }
1368     vdev->msi_cap_size = 0xa + (msi_maskbit ? 0xa : 0) + (msi_64bit ? 0x4 : 0);
1369 
1370     return true;
1371 }
1372 
vfio_pci_fixup_msix_region(VFIOPCIDevice * vdev)1373 static void vfio_pci_fixup_msix_region(VFIOPCIDevice *vdev)
1374 {
1375     off_t start, end;
1376     VFIORegion *region = &vdev->bars[vdev->msix->table_bar].region;
1377 
1378     /*
1379      * If the host driver allows mapping of a MSIX data, we are going to
1380      * do map the entire BAR and emulate MSIX table on top of that.
1381      */
1382     if (vfio_has_region_cap(&vdev->vbasedev, region->nr,
1383                             VFIO_REGION_INFO_CAP_MSIX_MAPPABLE)) {
1384         return;
1385     }
1386 
1387     /*
1388      * We expect to find a single mmap covering the whole BAR, anything else
1389      * means it's either unsupported or already setup.
1390      */
1391     if (region->nr_mmaps != 1 || region->mmaps[0].offset ||
1392         region->size != region->mmaps[0].size) {
1393         return;
1394     }
1395 
1396     /* MSI-X table start and end aligned to host page size */
1397     start = vdev->msix->table_offset & qemu_real_host_page_mask();
1398     end = REAL_HOST_PAGE_ALIGN((uint64_t)vdev->msix->table_offset +
1399                                (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE));
1400 
1401     /*
1402      * Does the MSI-X table cover the beginning of the BAR?  The whole BAR?
1403      * NB - Host page size is necessarily a power of two and so is the PCI
1404      * BAR (not counting EA yet), therefore if we have host page aligned
1405      * @start and @end, then any remainder of the BAR before or after those
1406      * must be at least host page sized and therefore mmap'able.
1407      */
1408     if (!start) {
1409         if (end >= region->size) {
1410             region->nr_mmaps = 0;
1411             g_free(region->mmaps);
1412             region->mmaps = NULL;
1413             trace_vfio_msix_fixup(vdev->vbasedev.name,
1414                                   vdev->msix->table_bar, 0, 0);
1415         } else {
1416             region->mmaps[0].offset = end;
1417             region->mmaps[0].size = region->size - end;
1418             trace_vfio_msix_fixup(vdev->vbasedev.name,
1419                               vdev->msix->table_bar, region->mmaps[0].offset,
1420                               region->mmaps[0].offset + region->mmaps[0].size);
1421         }
1422 
1423     /* Maybe it's aligned at the end of the BAR */
1424     } else if (end >= region->size) {
1425         region->mmaps[0].size = start;
1426         trace_vfio_msix_fixup(vdev->vbasedev.name,
1427                               vdev->msix->table_bar, region->mmaps[0].offset,
1428                               region->mmaps[0].offset + region->mmaps[0].size);
1429 
1430     /* Otherwise it must split the BAR */
1431     } else {
1432         region->nr_mmaps = 2;
1433         region->mmaps = g_renew(VFIOMmap, region->mmaps, 2);
1434 
1435         memcpy(&region->mmaps[1], &region->mmaps[0], sizeof(VFIOMmap));
1436 
1437         region->mmaps[0].size = start;
1438         trace_vfio_msix_fixup(vdev->vbasedev.name,
1439                               vdev->msix->table_bar, region->mmaps[0].offset,
1440                               region->mmaps[0].offset + region->mmaps[0].size);
1441 
1442         region->mmaps[1].offset = end;
1443         region->mmaps[1].size = region->size - end;
1444         trace_vfio_msix_fixup(vdev->vbasedev.name,
1445                               vdev->msix->table_bar, region->mmaps[1].offset,
1446                               region->mmaps[1].offset + region->mmaps[1].size);
1447     }
1448 }
1449 
vfio_pci_relocate_msix(VFIOPCIDevice * vdev,Error ** errp)1450 static bool vfio_pci_relocate_msix(VFIOPCIDevice *vdev, Error **errp)
1451 {
1452     int target_bar = -1;
1453     size_t msix_sz;
1454 
1455     if (!vdev->msix || vdev->msix_relo == OFF_AUTOPCIBAR_OFF) {
1456         return true;
1457     }
1458 
1459     /* The actual minimum size of MSI-X structures */
1460     msix_sz = (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE) +
1461               (QEMU_ALIGN_UP(vdev->msix->entries, 64) / 8);
1462     /* Round up to host pages, we don't want to share a page */
1463     msix_sz = REAL_HOST_PAGE_ALIGN(msix_sz);
1464     /* PCI BARs must be a power of 2 */
1465     msix_sz = pow2ceil(msix_sz);
1466 
1467     if (vdev->msix_relo == OFF_AUTOPCIBAR_AUTO) {
1468         /*
1469          * TODO: Lookup table for known devices.
1470          *
1471          * Logically we might use an algorithm here to select the BAR adding
1472          * the least additional MMIO space, but we cannot programmatically
1473          * predict the driver dependency on BAR ordering or sizing, therefore
1474          * 'auto' becomes a lookup for combinations reported to work.
1475          */
1476         if (target_bar < 0) {
1477             error_setg(errp, "No automatic MSI-X relocation available for "
1478                        "device %04x:%04x", vdev->vendor_id, vdev->device_id);
1479             return false;
1480         }
1481     } else {
1482         target_bar = (int)(vdev->msix_relo - OFF_AUTOPCIBAR_BAR0);
1483     }
1484 
1485     /* I/O port BARs cannot host MSI-X structures */
1486     if (vdev->bars[target_bar].ioport) {
1487         error_setg(errp, "Invalid MSI-X relocation BAR %d, "
1488                    "I/O port BAR", target_bar);
1489         return false;
1490     }
1491 
1492     /* Cannot use a BAR in the "shadow" of a 64-bit BAR */
1493     if (!vdev->bars[target_bar].size &&
1494          target_bar > 0 && vdev->bars[target_bar - 1].mem64) {
1495         error_setg(errp, "Invalid MSI-X relocation BAR %d, "
1496                    "consumed by 64-bit BAR %d", target_bar, target_bar - 1);
1497         return false;
1498     }
1499 
1500     /* 2GB max size for 32-bit BARs, cannot double if already > 1G */
1501     if (vdev->bars[target_bar].size > 1 * GiB &&
1502         !vdev->bars[target_bar].mem64) {
1503         error_setg(errp, "Invalid MSI-X relocation BAR %d, "
1504                    "no space to extend 32-bit BAR", target_bar);
1505         return false;
1506     }
1507 
1508     /*
1509      * If adding a new BAR, test if we can make it 64bit.  We make it
1510      * prefetchable since QEMU MSI-X emulation has no read side effects
1511      * and doing so makes mapping more flexible.
1512      */
1513     if (!vdev->bars[target_bar].size) {
1514         if (target_bar < (PCI_ROM_SLOT - 1) &&
1515             !vdev->bars[target_bar + 1].size) {
1516             vdev->bars[target_bar].mem64 = true;
1517             vdev->bars[target_bar].type = PCI_BASE_ADDRESS_MEM_TYPE_64;
1518         }
1519         vdev->bars[target_bar].type |= PCI_BASE_ADDRESS_MEM_PREFETCH;
1520         vdev->bars[target_bar].size = msix_sz;
1521         vdev->msix->table_offset = 0;
1522     } else {
1523         vdev->bars[target_bar].size = MAX(vdev->bars[target_bar].size * 2,
1524                                           msix_sz * 2);
1525         /*
1526          * Due to above size calc, MSI-X always starts halfway into the BAR,
1527          * which will always be a separate host page.
1528          */
1529         vdev->msix->table_offset = vdev->bars[target_bar].size / 2;
1530     }
1531 
1532     vdev->msix->table_bar = target_bar;
1533     vdev->msix->pba_bar = target_bar;
1534     /* Requires 8-byte alignment, but PCI_MSIX_ENTRY_SIZE guarantees that */
1535     vdev->msix->pba_offset = vdev->msix->table_offset +
1536                                   (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE);
1537 
1538     trace_vfio_msix_relo(vdev->vbasedev.name,
1539                          vdev->msix->table_bar, vdev->msix->table_offset);
1540     return true;
1541 }
1542 
1543 /*
1544  * We don't have any control over how pci_add_capability() inserts
1545  * capabilities into the chain.  In order to setup MSI-X we need a
1546  * MemoryRegion for the BAR.  In order to setup the BAR and not
1547  * attempt to mmap the MSI-X table area, which VFIO won't allow, we
1548  * need to first look for where the MSI-X table lives.  So we
1549  * unfortunately split MSI-X setup across two functions.
1550  */
vfio_msix_early_setup(VFIOPCIDevice * vdev,Error ** errp)1551 static bool vfio_msix_early_setup(VFIOPCIDevice *vdev, Error **errp)
1552 {
1553     uint8_t pos;
1554     uint16_t ctrl;
1555     uint32_t table, pba;
1556     int ret, fd = vdev->vbasedev.fd;
1557     struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info),
1558                                       .index = VFIO_PCI_MSIX_IRQ_INDEX };
1559     VFIOMSIXInfo *msix;
1560 
1561     pos = pci_find_capability(&vdev->pdev, PCI_CAP_ID_MSIX);
1562     if (!pos) {
1563         return true;
1564     }
1565 
1566     if (pread(fd, &ctrl, sizeof(ctrl),
1567               vdev->config_offset + pos + PCI_MSIX_FLAGS) != sizeof(ctrl)) {
1568         error_setg_errno(errp, errno, "failed to read PCI MSIX FLAGS");
1569         return false;
1570     }
1571 
1572     if (pread(fd, &table, sizeof(table),
1573               vdev->config_offset + pos + PCI_MSIX_TABLE) != sizeof(table)) {
1574         error_setg_errno(errp, errno, "failed to read PCI MSIX TABLE");
1575         return false;
1576     }
1577 
1578     if (pread(fd, &pba, sizeof(pba),
1579               vdev->config_offset + pos + PCI_MSIX_PBA) != sizeof(pba)) {
1580         error_setg_errno(errp, errno, "failed to read PCI MSIX PBA");
1581         return false;
1582     }
1583 
1584     ctrl = le16_to_cpu(ctrl);
1585     table = le32_to_cpu(table);
1586     pba = le32_to_cpu(pba);
1587 
1588     msix = g_malloc0(sizeof(*msix));
1589     msix->table_bar = table & PCI_MSIX_FLAGS_BIRMASK;
1590     msix->table_offset = table & ~PCI_MSIX_FLAGS_BIRMASK;
1591     msix->pba_bar = pba & PCI_MSIX_FLAGS_BIRMASK;
1592     msix->pba_offset = pba & ~PCI_MSIX_FLAGS_BIRMASK;
1593     msix->entries = (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
1594 
1595     ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_IRQ_INFO, &irq_info);
1596     if (ret < 0) {
1597         error_setg_errno(errp, -ret, "failed to get MSI-X irq info");
1598         g_free(msix);
1599         return false;
1600     }
1601 
1602     msix->noresize = !!(irq_info.flags & VFIO_IRQ_INFO_NORESIZE);
1603 
1604     /*
1605      * Test the size of the pba_offset variable and catch if it extends outside
1606      * of the specified BAR. If it is the case, we need to apply a hardware
1607      * specific quirk if the device is known or we have a broken configuration.
1608      */
1609     if (msix->pba_offset >= vdev->bars[msix->pba_bar].region.size) {
1610         /*
1611          * Chelsio T5 Virtual Function devices are encoded as 0x58xx for T5
1612          * adapters. The T5 hardware returns an incorrect value of 0x8000 for
1613          * the VF PBA offset while the BAR itself is only 8k. The correct value
1614          * is 0x1000, so we hard code that here.
1615          */
1616         if (vdev->vendor_id == PCI_VENDOR_ID_CHELSIO &&
1617             (vdev->device_id & 0xff00) == 0x5800) {
1618             msix->pba_offset = 0x1000;
1619         /*
1620          * BAIDU KUNLUN Virtual Function devices for KUNLUN AI processor
1621          * return an incorrect value of 0x460000 for the VF PBA offset while
1622          * the BAR itself is only 0x10000.  The correct value is 0xb400.
1623          */
1624         } else if (vfio_pci_is(vdev, PCI_VENDOR_ID_BAIDU,
1625                                PCI_DEVICE_ID_KUNLUN_VF)) {
1626             msix->pba_offset = 0xb400;
1627         } else if (vdev->msix_relo == OFF_AUTOPCIBAR_OFF) {
1628             error_setg(errp, "hardware reports invalid configuration, "
1629                        "MSIX PBA outside of specified BAR");
1630             g_free(msix);
1631             return false;
1632         }
1633     }
1634 
1635     trace_vfio_msix_early_setup(vdev->vbasedev.name, pos, msix->table_bar,
1636                                 msix->table_offset, msix->entries,
1637                                 msix->noresize);
1638     vdev->msix = msix;
1639 
1640     vfio_pci_fixup_msix_region(vdev);
1641 
1642     return vfio_pci_relocate_msix(vdev, errp);
1643 }
1644 
vfio_msix_setup(VFIOPCIDevice * vdev,int pos,Error ** errp)1645 static bool vfio_msix_setup(VFIOPCIDevice *vdev, int pos, Error **errp)
1646 {
1647     int ret;
1648     Error *err = NULL;
1649 
1650     vdev->msix->pending = g_new0(unsigned long,
1651                                  BITS_TO_LONGS(vdev->msix->entries));
1652     ret = msix_init(&vdev->pdev, vdev->msix->entries,
1653                     vdev->bars[vdev->msix->table_bar].mr,
1654                     vdev->msix->table_bar, vdev->msix->table_offset,
1655                     vdev->bars[vdev->msix->pba_bar].mr,
1656                     vdev->msix->pba_bar, vdev->msix->pba_offset, pos,
1657                     &err);
1658     if (ret < 0) {
1659         if (ret == -ENOTSUP) {
1660             warn_report_err(err);
1661             return true;
1662         }
1663 
1664         error_propagate(errp, err);
1665         return false;
1666     }
1667 
1668     /*
1669      * The PCI spec suggests that devices provide additional alignment for
1670      * MSI-X structures and avoid overlapping non-MSI-X related registers.
1671      * For an assigned device, this hopefully means that emulation of MSI-X
1672      * structures does not affect the performance of the device.  If devices
1673      * fail to provide that alignment, a significant performance penalty may
1674      * result, for instance Mellanox MT27500 VFs:
1675      * http://www.spinics.net/lists/kvm/msg125881.html
1676      *
1677      * The PBA is simply not that important for such a serious regression and
1678      * most drivers do not appear to look at it.  The solution for this is to
1679      * disable the PBA MemoryRegion unless it's being used.  We disable it
1680      * here and only enable it if a masked vector fires through QEMU.  As the
1681      * vector-use notifier is called, which occurs on unmask, we test whether
1682      * PBA emulation is needed and again disable if not.
1683      */
1684     memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false);
1685 
1686     /*
1687      * The emulated machine may provide a paravirt interface for MSIX setup
1688      * so it is not strictly necessary to emulate MSIX here. This becomes
1689      * helpful when frequently accessed MMIO registers are located in
1690      * subpages adjacent to the MSIX table but the MSIX data containing page
1691      * cannot be mapped because of a host page size bigger than the MSIX table
1692      * alignment.
1693      */
1694     if (object_property_get_bool(OBJECT(qdev_get_machine()),
1695                                  "vfio-no-msix-emulation", NULL)) {
1696         memory_region_set_enabled(&vdev->pdev.msix_table_mmio, false);
1697     }
1698 
1699     return true;
1700 }
1701 
vfio_teardown_msi(VFIOPCIDevice * vdev)1702 static void vfio_teardown_msi(VFIOPCIDevice *vdev)
1703 {
1704     msi_uninit(&vdev->pdev);
1705 
1706     if (vdev->msix) {
1707         msix_uninit(&vdev->pdev,
1708                     vdev->bars[vdev->msix->table_bar].mr,
1709                     vdev->bars[vdev->msix->pba_bar].mr);
1710         g_free(vdev->msix->pending);
1711     }
1712 }
1713 
1714 /*
1715  * Resource setup
1716  */
vfio_mmap_set_enabled(VFIOPCIDevice * vdev,bool enabled)1717 static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled)
1718 {
1719     int i;
1720 
1721     for (i = 0; i < PCI_ROM_SLOT; i++) {
1722         vfio_region_mmaps_set_enabled(&vdev->bars[i].region, enabled);
1723     }
1724 }
1725 
vfio_bar_prepare(VFIOPCIDevice * vdev,int nr)1726 static void vfio_bar_prepare(VFIOPCIDevice *vdev, int nr)
1727 {
1728     VFIOBAR *bar = &vdev->bars[nr];
1729 
1730     uint32_t pci_bar;
1731     int ret;
1732 
1733     /* Skip both unimplemented BARs and the upper half of 64bit BARS. */
1734     if (!bar->region.size) {
1735         return;
1736     }
1737 
1738     /* Determine what type of BAR this is for registration */
1739     ret = pread(vdev->vbasedev.fd, &pci_bar, sizeof(pci_bar),
1740                 vdev->config_offset + PCI_BASE_ADDRESS_0 + (4 * nr));
1741     if (ret != sizeof(pci_bar)) {
1742         error_report("vfio: Failed to read BAR %d (%m)", nr);
1743         return;
1744     }
1745 
1746     pci_bar = le32_to_cpu(pci_bar);
1747     bar->ioport = (pci_bar & PCI_BASE_ADDRESS_SPACE_IO);
1748     bar->mem64 = bar->ioport ? 0 : (pci_bar & PCI_BASE_ADDRESS_MEM_TYPE_64);
1749     bar->type = pci_bar & (bar->ioport ? ~PCI_BASE_ADDRESS_IO_MASK :
1750                                          ~PCI_BASE_ADDRESS_MEM_MASK);
1751     bar->size = bar->region.size;
1752 }
1753 
vfio_bars_prepare(VFIOPCIDevice * vdev)1754 static void vfio_bars_prepare(VFIOPCIDevice *vdev)
1755 {
1756     int i;
1757 
1758     for (i = 0; i < PCI_ROM_SLOT; i++) {
1759         vfio_bar_prepare(vdev, i);
1760     }
1761 }
1762 
vfio_bar_register(VFIOPCIDevice * vdev,int nr)1763 static void vfio_bar_register(VFIOPCIDevice *vdev, int nr)
1764 {
1765     VFIOBAR *bar = &vdev->bars[nr];
1766     char *name;
1767 
1768     if (!bar->size) {
1769         return;
1770     }
1771 
1772     bar->mr = g_new0(MemoryRegion, 1);
1773     name = g_strdup_printf("%s base BAR %d", vdev->vbasedev.name, nr);
1774     memory_region_init_io(bar->mr, OBJECT(vdev), NULL, NULL, name, bar->size);
1775     g_free(name);
1776 
1777     if (bar->region.size) {
1778         memory_region_add_subregion(bar->mr, 0, bar->region.mem);
1779 
1780         if (vfio_region_mmap(&bar->region)) {
1781             error_report("Failed to mmap %s BAR %d. Performance may be slow",
1782                          vdev->vbasedev.name, nr);
1783         }
1784     }
1785 
1786     pci_register_bar(&vdev->pdev, nr, bar->type, bar->mr);
1787 }
1788 
vfio_bars_register(VFIOPCIDevice * vdev)1789 static void vfio_bars_register(VFIOPCIDevice *vdev)
1790 {
1791     int i;
1792 
1793     for (i = 0; i < PCI_ROM_SLOT; i++) {
1794         vfio_bar_register(vdev, i);
1795     }
1796 }
1797 
vfio_bars_exit(VFIOPCIDevice * vdev)1798 static void vfio_bars_exit(VFIOPCIDevice *vdev)
1799 {
1800     int i;
1801 
1802     for (i = 0; i < PCI_ROM_SLOT; i++) {
1803         VFIOBAR *bar = &vdev->bars[i];
1804 
1805         vfio_bar_quirk_exit(vdev, i);
1806         vfio_region_exit(&bar->region);
1807         if (bar->region.size) {
1808             memory_region_del_subregion(bar->mr, bar->region.mem);
1809         }
1810     }
1811 
1812     if (vdev->vga) {
1813         pci_unregister_vga(&vdev->pdev);
1814         vfio_vga_quirk_exit(vdev);
1815     }
1816 }
1817 
vfio_bars_finalize(VFIOPCIDevice * vdev)1818 static void vfio_bars_finalize(VFIOPCIDevice *vdev)
1819 {
1820     int i;
1821 
1822     for (i = 0; i < PCI_ROM_SLOT; i++) {
1823         VFIOBAR *bar = &vdev->bars[i];
1824 
1825         vfio_bar_quirk_finalize(vdev, i);
1826         vfio_region_finalize(&bar->region);
1827         if (bar->mr) {
1828             assert(bar->size);
1829             object_unparent(OBJECT(bar->mr));
1830             g_free(bar->mr);
1831             bar->mr = NULL;
1832         }
1833     }
1834 
1835     if (vdev->vga) {
1836         vfio_vga_quirk_finalize(vdev);
1837         for (i = 0; i < ARRAY_SIZE(vdev->vga->region); i++) {
1838             object_unparent(OBJECT(&vdev->vga->region[i].mem));
1839         }
1840         g_free(vdev->vga);
1841     }
1842 }
1843 
1844 /*
1845  * General setup
1846  */
vfio_std_cap_max_size(PCIDevice * pdev,uint8_t pos)1847 static uint8_t vfio_std_cap_max_size(PCIDevice *pdev, uint8_t pos)
1848 {
1849     uint8_t tmp;
1850     uint16_t next = PCI_CONFIG_SPACE_SIZE;
1851 
1852     for (tmp = pdev->config[PCI_CAPABILITY_LIST]; tmp;
1853          tmp = pdev->config[tmp + PCI_CAP_LIST_NEXT]) {
1854         if (tmp > pos && tmp < next) {
1855             next = tmp;
1856         }
1857     }
1858 
1859     return next - pos;
1860 }
1861 
1862 
vfio_ext_cap_max_size(const uint8_t * config,uint16_t pos)1863 static uint16_t vfio_ext_cap_max_size(const uint8_t *config, uint16_t pos)
1864 {
1865     uint16_t tmp, next = PCIE_CONFIG_SPACE_SIZE;
1866 
1867     for (tmp = PCI_CONFIG_SPACE_SIZE; tmp;
1868         tmp = PCI_EXT_CAP_NEXT(pci_get_long(config + tmp))) {
1869         if (tmp > pos && tmp < next) {
1870             next = tmp;
1871         }
1872     }
1873 
1874     return next - pos;
1875 }
1876 
vfio_set_word_bits(uint8_t * buf,uint16_t val,uint16_t mask)1877 static void vfio_set_word_bits(uint8_t *buf, uint16_t val, uint16_t mask)
1878 {
1879     pci_set_word(buf, (pci_get_word(buf) & ~mask) | val);
1880 }
1881 
vfio_add_emulated_word(VFIOPCIDevice * vdev,int pos,uint16_t val,uint16_t mask)1882 static void vfio_add_emulated_word(VFIOPCIDevice *vdev, int pos,
1883                                    uint16_t val, uint16_t mask)
1884 {
1885     vfio_set_word_bits(vdev->pdev.config + pos, val, mask);
1886     vfio_set_word_bits(vdev->pdev.wmask + pos, ~mask, mask);
1887     vfio_set_word_bits(vdev->emulated_config_bits + pos, mask, mask);
1888 }
1889 
vfio_set_long_bits(uint8_t * buf,uint32_t val,uint32_t mask)1890 static void vfio_set_long_bits(uint8_t *buf, uint32_t val, uint32_t mask)
1891 {
1892     pci_set_long(buf, (pci_get_long(buf) & ~mask) | val);
1893 }
1894 
vfio_add_emulated_long(VFIOPCIDevice * vdev,int pos,uint32_t val,uint32_t mask)1895 static void vfio_add_emulated_long(VFIOPCIDevice *vdev, int pos,
1896                                    uint32_t val, uint32_t mask)
1897 {
1898     vfio_set_long_bits(vdev->pdev.config + pos, val, mask);
1899     vfio_set_long_bits(vdev->pdev.wmask + pos, ~mask, mask);
1900     vfio_set_long_bits(vdev->emulated_config_bits + pos, mask, mask);
1901 }
1902 
vfio_pci_enable_rp_atomics(VFIOPCIDevice * vdev)1903 static void vfio_pci_enable_rp_atomics(VFIOPCIDevice *vdev)
1904 {
1905     struct vfio_device_info_cap_pci_atomic_comp *cap;
1906     g_autofree struct vfio_device_info *info = NULL;
1907     PCIBus *bus = pci_get_bus(&vdev->pdev);
1908     PCIDevice *parent = bus->parent_dev;
1909     struct vfio_info_cap_header *hdr;
1910     uint32_t mask = 0;
1911     uint8_t *pos;
1912 
1913     /*
1914      * PCIe Atomic Ops completer support is only added automatically for single
1915      * function devices downstream of a root port supporting DEVCAP2.  Support
1916      * is added during realize and, if added, removed during device exit.  The
1917      * single function requirement avoids conflicting requirements should a
1918      * slot be composed of multiple devices with differing capabilities.
1919      */
1920     if (pci_bus_is_root(bus) || !parent || !parent->exp.exp_cap ||
1921         pcie_cap_get_type(parent) != PCI_EXP_TYPE_ROOT_PORT ||
1922         pcie_cap_get_version(parent) != PCI_EXP_FLAGS_VER2 ||
1923         vdev->pdev.devfn ||
1924         vdev->pdev.cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
1925         return;
1926     }
1927 
1928     pos = parent->config + parent->exp.exp_cap + PCI_EXP_DEVCAP2;
1929 
1930     /* Abort if there'a already an Atomic Ops configuration on the root port */
1931     if (pci_get_long(pos) & (PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
1932                              PCI_EXP_DEVCAP2_ATOMIC_COMP64 |
1933                              PCI_EXP_DEVCAP2_ATOMIC_COMP128)) {
1934         return;
1935     }
1936 
1937     info = vfio_get_device_info(vdev->vbasedev.fd);
1938     if (!info) {
1939         return;
1940     }
1941 
1942     hdr = vfio_get_device_info_cap(info, VFIO_DEVICE_INFO_CAP_PCI_ATOMIC_COMP);
1943     if (!hdr) {
1944         return;
1945     }
1946 
1947     cap = (void *)hdr;
1948     if (cap->flags & VFIO_PCI_ATOMIC_COMP32) {
1949         mask |= PCI_EXP_DEVCAP2_ATOMIC_COMP32;
1950     }
1951     if (cap->flags & VFIO_PCI_ATOMIC_COMP64) {
1952         mask |= PCI_EXP_DEVCAP2_ATOMIC_COMP64;
1953     }
1954     if (cap->flags & VFIO_PCI_ATOMIC_COMP128) {
1955         mask |= PCI_EXP_DEVCAP2_ATOMIC_COMP128;
1956     }
1957 
1958     if (!mask) {
1959         return;
1960     }
1961 
1962     pci_long_test_and_set_mask(pos, mask);
1963     vdev->clear_parent_atomics_on_exit = true;
1964 }
1965 
vfio_pci_disable_rp_atomics(VFIOPCIDevice * vdev)1966 static void vfio_pci_disable_rp_atomics(VFIOPCIDevice *vdev)
1967 {
1968     if (vdev->clear_parent_atomics_on_exit) {
1969         PCIDevice *parent = pci_get_bus(&vdev->pdev)->parent_dev;
1970         uint8_t *pos = parent->config + parent->exp.exp_cap + PCI_EXP_DEVCAP2;
1971 
1972         pci_long_test_and_clear_mask(pos, PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
1973                                           PCI_EXP_DEVCAP2_ATOMIC_COMP64 |
1974                                           PCI_EXP_DEVCAP2_ATOMIC_COMP128);
1975     }
1976 }
1977 
vfio_setup_pcie_cap(VFIOPCIDevice * vdev,int pos,uint8_t size,Error ** errp)1978 static bool vfio_setup_pcie_cap(VFIOPCIDevice *vdev, int pos, uint8_t size,
1979                                 Error **errp)
1980 {
1981     uint16_t flags;
1982     uint8_t type;
1983 
1984     flags = pci_get_word(vdev->pdev.config + pos + PCI_CAP_FLAGS);
1985     type = (flags & PCI_EXP_FLAGS_TYPE) >> 4;
1986 
1987     if (type != PCI_EXP_TYPE_ENDPOINT &&
1988         type != PCI_EXP_TYPE_LEG_END &&
1989         type != PCI_EXP_TYPE_RC_END) {
1990 
1991         error_setg(errp, "assignment of PCIe type 0x%x "
1992                    "devices is not currently supported", type);
1993         return false;
1994     }
1995 
1996     if (!pci_bus_is_express(pci_get_bus(&vdev->pdev))) {
1997         PCIBus *bus = pci_get_bus(&vdev->pdev);
1998         PCIDevice *bridge;
1999 
2000         /*
2001          * Traditionally PCI device assignment exposes the PCIe capability
2002          * as-is on non-express buses.  The reason being that some drivers
2003          * simply assume that it's there, for example tg3.  However when
2004          * we're running on a native PCIe machine type, like Q35, we need
2005          * to hide the PCIe capability.  The reason for this is twofold;
2006          * first Windows guests get a Code 10 error when the PCIe capability
2007          * is exposed in this configuration.  Therefore express devices won't
2008          * work at all unless they're attached to express buses in the VM.
2009          * Second, a native PCIe machine introduces the possibility of fine
2010          * granularity IOMMUs supporting both translation and isolation.
2011          * Guest code to discover the IOMMU visibility of a device, such as
2012          * IOMMU grouping code on Linux, is very aware of device types and
2013          * valid transitions between bus types.  An express device on a non-
2014          * express bus is not a valid combination on bare metal systems.
2015          *
2016          * Drivers that require a PCIe capability to make the device
2017          * functional are simply going to need to have their devices placed
2018          * on a PCIe bus in the VM.
2019          */
2020         while (!pci_bus_is_root(bus)) {
2021             bridge = pci_bridge_get_device(bus);
2022             bus = pci_get_bus(bridge);
2023         }
2024 
2025         if (pci_bus_is_express(bus)) {
2026             return true;
2027         }
2028 
2029     } else if (pci_bus_is_root(pci_get_bus(&vdev->pdev))) {
2030         /*
2031          * On a Root Complex bus Endpoints become Root Complex Integrated
2032          * Endpoints, which changes the type and clears the LNK & LNK2 fields.
2033          */
2034         if (type == PCI_EXP_TYPE_ENDPOINT) {
2035             vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
2036                                    PCI_EXP_TYPE_RC_END << 4,
2037                                    PCI_EXP_FLAGS_TYPE);
2038 
2039             /* Link Capabilities, Status, and Control goes away */
2040             if (size > PCI_EXP_LNKCTL) {
2041                 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP, 0, ~0);
2042                 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
2043                 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA, 0, ~0);
2044 
2045 #ifndef PCI_EXP_LNKCAP2
2046 #define PCI_EXP_LNKCAP2 44
2047 #endif
2048 #ifndef PCI_EXP_LNKSTA2
2049 #define PCI_EXP_LNKSTA2 50
2050 #endif
2051                 /* Link 2 Capabilities, Status, and Control goes away */
2052                 if (size > PCI_EXP_LNKCAP2) {
2053                     vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP2, 0, ~0);
2054                     vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL2, 0, ~0);
2055                     vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA2, 0, ~0);
2056                 }
2057             }
2058 
2059         } else if (type == PCI_EXP_TYPE_LEG_END) {
2060             /*
2061              * Legacy endpoints don't belong on the root complex.  Windows
2062              * seems to be happier with devices if we skip the capability.
2063              */
2064             return true;
2065         }
2066 
2067     } else {
2068         /*
2069          * Convert Root Complex Integrated Endpoints to regular endpoints.
2070          * These devices don't support LNK/LNK2 capabilities, so make them up.
2071          */
2072         if (type == PCI_EXP_TYPE_RC_END) {
2073             vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
2074                                    PCI_EXP_TYPE_ENDPOINT << 4,
2075                                    PCI_EXP_FLAGS_TYPE);
2076             vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP,
2077                            QEMU_PCI_EXP_LNKCAP_MLW(QEMU_PCI_EXP_LNK_X1) |
2078                            QEMU_PCI_EXP_LNKCAP_MLS(QEMU_PCI_EXP_LNK_2_5GT), ~0);
2079             vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
2080         }
2081 
2082         vfio_pci_enable_rp_atomics(vdev);
2083     }
2084 
2085     /*
2086      * Intel 82599 SR-IOV VFs report an invalid PCIe capability version 0
2087      * (Niantic errate #35) causing Windows to error with a Code 10 for the
2088      * device on Q35.  Fixup any such devices to report version 1.  If we
2089      * were to remove the capability entirely the guest would lose extended
2090      * config space.
2091      */
2092     if ((flags & PCI_EXP_FLAGS_VERS) == 0) {
2093         vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
2094                                1, PCI_EXP_FLAGS_VERS);
2095     }
2096 
2097     pos = pci_add_capability(&vdev->pdev, PCI_CAP_ID_EXP, pos, size,
2098                              errp);
2099     if (pos < 0) {
2100         return false;
2101     }
2102 
2103     vdev->pdev.exp.exp_cap = pos;
2104 
2105     return true;
2106 }
2107 
vfio_check_pcie_flr(VFIOPCIDevice * vdev,uint8_t pos)2108 static void vfio_check_pcie_flr(VFIOPCIDevice *vdev, uint8_t pos)
2109 {
2110     uint32_t cap = pci_get_long(vdev->pdev.config + pos + PCI_EXP_DEVCAP);
2111 
2112     if (cap & PCI_EXP_DEVCAP_FLR) {
2113         trace_vfio_check_pcie_flr(vdev->vbasedev.name);
2114         vdev->has_flr = true;
2115     }
2116 }
2117 
vfio_check_pm_reset(VFIOPCIDevice * vdev,uint8_t pos)2118 static void vfio_check_pm_reset(VFIOPCIDevice *vdev, uint8_t pos)
2119 {
2120     uint16_t csr = pci_get_word(vdev->pdev.config + pos + PCI_PM_CTRL);
2121 
2122     if (!(csr & PCI_PM_CTRL_NO_SOFT_RESET)) {
2123         trace_vfio_check_pm_reset(vdev->vbasedev.name);
2124         vdev->has_pm_reset = true;
2125     }
2126 }
2127 
vfio_check_af_flr(VFIOPCIDevice * vdev,uint8_t pos)2128 static void vfio_check_af_flr(VFIOPCIDevice *vdev, uint8_t pos)
2129 {
2130     uint8_t cap = pci_get_byte(vdev->pdev.config + pos + PCI_AF_CAP);
2131 
2132     if ((cap & PCI_AF_CAP_TP) && (cap & PCI_AF_CAP_FLR)) {
2133         trace_vfio_check_af_flr(vdev->vbasedev.name);
2134         vdev->has_flr = true;
2135     }
2136 }
2137 
vfio_add_vendor_specific_cap(VFIOPCIDevice * vdev,int pos,uint8_t size,Error ** errp)2138 static bool vfio_add_vendor_specific_cap(VFIOPCIDevice *vdev, int pos,
2139                                          uint8_t size, Error **errp)
2140 {
2141     PCIDevice *pdev = &vdev->pdev;
2142 
2143     pos = pci_add_capability(pdev, PCI_CAP_ID_VNDR, pos, size, errp);
2144     if (pos < 0) {
2145         return false;
2146     }
2147 
2148     /*
2149      * Exempt config space check for Vendor Specific Information during
2150      * restore/load.
2151      * Config space check is still enforced for 3 byte VSC header.
2152      */
2153     if (vdev->skip_vsc_check && size > 3) {
2154         memset(pdev->cmask + pos + 3, 0, size - 3);
2155     }
2156 
2157     return true;
2158 }
2159 
vfio_add_std_cap(VFIOPCIDevice * vdev,uint8_t pos,Error ** errp)2160 static bool vfio_add_std_cap(VFIOPCIDevice *vdev, uint8_t pos, Error **errp)
2161 {
2162     ERRP_GUARD();
2163     PCIDevice *pdev = &vdev->pdev;
2164     uint8_t cap_id, next, size;
2165     bool ret;
2166 
2167     cap_id = pdev->config[pos];
2168     next = pdev->config[pos + PCI_CAP_LIST_NEXT];
2169 
2170     /*
2171      * If it becomes important to configure capabilities to their actual
2172      * size, use this as the default when it's something we don't recognize.
2173      * Since QEMU doesn't actually handle many of the config accesses,
2174      * exact size doesn't seem worthwhile.
2175      */
2176     size = vfio_std_cap_max_size(pdev, pos);
2177 
2178     /*
2179      * pci_add_capability always inserts the new capability at the head
2180      * of the chain.  Therefore to end up with a chain that matches the
2181      * physical device, we insert from the end by making this recursive.
2182      * This is also why we pre-calculate size above as cached config space
2183      * will be changed as we unwind the stack.
2184      */
2185     if (next) {
2186         if (!vfio_add_std_cap(vdev, next, errp)) {
2187             return false;
2188         }
2189     } else {
2190         /* Begin the rebuild, use QEMU emulated list bits */
2191         pdev->config[PCI_CAPABILITY_LIST] = 0;
2192         vdev->emulated_config_bits[PCI_CAPABILITY_LIST] = 0xff;
2193         vdev->emulated_config_bits[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
2194 
2195         if (!vfio_add_virt_caps(vdev, errp)) {
2196             return false;
2197         }
2198     }
2199 
2200     /* Scale down size, esp in case virt caps were added above */
2201     size = MIN(size, vfio_std_cap_max_size(pdev, pos));
2202 
2203     /* Use emulated next pointer to allow dropping caps */
2204     pci_set_byte(vdev->emulated_config_bits + pos + PCI_CAP_LIST_NEXT, 0xff);
2205 
2206     switch (cap_id) {
2207     case PCI_CAP_ID_MSI:
2208         ret = vfio_msi_setup(vdev, pos, errp);
2209         break;
2210     case PCI_CAP_ID_EXP:
2211         vfio_check_pcie_flr(vdev, pos);
2212         ret = vfio_setup_pcie_cap(vdev, pos, size, errp);
2213         break;
2214     case PCI_CAP_ID_MSIX:
2215         ret = vfio_msix_setup(vdev, pos, errp);
2216         break;
2217     case PCI_CAP_ID_PM:
2218         vfio_check_pm_reset(vdev, pos);
2219         vdev->pm_cap = pos;
2220         ret = pci_add_capability(pdev, cap_id, pos, size, errp) >= 0;
2221         break;
2222     case PCI_CAP_ID_AF:
2223         vfio_check_af_flr(vdev, pos);
2224         ret = pci_add_capability(pdev, cap_id, pos, size, errp) >= 0;
2225         break;
2226     case PCI_CAP_ID_VNDR:
2227         ret = vfio_add_vendor_specific_cap(vdev, pos, size, errp);
2228         break;
2229     default:
2230         ret = pci_add_capability(pdev, cap_id, pos, size, errp) >= 0;
2231         break;
2232     }
2233 
2234     if (!ret) {
2235         error_prepend(errp,
2236                       "failed to add PCI capability 0x%x[0x%x]@0x%x: ",
2237                       cap_id, size, pos);
2238     }
2239 
2240     return ret;
2241 }
2242 
vfio_setup_rebar_ecap(VFIOPCIDevice * vdev,uint16_t pos)2243 static int vfio_setup_rebar_ecap(VFIOPCIDevice *vdev, uint16_t pos)
2244 {
2245     uint32_t ctrl;
2246     int i, nbar;
2247 
2248     ctrl = pci_get_long(vdev->pdev.config + pos + PCI_REBAR_CTRL);
2249     nbar = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >> PCI_REBAR_CTRL_NBAR_SHIFT;
2250 
2251     for (i = 0; i < nbar; i++) {
2252         uint32_t cap;
2253         int size;
2254 
2255         ctrl = pci_get_long(vdev->pdev.config + pos + PCI_REBAR_CTRL + (i * 8));
2256         size = (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT;
2257 
2258         /* The cap register reports sizes 1MB to 128TB, with 4 reserved bits */
2259         cap = size <= 27 ? 1U << (size + 4) : 0;
2260 
2261         /*
2262          * The PCIe spec (v6.0.1, 7.8.6) requires HW to support at least one
2263          * size in the range 1MB to 512GB.  We intend to mask all sizes except
2264          * the one currently enabled in the size field, therefore if it's
2265          * outside the range, hide the whole capability as this virtualization
2266          * trick won't work.  If >512GB resizable BARs start to appear, we
2267          * might need an opt-in or reservation scheme in the kernel.
2268          */
2269         if (!(cap & PCI_REBAR_CAP_SIZES)) {
2270             return -EINVAL;
2271         }
2272 
2273         /* Hide all sizes reported in the ctrl reg per above requirement. */
2274         ctrl &= (PCI_REBAR_CTRL_BAR_SIZE |
2275                  PCI_REBAR_CTRL_NBAR_MASK |
2276                  PCI_REBAR_CTRL_BAR_IDX);
2277 
2278         /*
2279          * The BAR size field is RW, however we've mangled the capability
2280          * register such that we only report a single size, ie. the current
2281          * BAR size.  A write of an unsupported value is undefined, therefore
2282          * the register field is essentially RO.
2283          */
2284         vfio_add_emulated_long(vdev, pos + PCI_REBAR_CAP + (i * 8), cap, ~0);
2285         vfio_add_emulated_long(vdev, pos + PCI_REBAR_CTRL + (i * 8), ctrl, ~0);
2286     }
2287 
2288     return 0;
2289 }
2290 
vfio_add_ext_cap(VFIOPCIDevice * vdev)2291 static void vfio_add_ext_cap(VFIOPCIDevice *vdev)
2292 {
2293     PCIDevice *pdev = &vdev->pdev;
2294     uint32_t header;
2295     uint16_t cap_id, next, size;
2296     uint8_t cap_ver;
2297     uint8_t *config;
2298 
2299     /* Only add extended caps if we have them and the guest can see them */
2300     if (!pci_is_express(pdev) || !pci_bus_is_express(pci_get_bus(pdev)) ||
2301         !pci_get_long(pdev->config + PCI_CONFIG_SPACE_SIZE)) {
2302         return;
2303     }
2304 
2305     /*
2306      * pcie_add_capability always inserts the new capability at the tail
2307      * of the chain.  Therefore to end up with a chain that matches the
2308      * physical device, we cache the config space to avoid overwriting
2309      * the original config space when we parse the extended capabilities.
2310      */
2311     config = g_memdup(pdev->config, vdev->config_size);
2312 
2313     /*
2314      * Extended capabilities are chained with each pointing to the next, so we
2315      * can drop anything other than the head of the chain simply by modifying
2316      * the previous next pointer.  Seed the head of the chain here such that
2317      * we can simply skip any capabilities we want to drop below, regardless
2318      * of their position in the chain.  If this stub capability still exists
2319      * after we add the capabilities we want to expose, update the capability
2320      * ID to zero.  Note that we cannot seed with the capability header being
2321      * zero as this conflicts with definition of an absent capability chain
2322      * and prevents capabilities beyond the head of the list from being added.
2323      * By replacing the dummy capability ID with zero after walking the device
2324      * chain, we also transparently mark extended capabilities as absent if
2325      * no capabilities were added.  Note that the PCIe spec defines an absence
2326      * of extended capabilities to be determined by a value of zero for the
2327      * capability ID, version, AND next pointer.  A non-zero next pointer
2328      * should be sufficient to indicate additional capabilities are present,
2329      * which will occur if we call pcie_add_capability() below.  The entire
2330      * first dword is emulated to support this.
2331      *
2332      * NB. The kernel side does similar masking, so be prepared that our
2333      * view of the device may also contain a capability ID zero in the head
2334      * of the chain.  Skip it for the same reason that we cannot seed the
2335      * chain with a zero capability.
2336      */
2337     pci_set_long(pdev->config + PCI_CONFIG_SPACE_SIZE,
2338                  PCI_EXT_CAP(0xFFFF, 0, 0));
2339     pci_set_long(pdev->wmask + PCI_CONFIG_SPACE_SIZE, 0);
2340     pci_set_long(vdev->emulated_config_bits + PCI_CONFIG_SPACE_SIZE, ~0);
2341 
2342     for (next = PCI_CONFIG_SPACE_SIZE; next;
2343          next = PCI_EXT_CAP_NEXT(pci_get_long(config + next))) {
2344         header = pci_get_long(config + next);
2345         cap_id = PCI_EXT_CAP_ID(header);
2346         cap_ver = PCI_EXT_CAP_VER(header);
2347 
2348         /*
2349          * If it becomes important to configure extended capabilities to their
2350          * actual size, use this as the default when it's something we don't
2351          * recognize. Since QEMU doesn't actually handle many of the config
2352          * accesses, exact size doesn't seem worthwhile.
2353          */
2354         size = vfio_ext_cap_max_size(config, next);
2355 
2356         /* Use emulated next pointer to allow dropping extended caps */
2357         pci_long_test_and_set_mask(vdev->emulated_config_bits + next,
2358                                    PCI_EXT_CAP_NEXT_MASK);
2359 
2360         switch (cap_id) {
2361         case 0: /* kernel masked capability */
2362         case PCI_EXT_CAP_ID_SRIOV: /* Read-only VF BARs confuse OVMF */
2363         case PCI_EXT_CAP_ID_ARI: /* XXX Needs next function virtualization */
2364             trace_vfio_add_ext_cap_dropped(vdev->vbasedev.name, cap_id, next);
2365             break;
2366         case PCI_EXT_CAP_ID_REBAR:
2367             if (!vfio_setup_rebar_ecap(vdev, next)) {
2368                 pcie_add_capability(pdev, cap_id, cap_ver, next, size);
2369             }
2370             break;
2371         default:
2372             pcie_add_capability(pdev, cap_id, cap_ver, next, size);
2373         }
2374 
2375     }
2376 
2377     /* Cleanup chain head ID if necessary */
2378     if (pci_get_word(pdev->config + PCI_CONFIG_SPACE_SIZE) == 0xFFFF) {
2379         pci_set_word(pdev->config + PCI_CONFIG_SPACE_SIZE, 0);
2380     }
2381 
2382     g_free(config);
2383     return;
2384 }
2385 
vfio_add_capabilities(VFIOPCIDevice * vdev,Error ** errp)2386 static bool vfio_add_capabilities(VFIOPCIDevice *vdev, Error **errp)
2387 {
2388     PCIDevice *pdev = &vdev->pdev;
2389 
2390     if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST) ||
2391         !pdev->config[PCI_CAPABILITY_LIST]) {
2392         return true; /* Nothing to add */
2393     }
2394 
2395     if (!vfio_add_std_cap(vdev, pdev->config[PCI_CAPABILITY_LIST], errp)) {
2396         return false;
2397     }
2398 
2399     vfio_add_ext_cap(vdev);
2400     return true;
2401 }
2402 
vfio_pci_pre_reset(VFIOPCIDevice * vdev)2403 void vfio_pci_pre_reset(VFIOPCIDevice *vdev)
2404 {
2405     PCIDevice *pdev = &vdev->pdev;
2406     uint16_t cmd;
2407 
2408     vfio_disable_interrupts(vdev);
2409 
2410     /* Make sure the device is in D0 */
2411     if (vdev->pm_cap) {
2412         uint16_t pmcsr;
2413         uint8_t state;
2414 
2415         pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
2416         state = pmcsr & PCI_PM_CTRL_STATE_MASK;
2417         if (state) {
2418             pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
2419             vfio_pci_write_config(pdev, vdev->pm_cap + PCI_PM_CTRL, pmcsr, 2);
2420             /* vfio handles the necessary delay here */
2421             pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
2422             state = pmcsr & PCI_PM_CTRL_STATE_MASK;
2423             if (state) {
2424                 error_report("vfio: Unable to power on device, stuck in D%d",
2425                              state);
2426             }
2427         }
2428     }
2429 
2430     /*
2431      * Stop any ongoing DMA by disconnecting I/O, MMIO, and bus master.
2432      * Also put INTx Disable in known state.
2433      */
2434     cmd = vfio_pci_read_config(pdev, PCI_COMMAND, 2);
2435     cmd &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
2436              PCI_COMMAND_INTX_DISABLE);
2437     vfio_pci_write_config(pdev, PCI_COMMAND, cmd, 2);
2438 }
2439 
vfio_pci_post_reset(VFIOPCIDevice * vdev)2440 void vfio_pci_post_reset(VFIOPCIDevice *vdev)
2441 {
2442     Error *err = NULL;
2443     int nr;
2444 
2445     if (!vfio_intx_enable(vdev, &err)) {
2446         error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
2447     }
2448 
2449     for (nr = 0; nr < PCI_NUM_REGIONS - 1; ++nr) {
2450         off_t addr = vdev->config_offset + PCI_BASE_ADDRESS_0 + (4 * nr);
2451         uint32_t val = 0;
2452         uint32_t len = sizeof(val);
2453 
2454         if (pwrite(vdev->vbasedev.fd, &val, len, addr) != len) {
2455             error_report("%s(%s) reset bar %d failed: %m", __func__,
2456                          vdev->vbasedev.name, nr);
2457         }
2458     }
2459 
2460     vfio_quirk_reset(vdev);
2461 }
2462 
vfio_pci_host_match(PCIHostDeviceAddress * addr,const char * name)2463 bool vfio_pci_host_match(PCIHostDeviceAddress *addr, const char *name)
2464 {
2465     char tmp[13];
2466 
2467     sprintf(tmp, "%04x:%02x:%02x.%1x", addr->domain,
2468             addr->bus, addr->slot, addr->function);
2469 
2470     return (strcmp(tmp, name) == 0);
2471 }
2472 
vfio_pci_get_pci_hot_reset_info(VFIOPCIDevice * vdev,struct vfio_pci_hot_reset_info ** info_p)2473 int vfio_pci_get_pci_hot_reset_info(VFIOPCIDevice *vdev,
2474                                     struct vfio_pci_hot_reset_info **info_p)
2475 {
2476     struct vfio_pci_hot_reset_info *info;
2477     int ret, count;
2478 
2479     assert(info_p && !*info_p);
2480 
2481     info = g_malloc0(sizeof(*info));
2482     info->argsz = sizeof(*info);
2483 
2484     ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
2485     if (ret && errno != ENOSPC) {
2486         ret = -errno;
2487         g_free(info);
2488         if (!vdev->has_pm_reset) {
2489             error_report("vfio: Cannot reset device %s, "
2490                          "no available reset mechanism.", vdev->vbasedev.name);
2491         }
2492         return ret;
2493     }
2494 
2495     count = info->count;
2496     info = g_realloc(info, sizeof(*info) + (count * sizeof(info->devices[0])));
2497     info->argsz = sizeof(*info) + (count * sizeof(info->devices[0]));
2498 
2499     ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
2500     if (ret) {
2501         ret = -errno;
2502         g_free(info);
2503         error_report("vfio: hot reset info failed: %m");
2504         return ret;
2505     }
2506 
2507     *info_p = info;
2508     return 0;
2509 }
2510 
vfio_pci_hot_reset(VFIOPCIDevice * vdev,bool single)2511 static int vfio_pci_hot_reset(VFIOPCIDevice *vdev, bool single)
2512 {
2513     VFIODevice *vbasedev = &vdev->vbasedev;
2514     const VFIOIOMMUClass *ops = vbasedev->bcontainer->ops;
2515 
2516     return ops->pci_hot_reset(vbasedev, single);
2517 }
2518 
2519 /*
2520  * We want to differentiate hot reset of multiple in-use devices vs hot reset
2521  * of a single in-use device.  VFIO_DEVICE_RESET will already handle the case
2522  * of doing hot resets when there is only a single device per bus.  The in-use
2523  * here refers to how many VFIODevices are affected.  A hot reset that affects
2524  * multiple devices, but only a single in-use device, means that we can call
2525  * it from our bus ->reset() callback since the extent is effectively a single
2526  * device.  This allows us to make use of it in the hotplug path.  When there
2527  * are multiple in-use devices, we can only trigger the hot reset during a
2528  * system reset and thus from our reset handler.  We separate _one vs _multi
2529  * here so that we don't overlap and do a double reset on the system reset
2530  * path where both our reset handler and ->reset() callback are used.  Calling
2531  * _one() will only do a hot reset for the one in-use devices case, calling
2532  * _multi() will do nothing if a _one() would have been sufficient.
2533  */
vfio_pci_hot_reset_one(VFIOPCIDevice * vdev)2534 static int vfio_pci_hot_reset_one(VFIOPCIDevice *vdev)
2535 {
2536     return vfio_pci_hot_reset(vdev, true);
2537 }
2538 
vfio_pci_hot_reset_multi(VFIODevice * vbasedev)2539 static int vfio_pci_hot_reset_multi(VFIODevice *vbasedev)
2540 {
2541     VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
2542     return vfio_pci_hot_reset(vdev, false);
2543 }
2544 
vfio_pci_compute_needs_reset(VFIODevice * vbasedev)2545 static void vfio_pci_compute_needs_reset(VFIODevice *vbasedev)
2546 {
2547     VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
2548     if (!vbasedev->reset_works || (!vdev->has_flr && vdev->has_pm_reset)) {
2549         vbasedev->needs_reset = true;
2550     }
2551 }
2552 
vfio_pci_get_object(VFIODevice * vbasedev)2553 static Object *vfio_pci_get_object(VFIODevice *vbasedev)
2554 {
2555     VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
2556 
2557     return OBJECT(vdev);
2558 }
2559 
vfio_msix_present(void * opaque,int version_id)2560 static bool vfio_msix_present(void *opaque, int version_id)
2561 {
2562     PCIDevice *pdev = opaque;
2563 
2564     return msix_present(pdev);
2565 }
2566 
vfio_display_migration_needed(void * opaque)2567 static bool vfio_display_migration_needed(void *opaque)
2568 {
2569     VFIOPCIDevice *vdev = opaque;
2570 
2571     /*
2572      * We need to migrate the VFIODisplay object if ramfb *migration* was
2573      * explicitly requested (in which case we enforced both ramfb=on and
2574      * display=on), or ramfb migration was left at the default "auto"
2575      * setting, and *ramfb* was explicitly requested (in which case we
2576      * enforced display=on).
2577      */
2578     return vdev->ramfb_migrate == ON_OFF_AUTO_ON ||
2579         (vdev->ramfb_migrate == ON_OFF_AUTO_AUTO && vdev->enable_ramfb);
2580 }
2581 
2582 static const VMStateDescription vmstate_vfio_display = {
2583     .name = "VFIOPCIDevice/VFIODisplay",
2584     .version_id = 1,
2585     .minimum_version_id = 1,
2586     .needed = vfio_display_migration_needed,
2587     .fields = (const VMStateField[]){
2588         VMSTATE_STRUCT_POINTER(dpy, VFIOPCIDevice, vfio_display_vmstate,
2589                                VFIODisplay),
2590         VMSTATE_END_OF_LIST()
2591     }
2592 };
2593 
2594 static const VMStateDescription vmstate_vfio_pci_config = {
2595     .name = "VFIOPCIDevice",
2596     .version_id = 1,
2597     .minimum_version_id = 1,
2598     .fields = (const VMStateField[]) {
2599         VMSTATE_PCI_DEVICE(pdev, VFIOPCIDevice),
2600         VMSTATE_MSIX_TEST(pdev, VFIOPCIDevice, vfio_msix_present),
2601         VMSTATE_END_OF_LIST()
2602     },
2603     .subsections = (const VMStateDescription * const []) {
2604         &vmstate_vfio_display,
2605         NULL
2606     }
2607 };
2608 
vfio_pci_save_config(VFIODevice * vbasedev,QEMUFile * f,Error ** errp)2609 static int vfio_pci_save_config(VFIODevice *vbasedev, QEMUFile *f, Error **errp)
2610 {
2611     VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
2612 
2613     return vmstate_save_state_with_err(f, &vmstate_vfio_pci_config, vdev, NULL,
2614                                        errp);
2615 }
2616 
vfio_pci_load_config(VFIODevice * vbasedev,QEMUFile * f)2617 static int vfio_pci_load_config(VFIODevice *vbasedev, QEMUFile *f)
2618 {
2619     VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
2620     PCIDevice *pdev = &vdev->pdev;
2621     pcibus_t old_addr[PCI_NUM_REGIONS - 1];
2622     int bar, ret;
2623 
2624     for (bar = 0; bar < PCI_ROM_SLOT; bar++) {
2625         old_addr[bar] = pdev->io_regions[bar].addr;
2626     }
2627 
2628     ret = vmstate_load_state(f, &vmstate_vfio_pci_config, vdev, 1);
2629     if (ret) {
2630         return ret;
2631     }
2632 
2633     vfio_pci_write_config(pdev, PCI_COMMAND,
2634                           pci_get_word(pdev->config + PCI_COMMAND), 2);
2635 
2636     for (bar = 0; bar < PCI_ROM_SLOT; bar++) {
2637         /*
2638          * The address may not be changed in some scenarios
2639          * (e.g. the VF driver isn't loaded in VM).
2640          */
2641         if (old_addr[bar] != pdev->io_regions[bar].addr &&
2642             vdev->bars[bar].region.size > 0 &&
2643             vdev->bars[bar].region.size < qemu_real_host_page_size()) {
2644             vfio_sub_page_bar_update_mapping(pdev, bar);
2645         }
2646     }
2647 
2648     if (msi_enabled(pdev)) {
2649         vfio_msi_enable(vdev);
2650     } else if (msix_enabled(pdev)) {
2651         vfio_msix_enable(vdev);
2652     }
2653 
2654     return ret;
2655 }
2656 
2657 static VFIODeviceOps vfio_pci_ops = {
2658     .vfio_compute_needs_reset = vfio_pci_compute_needs_reset,
2659     .vfio_hot_reset_multi = vfio_pci_hot_reset_multi,
2660     .vfio_eoi = vfio_intx_eoi,
2661     .vfio_get_object = vfio_pci_get_object,
2662     .vfio_save_config = vfio_pci_save_config,
2663     .vfio_load_config = vfio_pci_load_config,
2664 };
2665 
vfio_populate_vga(VFIOPCIDevice * vdev,Error ** errp)2666 bool vfio_populate_vga(VFIOPCIDevice *vdev, Error **errp)
2667 {
2668     VFIODevice *vbasedev = &vdev->vbasedev;
2669     g_autofree struct vfio_region_info *reg_info = NULL;
2670     int ret;
2671 
2672     ret = vfio_get_region_info(vbasedev, VFIO_PCI_VGA_REGION_INDEX, &reg_info);
2673     if (ret) {
2674         error_setg_errno(errp, -ret,
2675                          "failed getting region info for VGA region index %d",
2676                          VFIO_PCI_VGA_REGION_INDEX);
2677         return false;
2678     }
2679 
2680     if (!(reg_info->flags & VFIO_REGION_INFO_FLAG_READ) ||
2681         !(reg_info->flags & VFIO_REGION_INFO_FLAG_WRITE) ||
2682         reg_info->size < 0xbffff + 1) {
2683         error_setg(errp, "unexpected VGA info, flags 0x%lx, size 0x%lx",
2684                    (unsigned long)reg_info->flags,
2685                    (unsigned long)reg_info->size);
2686         return false;
2687     }
2688 
2689     vdev->vga = g_new0(VFIOVGA, 1);
2690 
2691     vdev->vga->fd_offset = reg_info->offset;
2692     vdev->vga->fd = vdev->vbasedev.fd;
2693 
2694     vdev->vga->region[QEMU_PCI_VGA_MEM].offset = QEMU_PCI_VGA_MEM_BASE;
2695     vdev->vga->region[QEMU_PCI_VGA_MEM].nr = QEMU_PCI_VGA_MEM;
2696     QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_MEM].quirks);
2697 
2698     memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_MEM].mem,
2699                           OBJECT(vdev), &vfio_vga_ops,
2700                           &vdev->vga->region[QEMU_PCI_VGA_MEM],
2701                           "vfio-vga-mmio@0xa0000",
2702                           QEMU_PCI_VGA_MEM_SIZE);
2703 
2704     vdev->vga->region[QEMU_PCI_VGA_IO_LO].offset = QEMU_PCI_VGA_IO_LO_BASE;
2705     vdev->vga->region[QEMU_PCI_VGA_IO_LO].nr = QEMU_PCI_VGA_IO_LO;
2706     QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].quirks);
2707 
2708     memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem,
2709                           OBJECT(vdev), &vfio_vga_ops,
2710                           &vdev->vga->region[QEMU_PCI_VGA_IO_LO],
2711                           "vfio-vga-io@0x3b0",
2712                           QEMU_PCI_VGA_IO_LO_SIZE);
2713 
2714     vdev->vga->region[QEMU_PCI_VGA_IO_HI].offset = QEMU_PCI_VGA_IO_HI_BASE;
2715     vdev->vga->region[QEMU_PCI_VGA_IO_HI].nr = QEMU_PCI_VGA_IO_HI;
2716     QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].quirks);
2717 
2718     memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem,
2719                           OBJECT(vdev), &vfio_vga_ops,
2720                           &vdev->vga->region[QEMU_PCI_VGA_IO_HI],
2721                           "vfio-vga-io@0x3c0",
2722                           QEMU_PCI_VGA_IO_HI_SIZE);
2723 
2724     pci_register_vga(&vdev->pdev, &vdev->vga->region[QEMU_PCI_VGA_MEM].mem,
2725                      &vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem,
2726                      &vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem);
2727 
2728     return true;
2729 }
2730 
vfio_populate_device(VFIOPCIDevice * vdev,Error ** errp)2731 static bool vfio_populate_device(VFIOPCIDevice *vdev, Error **errp)
2732 {
2733     VFIODevice *vbasedev = &vdev->vbasedev;
2734     g_autofree struct vfio_region_info *reg_info = NULL;
2735     struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info) };
2736     int i, ret = -1;
2737 
2738     /* Sanity check device */
2739     if (!(vbasedev->flags & VFIO_DEVICE_FLAGS_PCI)) {
2740         error_setg(errp, "this isn't a PCI device");
2741         return false;
2742     }
2743 
2744     if (vbasedev->num_regions < VFIO_PCI_CONFIG_REGION_INDEX + 1) {
2745         error_setg(errp, "unexpected number of io regions %u",
2746                    vbasedev->num_regions);
2747         return false;
2748     }
2749 
2750     if (vbasedev->num_irqs < VFIO_PCI_MSIX_IRQ_INDEX + 1) {
2751         error_setg(errp, "unexpected number of irqs %u", vbasedev->num_irqs);
2752         return false;
2753     }
2754 
2755     for (i = VFIO_PCI_BAR0_REGION_INDEX; i < VFIO_PCI_ROM_REGION_INDEX; i++) {
2756         char *name = g_strdup_printf("%s BAR %d", vbasedev->name, i);
2757 
2758         ret = vfio_region_setup(OBJECT(vdev), vbasedev,
2759                                 &vdev->bars[i].region, i, name);
2760         g_free(name);
2761 
2762         if (ret) {
2763             error_setg_errno(errp, -ret, "failed to get region %d info", i);
2764             return false;
2765         }
2766 
2767         QLIST_INIT(&vdev->bars[i].quirks);
2768     }
2769 
2770     ret = vfio_get_region_info(vbasedev,
2771                                VFIO_PCI_CONFIG_REGION_INDEX, &reg_info);
2772     if (ret) {
2773         error_setg_errno(errp, -ret, "failed to get config info");
2774         return false;
2775     }
2776 
2777     trace_vfio_populate_device_config(vdev->vbasedev.name,
2778                                       (unsigned long)reg_info->size,
2779                                       (unsigned long)reg_info->offset,
2780                                       (unsigned long)reg_info->flags);
2781 
2782     vdev->config_size = reg_info->size;
2783     if (vdev->config_size == PCI_CONFIG_SPACE_SIZE) {
2784         vdev->pdev.cap_present &= ~QEMU_PCI_CAP_EXPRESS;
2785     }
2786     vdev->config_offset = reg_info->offset;
2787 
2788     if (vdev->features & VFIO_FEATURE_ENABLE_VGA) {
2789         if (!vfio_populate_vga(vdev, errp)) {
2790             error_append_hint(errp, "device does not support "
2791                               "requested feature x-vga\n");
2792             return false;
2793         }
2794     }
2795 
2796     irq_info.index = VFIO_PCI_ERR_IRQ_INDEX;
2797 
2798     ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_IRQ_INFO, &irq_info);
2799     if (ret) {
2800         /* This can fail for an old kernel or legacy PCI dev */
2801         trace_vfio_populate_device_get_irq_info_failure(strerror(errno));
2802     } else if (irq_info.count == 1) {
2803         vdev->pci_aer = true;
2804     } else {
2805         warn_report(VFIO_MSG_PREFIX
2806                     "Could not enable error recovery for the device",
2807                     vbasedev->name);
2808     }
2809 
2810     return true;
2811 }
2812 
vfio_pci_put_device(VFIOPCIDevice * vdev)2813 static void vfio_pci_put_device(VFIOPCIDevice *vdev)
2814 {
2815     vfio_detach_device(&vdev->vbasedev);
2816 
2817     g_free(vdev->vbasedev.name);
2818     g_free(vdev->msix);
2819 }
2820 
vfio_err_notifier_handler(void * opaque)2821 static void vfio_err_notifier_handler(void *opaque)
2822 {
2823     VFIOPCIDevice *vdev = opaque;
2824 
2825     if (!event_notifier_test_and_clear(&vdev->err_notifier)) {
2826         return;
2827     }
2828 
2829     /*
2830      * TBD. Retrieve the error details and decide what action
2831      * needs to be taken. One of the actions could be to pass
2832      * the error to the guest and have the guest driver recover
2833      * from the error. This requires that PCIe capabilities be
2834      * exposed to the guest. For now, we just terminate the
2835      * guest to contain the error.
2836      */
2837 
2838     error_report("%s(%s) Unrecoverable error detected. Please collect any data possible and then kill the guest", __func__, vdev->vbasedev.name);
2839 
2840     vm_stop(RUN_STATE_INTERNAL_ERROR);
2841 }
2842 
2843 /*
2844  * Registers error notifier for devices supporting error recovery.
2845  * If we encounter a failure in this function, we report an error
2846  * and continue after disabling error recovery support for the
2847  * device.
2848  */
vfio_register_err_notifier(VFIOPCIDevice * vdev)2849 static void vfio_register_err_notifier(VFIOPCIDevice *vdev)
2850 {
2851     Error *err = NULL;
2852     int32_t fd;
2853 
2854     if (!vdev->pci_aer) {
2855         return;
2856     }
2857 
2858     if (event_notifier_init(&vdev->err_notifier, 0)) {
2859         error_report("vfio: Unable to init event notifier for error detection");
2860         vdev->pci_aer = false;
2861         return;
2862     }
2863 
2864     fd = event_notifier_get_fd(&vdev->err_notifier);
2865     qemu_set_fd_handler(fd, vfio_err_notifier_handler, NULL, vdev);
2866 
2867     if (!vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_ERR_IRQ_INDEX, 0,
2868                                 VFIO_IRQ_SET_ACTION_TRIGGER, fd, &err)) {
2869         error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
2870         qemu_set_fd_handler(fd, NULL, NULL, vdev);
2871         event_notifier_cleanup(&vdev->err_notifier);
2872         vdev->pci_aer = false;
2873     }
2874 }
2875 
vfio_unregister_err_notifier(VFIOPCIDevice * vdev)2876 static void vfio_unregister_err_notifier(VFIOPCIDevice *vdev)
2877 {
2878     Error *err = NULL;
2879 
2880     if (!vdev->pci_aer) {
2881         return;
2882     }
2883 
2884     if (!vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_ERR_IRQ_INDEX, 0,
2885                                 VFIO_IRQ_SET_ACTION_TRIGGER, -1, &err)) {
2886         error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
2887     }
2888     qemu_set_fd_handler(event_notifier_get_fd(&vdev->err_notifier),
2889                         NULL, NULL, vdev);
2890     event_notifier_cleanup(&vdev->err_notifier);
2891 }
2892 
vfio_req_notifier_handler(void * opaque)2893 static void vfio_req_notifier_handler(void *opaque)
2894 {
2895     VFIOPCIDevice *vdev = opaque;
2896     Error *err = NULL;
2897 
2898     if (!event_notifier_test_and_clear(&vdev->req_notifier)) {
2899         return;
2900     }
2901 
2902     qdev_unplug(DEVICE(vdev), &err);
2903     if (err) {
2904         warn_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
2905     }
2906 }
2907 
vfio_register_req_notifier(VFIOPCIDevice * vdev)2908 static void vfio_register_req_notifier(VFIOPCIDevice *vdev)
2909 {
2910     struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info),
2911                                       .index = VFIO_PCI_REQ_IRQ_INDEX };
2912     Error *err = NULL;
2913     int32_t fd;
2914 
2915     if (!(vdev->features & VFIO_FEATURE_ENABLE_REQ)) {
2916         return;
2917     }
2918 
2919     if (ioctl(vdev->vbasedev.fd,
2920               VFIO_DEVICE_GET_IRQ_INFO, &irq_info) < 0 || irq_info.count < 1) {
2921         return;
2922     }
2923 
2924     if (event_notifier_init(&vdev->req_notifier, 0)) {
2925         error_report("vfio: Unable to init event notifier for device request");
2926         return;
2927     }
2928 
2929     fd = event_notifier_get_fd(&vdev->req_notifier);
2930     qemu_set_fd_handler(fd, vfio_req_notifier_handler, NULL, vdev);
2931 
2932     if (!vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_REQ_IRQ_INDEX, 0,
2933                                 VFIO_IRQ_SET_ACTION_TRIGGER, fd, &err)) {
2934         error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
2935         qemu_set_fd_handler(fd, NULL, NULL, vdev);
2936         event_notifier_cleanup(&vdev->req_notifier);
2937     } else {
2938         vdev->req_enabled = true;
2939     }
2940 }
2941 
vfio_unregister_req_notifier(VFIOPCIDevice * vdev)2942 static void vfio_unregister_req_notifier(VFIOPCIDevice *vdev)
2943 {
2944     Error *err = NULL;
2945 
2946     if (!vdev->req_enabled) {
2947         return;
2948     }
2949 
2950     if (!vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_REQ_IRQ_INDEX, 0,
2951                                 VFIO_IRQ_SET_ACTION_TRIGGER, -1, &err)) {
2952         error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
2953     }
2954     qemu_set_fd_handler(event_notifier_get_fd(&vdev->req_notifier),
2955                         NULL, NULL, vdev);
2956     event_notifier_cleanup(&vdev->req_notifier);
2957 
2958     vdev->req_enabled = false;
2959 }
2960 
vfio_realize(PCIDevice * pdev,Error ** errp)2961 static void vfio_realize(PCIDevice *pdev, Error **errp)
2962 {
2963     ERRP_GUARD();
2964     VFIOPCIDevice *vdev = VFIO_PCI(pdev);
2965     VFIODevice *vbasedev = &vdev->vbasedev;
2966     char *subsys;
2967     int i, ret;
2968     bool is_mdev;
2969     char uuid[UUID_STR_LEN];
2970     g_autofree char *name = NULL;
2971     g_autofree char *tmp = NULL;
2972 
2973     if (vbasedev->fd < 0 && !vbasedev->sysfsdev) {
2974         if (!(~vdev->host.domain || ~vdev->host.bus ||
2975               ~vdev->host.slot || ~vdev->host.function)) {
2976             error_setg(errp, "No provided host device");
2977             error_append_hint(errp, "Use -device vfio-pci,host=DDDD:BB:DD.F "
2978 #ifdef CONFIG_IOMMUFD
2979                               "or -device vfio-pci,fd=DEVICE_FD "
2980 #endif
2981                               "or -device vfio-pci,sysfsdev=PATH_TO_DEVICE\n");
2982             return;
2983         }
2984         vbasedev->sysfsdev =
2985             g_strdup_printf("/sys/bus/pci/devices/%04x:%02x:%02x.%01x",
2986                             vdev->host.domain, vdev->host.bus,
2987                             vdev->host.slot, vdev->host.function);
2988     }
2989 
2990     if (!vfio_device_get_name(vbasedev, errp)) {
2991         return;
2992     }
2993 
2994     /*
2995      * Mediated devices *might* operate compatibly with discarding of RAM, but
2996      * we cannot know for certain, it depends on whether the mdev vendor driver
2997      * stays in sync with the active working set of the guest driver.  Prevent
2998      * the x-balloon-allowed option unless this is minimally an mdev device.
2999      */
3000     tmp = g_strdup_printf("%s/subsystem", vbasedev->sysfsdev);
3001     subsys = realpath(tmp, NULL);
3002     is_mdev = subsys && (strcmp(subsys, "/sys/bus/mdev") == 0);
3003     free(subsys);
3004 
3005     trace_vfio_mdev(vbasedev->name, is_mdev);
3006 
3007     if (vbasedev->ram_block_discard_allowed && !is_mdev) {
3008         error_setg(errp, "x-balloon-allowed only potentially compatible "
3009                    "with mdev devices");
3010         goto error;
3011     }
3012 
3013     if (!qemu_uuid_is_null(&vdev->vf_token)) {
3014         qemu_uuid_unparse(&vdev->vf_token, uuid);
3015         name = g_strdup_printf("%s vf_token=%s", vbasedev->name, uuid);
3016     } else {
3017         name = g_strdup(vbasedev->name);
3018     }
3019 
3020     if (!vfio_attach_device(name, vbasedev,
3021                             pci_device_iommu_address_space(pdev), errp)) {
3022         goto error;
3023     }
3024 
3025     if (!vfio_populate_device(vdev, errp)) {
3026         goto error;
3027     }
3028 
3029     /* Get a copy of config space */
3030     ret = pread(vbasedev->fd, vdev->pdev.config,
3031                 MIN(pci_config_size(&vdev->pdev), vdev->config_size),
3032                 vdev->config_offset);
3033     if (ret < (int)MIN(pci_config_size(&vdev->pdev), vdev->config_size)) {
3034         ret = ret < 0 ? -errno : -EFAULT;
3035         error_setg_errno(errp, -ret, "failed to read device config space");
3036         goto error;
3037     }
3038 
3039     /* vfio emulates a lot for us, but some bits need extra love */
3040     vdev->emulated_config_bits = g_malloc0(vdev->config_size);
3041 
3042     /* QEMU can choose to expose the ROM or not */
3043     memset(vdev->emulated_config_bits + PCI_ROM_ADDRESS, 0xff, 4);
3044     /* QEMU can also add or extend BARs */
3045     memset(vdev->emulated_config_bits + PCI_BASE_ADDRESS_0, 0xff, 6 * 4);
3046 
3047     /*
3048      * The PCI spec reserves vendor ID 0xffff as an invalid value.  The
3049      * device ID is managed by the vendor and need only be a 16-bit value.
3050      * Allow any 16-bit value for subsystem so they can be hidden or changed.
3051      */
3052     if (vdev->vendor_id != PCI_ANY_ID) {
3053         if (vdev->vendor_id >= 0xffff) {
3054             error_setg(errp, "invalid PCI vendor ID provided");
3055             goto error;
3056         }
3057         vfio_add_emulated_word(vdev, PCI_VENDOR_ID, vdev->vendor_id, ~0);
3058         trace_vfio_pci_emulated_vendor_id(vbasedev->name, vdev->vendor_id);
3059     } else {
3060         vdev->vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
3061     }
3062 
3063     if (vdev->device_id != PCI_ANY_ID) {
3064         if (vdev->device_id > 0xffff) {
3065             error_setg(errp, "invalid PCI device ID provided");
3066             goto error;
3067         }
3068         vfio_add_emulated_word(vdev, PCI_DEVICE_ID, vdev->device_id, ~0);
3069         trace_vfio_pci_emulated_device_id(vbasedev->name, vdev->device_id);
3070     } else {
3071         vdev->device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
3072     }
3073 
3074     if (vdev->sub_vendor_id != PCI_ANY_ID) {
3075         if (vdev->sub_vendor_id > 0xffff) {
3076             error_setg(errp, "invalid PCI subsystem vendor ID provided");
3077             goto error;
3078         }
3079         vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_VENDOR_ID,
3080                                vdev->sub_vendor_id, ~0);
3081         trace_vfio_pci_emulated_sub_vendor_id(vbasedev->name,
3082                                               vdev->sub_vendor_id);
3083     }
3084 
3085     if (vdev->sub_device_id != PCI_ANY_ID) {
3086         if (vdev->sub_device_id > 0xffff) {
3087             error_setg(errp, "invalid PCI subsystem device ID provided");
3088             goto error;
3089         }
3090         vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_ID, vdev->sub_device_id, ~0);
3091         trace_vfio_pci_emulated_sub_device_id(vbasedev->name,
3092                                               vdev->sub_device_id);
3093     }
3094 
3095     /* QEMU can change multi-function devices to single function, or reverse */
3096     vdev->emulated_config_bits[PCI_HEADER_TYPE] =
3097                                               PCI_HEADER_TYPE_MULTI_FUNCTION;
3098 
3099     /* Restore or clear multifunction, this is always controlled by QEMU */
3100     if (vdev->pdev.cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
3101         vdev->pdev.config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
3102     } else {
3103         vdev->pdev.config[PCI_HEADER_TYPE] &= ~PCI_HEADER_TYPE_MULTI_FUNCTION;
3104     }
3105 
3106     /*
3107      * Clear host resource mapping info.  If we choose not to register a
3108      * BAR, such as might be the case with the option ROM, we can get
3109      * confusing, unwritable, residual addresses from the host here.
3110      */
3111     memset(&vdev->pdev.config[PCI_BASE_ADDRESS_0], 0, 24);
3112     memset(&vdev->pdev.config[PCI_ROM_ADDRESS], 0, 4);
3113 
3114     vfio_pci_size_rom(vdev);
3115 
3116     vfio_bars_prepare(vdev);
3117 
3118     if (!vfio_msix_early_setup(vdev, errp)) {
3119         goto error;
3120     }
3121 
3122     vfio_bars_register(vdev);
3123 
3124     if (!vfio_add_capabilities(vdev, errp)) {
3125         goto out_teardown;
3126     }
3127 
3128     if (vdev->vga) {
3129         vfio_vga_quirk_setup(vdev);
3130     }
3131 
3132     for (i = 0; i < PCI_ROM_SLOT; i++) {
3133         vfio_bar_quirk_setup(vdev, i);
3134     }
3135 
3136     if (!vdev->igd_opregion &&
3137         vdev->features & VFIO_FEATURE_ENABLE_IGD_OPREGION) {
3138         g_autofree struct vfio_region_info *opregion = NULL;
3139 
3140         if (vdev->pdev.qdev.hotplugged) {
3141             error_setg(errp,
3142                        "cannot support IGD OpRegion feature on hotplugged "
3143                        "device");
3144             goto out_teardown;
3145         }
3146 
3147         ret = vfio_get_dev_region_info(vbasedev,
3148                         VFIO_REGION_TYPE_PCI_VENDOR_TYPE | PCI_VENDOR_ID_INTEL,
3149                         VFIO_REGION_SUBTYPE_INTEL_IGD_OPREGION, &opregion);
3150         if (ret) {
3151             error_setg_errno(errp, -ret,
3152                              "does not support requested IGD OpRegion feature");
3153             goto out_teardown;
3154         }
3155 
3156         if (!vfio_pci_igd_opregion_init(vdev, opregion, errp)) {
3157             goto out_teardown;
3158         }
3159     }
3160 
3161     /* QEMU emulates all of MSI & MSIX */
3162     if (pdev->cap_present & QEMU_PCI_CAP_MSIX) {
3163         memset(vdev->emulated_config_bits + pdev->msix_cap, 0xff,
3164                MSIX_CAP_LENGTH);
3165     }
3166 
3167     if (pdev->cap_present & QEMU_PCI_CAP_MSI) {
3168         memset(vdev->emulated_config_bits + pdev->msi_cap, 0xff,
3169                vdev->msi_cap_size);
3170     }
3171 
3172     if (vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1)) {
3173         vdev->intx.mmap_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL,
3174                                                   vfio_intx_mmap_enable, vdev);
3175         pci_device_set_intx_routing_notifier(&vdev->pdev,
3176                                              vfio_intx_routing_notifier);
3177         vdev->irqchip_change_notifier.notify = vfio_irqchip_change;
3178         kvm_irqchip_add_change_notifier(&vdev->irqchip_change_notifier);
3179         if (!vfio_intx_enable(vdev, errp)) {
3180             goto out_deregister;
3181         }
3182     }
3183 
3184     if (vdev->display != ON_OFF_AUTO_OFF) {
3185         if (!vfio_display_probe(vdev, errp)) {
3186             goto out_deregister;
3187         }
3188     }
3189     if (vdev->enable_ramfb && vdev->dpy == NULL) {
3190         error_setg(errp, "ramfb=on requires display=on");
3191         goto out_deregister;
3192     }
3193     if (vdev->display_xres || vdev->display_yres) {
3194         if (vdev->dpy == NULL) {
3195             error_setg(errp, "xres and yres properties require display=on");
3196             goto out_deregister;
3197         }
3198         if (vdev->dpy->edid_regs == NULL) {
3199             error_setg(errp, "xres and yres properties need edid support");
3200             goto out_deregister;
3201         }
3202     }
3203 
3204     if (vdev->ramfb_migrate == ON_OFF_AUTO_ON && !vdev->enable_ramfb) {
3205         warn_report("x-ramfb-migrate=on but ramfb=off. "
3206                     "Forcing x-ramfb-migrate to off.");
3207         vdev->ramfb_migrate = ON_OFF_AUTO_OFF;
3208     }
3209     if (vbasedev->enable_migration == ON_OFF_AUTO_OFF) {
3210         if (vdev->ramfb_migrate == ON_OFF_AUTO_AUTO) {
3211             vdev->ramfb_migrate = ON_OFF_AUTO_OFF;
3212         } else if (vdev->ramfb_migrate == ON_OFF_AUTO_ON) {
3213             error_setg(errp, "x-ramfb-migrate requires enable-migration");
3214             goto out_deregister;
3215         }
3216     }
3217 
3218     if (!pdev->failover_pair_id) {
3219         if (!vfio_migration_realize(vbasedev, errp)) {
3220             goto out_deregister;
3221         }
3222     }
3223 
3224     vfio_register_err_notifier(vdev);
3225     vfio_register_req_notifier(vdev);
3226     vfio_setup_resetfn_quirk(vdev);
3227 
3228     return;
3229 
3230 out_deregister:
3231     if (vdev->interrupt == VFIO_INT_INTx) {
3232         vfio_intx_disable(vdev);
3233     }
3234     pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
3235     if (vdev->irqchip_change_notifier.notify) {
3236         kvm_irqchip_remove_change_notifier(&vdev->irqchip_change_notifier);
3237     }
3238     if (vdev->intx.mmap_timer) {
3239         timer_free(vdev->intx.mmap_timer);
3240     }
3241 out_teardown:
3242     vfio_teardown_msi(vdev);
3243     vfio_bars_exit(vdev);
3244 error:
3245     error_prepend(errp, VFIO_MSG_PREFIX, vbasedev->name);
3246 }
3247 
vfio_instance_finalize(Object * obj)3248 static void vfio_instance_finalize(Object *obj)
3249 {
3250     VFIOPCIDevice *vdev = VFIO_PCI(obj);
3251 
3252     vfio_display_finalize(vdev);
3253     vfio_bars_finalize(vdev);
3254     g_free(vdev->emulated_config_bits);
3255     g_free(vdev->rom);
3256     /*
3257      * XXX Leaking igd_opregion is not an oversight, we can't remove the
3258      * fw_cfg entry therefore leaking this allocation seems like the safest
3259      * option.
3260      *
3261      * g_free(vdev->igd_opregion);
3262      */
3263     vfio_pci_put_device(vdev);
3264 }
3265 
vfio_exitfn(PCIDevice * pdev)3266 static void vfio_exitfn(PCIDevice *pdev)
3267 {
3268     VFIOPCIDevice *vdev = VFIO_PCI(pdev);
3269 
3270     vfio_unregister_req_notifier(vdev);
3271     vfio_unregister_err_notifier(vdev);
3272     pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
3273     if (vdev->irqchip_change_notifier.notify) {
3274         kvm_irqchip_remove_change_notifier(&vdev->irqchip_change_notifier);
3275     }
3276     vfio_disable_interrupts(vdev);
3277     if (vdev->intx.mmap_timer) {
3278         timer_free(vdev->intx.mmap_timer);
3279     }
3280     vfio_teardown_msi(vdev);
3281     vfio_pci_disable_rp_atomics(vdev);
3282     vfio_bars_exit(vdev);
3283     vfio_migration_exit(&vdev->vbasedev);
3284 }
3285 
vfio_pci_reset(DeviceState * dev)3286 static void vfio_pci_reset(DeviceState *dev)
3287 {
3288     VFIOPCIDevice *vdev = VFIO_PCI(dev);
3289 
3290     trace_vfio_pci_reset(vdev->vbasedev.name);
3291 
3292     vfio_pci_pre_reset(vdev);
3293 
3294     if (vdev->display != ON_OFF_AUTO_OFF) {
3295         vfio_display_reset(vdev);
3296     }
3297 
3298     if (vdev->resetfn && !vdev->resetfn(vdev)) {
3299         goto post_reset;
3300     }
3301 
3302     if (vdev->vbasedev.reset_works &&
3303         (vdev->has_flr || !vdev->has_pm_reset) &&
3304         !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
3305         trace_vfio_pci_reset_flr(vdev->vbasedev.name);
3306         goto post_reset;
3307     }
3308 
3309     /* See if we can do our own bus reset */
3310     if (!vfio_pci_hot_reset_one(vdev)) {
3311         goto post_reset;
3312     }
3313 
3314     /* If nothing else works and the device supports PM reset, use it */
3315     if (vdev->vbasedev.reset_works && vdev->has_pm_reset &&
3316         !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
3317         trace_vfio_pci_reset_pm(vdev->vbasedev.name);
3318         goto post_reset;
3319     }
3320 
3321 post_reset:
3322     vfio_pci_post_reset(vdev);
3323 }
3324 
vfio_instance_init(Object * obj)3325 static void vfio_instance_init(Object *obj)
3326 {
3327     PCIDevice *pci_dev = PCI_DEVICE(obj);
3328     VFIOPCIDevice *vdev = VFIO_PCI(obj);
3329     VFIODevice *vbasedev = &vdev->vbasedev;
3330 
3331     device_add_bootindex_property(obj, &vdev->bootindex,
3332                                   "bootindex", NULL,
3333                                   &pci_dev->qdev);
3334     vdev->host.domain = ~0U;
3335     vdev->host.bus = ~0U;
3336     vdev->host.slot = ~0U;
3337     vdev->host.function = ~0U;
3338 
3339     vfio_device_init(vbasedev, VFIO_DEVICE_TYPE_PCI, &vfio_pci_ops,
3340                      DEVICE(vdev), false);
3341 
3342     vdev->nv_gpudirect_clique = 0xFF;
3343 
3344     /* QEMU_PCI_CAP_EXPRESS initialization does not depend on QEMU command
3345      * line, therefore, no need to wait to realize like other devices */
3346     pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
3347 }
3348 
3349 static Property vfio_pci_dev_properties[] = {
3350     DEFINE_PROP_PCI_HOST_DEVADDR("host", VFIOPCIDevice, host),
3351     DEFINE_PROP_UUID_NODEFAULT("vf-token", VFIOPCIDevice, vf_token),
3352     DEFINE_PROP_STRING("sysfsdev", VFIOPCIDevice, vbasedev.sysfsdev),
3353     DEFINE_PROP_ON_OFF_AUTO("x-pre-copy-dirty-page-tracking", VFIOPCIDevice,
3354                             vbasedev.pre_copy_dirty_page_tracking,
3355                             ON_OFF_AUTO_ON),
3356     DEFINE_PROP_ON_OFF_AUTO("display", VFIOPCIDevice,
3357                             display, ON_OFF_AUTO_OFF),
3358     DEFINE_PROP_UINT32("xres", VFIOPCIDevice, display_xres, 0),
3359     DEFINE_PROP_UINT32("yres", VFIOPCIDevice, display_yres, 0),
3360     DEFINE_PROP_UINT32("x-intx-mmap-timeout-ms", VFIOPCIDevice,
3361                        intx.mmap_timeout, 1100),
3362     DEFINE_PROP_BIT("x-vga", VFIOPCIDevice, features,
3363                     VFIO_FEATURE_ENABLE_VGA_BIT, false),
3364     DEFINE_PROP_BIT("x-req", VFIOPCIDevice, features,
3365                     VFIO_FEATURE_ENABLE_REQ_BIT, true),
3366     DEFINE_PROP_BIT("x-igd-opregion", VFIOPCIDevice, features,
3367                     VFIO_FEATURE_ENABLE_IGD_OPREGION_BIT, false),
3368     DEFINE_PROP_ON_OFF_AUTO("enable-migration", VFIOPCIDevice,
3369                             vbasedev.enable_migration, ON_OFF_AUTO_AUTO),
3370     DEFINE_PROP_BOOL("migration-events", VFIOPCIDevice,
3371                      vbasedev.migration_events, false),
3372     DEFINE_PROP_BOOL("x-no-mmap", VFIOPCIDevice, vbasedev.no_mmap, false),
3373     DEFINE_PROP_BOOL("x-balloon-allowed", VFIOPCIDevice,
3374                      vbasedev.ram_block_discard_allowed, false),
3375     DEFINE_PROP_BOOL("x-no-kvm-intx", VFIOPCIDevice, no_kvm_intx, false),
3376     DEFINE_PROP_BOOL("x-no-kvm-msi", VFIOPCIDevice, no_kvm_msi, false),
3377     DEFINE_PROP_BOOL("x-no-kvm-msix", VFIOPCIDevice, no_kvm_msix, false),
3378     DEFINE_PROP_BOOL("x-no-geforce-quirks", VFIOPCIDevice,
3379                      no_geforce_quirks, false),
3380     DEFINE_PROP_BOOL("x-no-kvm-ioeventfd", VFIOPCIDevice, no_kvm_ioeventfd,
3381                      false),
3382     DEFINE_PROP_BOOL("x-no-vfio-ioeventfd", VFIOPCIDevice, no_vfio_ioeventfd,
3383                      false),
3384     DEFINE_PROP_UINT32("x-pci-vendor-id", VFIOPCIDevice, vendor_id, PCI_ANY_ID),
3385     DEFINE_PROP_UINT32("x-pci-device-id", VFIOPCIDevice, device_id, PCI_ANY_ID),
3386     DEFINE_PROP_UINT32("x-pci-sub-vendor-id", VFIOPCIDevice,
3387                        sub_vendor_id, PCI_ANY_ID),
3388     DEFINE_PROP_UINT32("x-pci-sub-device-id", VFIOPCIDevice,
3389                        sub_device_id, PCI_ANY_ID),
3390     DEFINE_PROP_UINT32("x-igd-gms", VFIOPCIDevice, igd_gms, 0),
3391     DEFINE_PROP_UNSIGNED_NODEFAULT("x-nv-gpudirect-clique", VFIOPCIDevice,
3392                                    nv_gpudirect_clique,
3393                                    qdev_prop_nv_gpudirect_clique, uint8_t),
3394     DEFINE_PROP_OFF_AUTO_PCIBAR("x-msix-relocation", VFIOPCIDevice, msix_relo,
3395                                 OFF_AUTOPCIBAR_OFF),
3396 #ifdef CONFIG_IOMMUFD
3397     DEFINE_PROP_LINK("iommufd", VFIOPCIDevice, vbasedev.iommufd,
3398                      TYPE_IOMMUFD_BACKEND, IOMMUFDBackend *),
3399 #endif
3400     DEFINE_PROP_BOOL("skip-vsc-check", VFIOPCIDevice, skip_vsc_check, true),
3401     DEFINE_PROP_END_OF_LIST(),
3402 };
3403 
3404 #ifdef CONFIG_IOMMUFD
vfio_pci_set_fd(Object * obj,const char * str,Error ** errp)3405 static void vfio_pci_set_fd(Object *obj, const char *str, Error **errp)
3406 {
3407     vfio_device_set_fd(&VFIO_PCI(obj)->vbasedev, str, errp);
3408 }
3409 #endif
3410 
vfio_pci_dev_class_init(ObjectClass * klass,void * data)3411 static void vfio_pci_dev_class_init(ObjectClass *klass, void *data)
3412 {
3413     DeviceClass *dc = DEVICE_CLASS(klass);
3414     PCIDeviceClass *pdc = PCI_DEVICE_CLASS(klass);
3415 
3416     dc->reset = vfio_pci_reset;
3417     device_class_set_props(dc, vfio_pci_dev_properties);
3418 #ifdef CONFIG_IOMMUFD
3419     object_class_property_add_str(klass, "fd", NULL, vfio_pci_set_fd);
3420 #endif
3421     dc->desc = "VFIO-based PCI device assignment";
3422     set_bit(DEVICE_CATEGORY_MISC, dc->categories);
3423     pdc->realize = vfio_realize;
3424     pdc->exit = vfio_exitfn;
3425     pdc->config_read = vfio_pci_read_config;
3426     pdc->config_write = vfio_pci_write_config;
3427 }
3428 
3429 static const TypeInfo vfio_pci_dev_info = {
3430     .name = TYPE_VFIO_PCI,
3431     .parent = TYPE_PCI_DEVICE,
3432     .instance_size = sizeof(VFIOPCIDevice),
3433     .class_init = vfio_pci_dev_class_init,
3434     .instance_init = vfio_instance_init,
3435     .instance_finalize = vfio_instance_finalize,
3436     .interfaces = (InterfaceInfo[]) {
3437         { INTERFACE_PCIE_DEVICE },
3438         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
3439         { }
3440     },
3441 };
3442 
3443 static Property vfio_pci_dev_nohotplug_properties[] = {
3444     DEFINE_PROP_BOOL("ramfb", VFIOPCIDevice, enable_ramfb, false),
3445     DEFINE_PROP_ON_OFF_AUTO("x-ramfb-migrate", VFIOPCIDevice, ramfb_migrate,
3446                             ON_OFF_AUTO_AUTO),
3447     DEFINE_PROP_END_OF_LIST(),
3448 };
3449 
vfio_pci_nohotplug_dev_class_init(ObjectClass * klass,void * data)3450 static void vfio_pci_nohotplug_dev_class_init(ObjectClass *klass, void *data)
3451 {
3452     DeviceClass *dc = DEVICE_CLASS(klass);
3453 
3454     device_class_set_props(dc, vfio_pci_dev_nohotplug_properties);
3455     dc->hotpluggable = false;
3456 }
3457 
3458 static const TypeInfo vfio_pci_nohotplug_dev_info = {
3459     .name = TYPE_VFIO_PCI_NOHOTPLUG,
3460     .parent = TYPE_VFIO_PCI,
3461     .instance_size = sizeof(VFIOPCIDevice),
3462     .class_init = vfio_pci_nohotplug_dev_class_init,
3463 };
3464 
register_vfio_pci_dev_type(void)3465 static void register_vfio_pci_dev_type(void)
3466 {
3467     type_register_static(&vfio_pci_dev_info);
3468     type_register_static(&vfio_pci_nohotplug_dev_info);
3469 }
3470 
3471 type_init(register_vfio_pci_dev_type)
3472