Home
last modified time | relevance | path

Searched refs:ENABLE_REG (Results 1 – 25 of 64) sorted by relevance

123

/dports/sysutils/u-boot-olimex-a20-som-evb/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-olinuxino-lime2/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-cubox-hummingboard/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-firefly-rk3399/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-a13-olinuxino/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-sopine/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-sinovoip-bpi-m3/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-a64-olinuxino/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-qemu-arm64/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-nanopi-neo/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-nanopi-r4s/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-nanopi-neo-air/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-bananapi/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-chip/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-clearfog/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-cubieboard2/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-cubieboard/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-pandaboard/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-orangepi-zero/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-orangepi-zero-plus/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-pcduino3/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-pine-h64/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-pinebook/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-pine64-lts/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()
/dports/sysutils/u-boot-pine64/u-boot-2021.07/arch/riscv/lib/
H A Dandes_plic.c26 #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) macro
40 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart)); in enable_ipi()

123