/dports/devel/llvm10/llvm-10.0.1.src/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 158 SMAXV_PRED, enumerator
|
H A D | AArch64SVEInstrInfo.td | 59 def AArch64smaxv_pred : SDNode<"AArch64ISD::SMAXV_PRED", SDT_AArch64Reduce>;
|
/dports/www/chromium-legacy/chromium-88.0.4324.182/third_party/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 158 SMAXV_PRED, enumerator
|
H A D | AArch64SVEInstrInfo.td | 59 def AArch64smaxv_pred : SDNode<"AArch64ISD::SMAXV_PRED", SDT_AArch64Reduce>;
|
/dports/devel/tinygo/tinygo-0.14.1/llvm-project/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 158 SMAXV_PRED, enumerator
|
H A D | AArch64SVEInstrInfo.td | 59 def AArch64smaxv_pred : SDNode<"AArch64ISD::SMAXV_PRED", SDT_AArch64Reduce>;
|
/dports/devel/llvm-cheri/llvm-project-37c49ff00e3eadce5d8703fdc4497f28458c64a8/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 202 SMAXV_PRED, enumerator
|
/dports/devel/llvm11/llvm-11.0.1.src/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 202 SMAXV_PRED, enumerator
|
/dports/www/chromium-legacy/chromium-88.0.4324.182/third_party/llvm/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 241 SMAXV_PRED, enumerator
|
H A D | AArch64ISelLowering.cpp | 1721 MAKE_CASE(AArch64ISD::SMAXV_PRED) in getTargetNodeName() 9961 return LowerReductionToSVE(AArch64ISD::SMAXV_PRED, Op, DAG); in LowerVECREDUCE() 13047 return combineSVEReductionInt(N, AArch64ISD::SMAXV_PRED, DAG); in performIntrinsicCombine()
|
/dports/devel/llvm12/llvm-project-12.0.1.src/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 243 SMAXV_PRED, enumerator
|
H A D | AArch64ISelLowering.cpp | 1848 MAKE_CASE(AArch64ISD::SMAXV_PRED) in getTargetNodeName() 10376 return LowerReductionToSVE(AArch64ISD::SMAXV_PRED, Op, DAG); in LowerVECREDUCE() 13619 return combineSVEReductionInt(N, AArch64ISD::SMAXV_PRED, DAG); in performIntrinsicCombine()
|
/dports/devel/wasi-compiler-rt12/llvm-project-12.0.1.src/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 243 SMAXV_PRED, enumerator
|
/dports/devel/wasi-libcxx/llvm-project-13.0.1.src/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 255 SMAXV_PRED, enumerator
|
H A D | AArch64ISelLowering.cpp | 2020 MAKE_CASE(AArch64ISD::SMAXV_PRED) in getTargetNodeName() 10971 return LowerReductionToSVE(AArch64ISD::SMAXV_PRED, Op, DAG); in LowerVECREDUCE() 14395 return combineSVEReductionInt(N, AArch64ISD::SMAXV_PRED, DAG); in performIntrinsicCombine() 16525 case AArch64ISD::SMAXV_PRED: in isLanes1toNKnownZero()
|
/dports/graphics/llvm-mesa/llvm-13.0.1.src/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 255 SMAXV_PRED, enumerator
|
H A D | AArch64ISelLowering.cpp | 2020 MAKE_CASE(AArch64ISD::SMAXV_PRED) in getTargetNodeName() 10971 return LowerReductionToSVE(AArch64ISD::SMAXV_PRED, Op, DAG); in LowerVECREDUCE() 14395 return combineSVEReductionInt(N, AArch64ISD::SMAXV_PRED, DAG); in performIntrinsicCombine() 16525 case AArch64ISD::SMAXV_PRED: in isLanes1toNKnownZero()
|
/dports/lang/rust/rustc-1.58.1-src/src/llvm-project/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 255 SMAXV_PRED, enumerator
|
H A D | AArch64ISelLowering.cpp | 2020 MAKE_CASE(AArch64ISD::SMAXV_PRED) in getTargetNodeName() 10971 return LowerReductionToSVE(AArch64ISD::SMAXV_PRED, Op, DAG); in LowerVECREDUCE() 14395 return combineSVEReductionInt(N, AArch64ISD::SMAXV_PRED, DAG); in performIntrinsicCombine() 16525 case AArch64ISD::SMAXV_PRED: in isLanes1toNKnownZero()
|
/dports/devel/wasi-compiler-rt13/llvm-project-13.0.1.src/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 255 SMAXV_PRED, enumerator
|
H A D | AArch64ISelLowering.cpp | 2020 MAKE_CASE(AArch64ISD::SMAXV_PRED) in getTargetNodeName() 10971 return LowerReductionToSVE(AArch64ISD::SMAXV_PRED, Op, DAG); in LowerVECREDUCE() 14395 return combineSVEReductionInt(N, AArch64ISD::SMAXV_PRED, DAG); in performIntrinsicCombine() 16525 case AArch64ISD::SMAXV_PRED: in isLanes1toNKnownZero()
|
/dports/devel/llvm13/llvm-project-13.0.1.src/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 255 SMAXV_PRED, enumerator
|
H A D | AArch64ISelLowering.cpp | 2020 MAKE_CASE(AArch64ISD::SMAXV_PRED) in getTargetNodeName() 10971 return LowerReductionToSVE(AArch64ISD::SMAXV_PRED, Op, DAG); in LowerVECREDUCE() 14395 return combineSVEReductionInt(N, AArch64ISD::SMAXV_PRED, DAG); in performIntrinsicCombine() 16525 case AArch64ISD::SMAXV_PRED: in isLanes1toNKnownZero()
|
/dports/devel/llvm-devel/llvm-project-f05c95f10fc1d8171071735af8ad3a9e87633120/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 255 SMAXV_PRED, enumerator
|
H A D | AArch64ISelLowering.cpp | 2047 MAKE_CASE(AArch64ISD::SMAXV_PRED) in getTargetNodeName() 11204 return LowerReductionToSVE(AArch64ISD::SMAXV_PRED, Op, DAG); in LowerVECREDUCE() 14694 return combineSVEReductionInt(N, AArch64ISD::SMAXV_PRED, DAG); in performIntrinsicCombine() 16825 case AArch64ISD::SMAXV_PRED: in isLanes1toNKnownZero()
|