1 /* 2 * This file is part of the flashrom project. 3 * 4 * Copyright (C) 2000 Silicon Integrated System Corporation 5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com> 6 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de> 7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger 8 * 9 * This program is free software; you can redistribute it and/or modify 10 * it under the terms of the GNU General Public License as published by 11 * the Free Software Foundation; either version 2 of the License, or 12 * (at your option) any later version. 13 * 14 * This program is distributed in the hope that it will be useful, 15 * but WITHOUT ANY WARRANTY; without even the implied warranty of 16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17 * GNU General Public License for more details. 18 */ 19 20 #ifndef __FLASHCHIPS_H__ 21 #define __FLASHCHIPS_H__ 1 22 23 /* 24 * Please keep this list sorted alphabetically by manufacturer. The first 25 * entry of each section should be the manufacturer ID, followed by the 26 * list of devices from that manufacturer (sorted by device ID). 27 * 28 * Most LPC/FWH parts (parallel flash) have 8-bit device IDs if there is no 29 * continuation code. 30 * SPI parts have at least 16-bit device IDs if they support RDID. 31 */ 32 33 #define GENERIC_MANUF_ID 0xFFFF /* Check if there is a vendor ID */ 34 #define GENERIC_DEVICE_ID 0xFFFF /* Only match the vendor ID */ 35 #define SFDP_DEVICE_ID 0xFFFE 36 #define PROGMANUF_ID 0xFFFE /* dummy ID for opaque chips behind a programmer */ 37 #define PROGDEV_ID 0x01 /* dummy ID for opaque chips behind a programmer */ 38 39 #define ALLIANCE_ID 0x52 /* Alliance Semiconductor */ 40 #define ALLIANCE_AS29F002B 0x34 41 #define ALLIANCE_AS29F002T 0xB0 42 #define ALLIANCE_AS29F010 0x04 43 #define ALLIANCE_AS29F040 0xA4 44 #define ALLIANCE_AS29F200B 0x57 45 #define ALLIANCE_AS29F200T 0x51 46 #define ALLIANCE_AS29LV160B 0x49 47 #define ALLIANCE_AS29LV160T 0xCA 48 #define ALLIANCE_AS29LV400B 0xBA 49 #define ALLIANCE_AS29LV400T 0xB9 50 #define ALLIANCE_AS29LV800B 0x5B 51 #define ALLIANCE_AS29LV800T 0xDA 52 53 #define AMD_ID 0x01 /* AMD */ 54 #define AMD_AM29DL400BT 0x0C 55 #define AMD_AM29DL400BB 0x0F 56 #define AMD_AM29DL800BT 0x4A 57 #define AMD_AM29DL800BB 0xCB 58 #define AMD_AM29F002BB 0x34 /* Same as Am29F002NBB */ 59 #define AMD_AM29F002BT 0xB0 /* Same as Am29F002NBT */ 60 #define AMD_AM29F004BB 0x7B 61 #define AMD_AM29F004BT 0x77 62 #define AMD_AM29F016D 0xAD 63 #define AMD_AM29F010 0x20 /* Same as Am29F010A and Am29F010B */ 64 #define AMD_AM29F040 0xA4 /* Same as AM29F040B */ 65 #define AMD_AM29F080 0xD5 /* Same as Am29F080B */ 66 #define AMD_AM29F200BB 0x57 67 #define AMD_AM29F200BT 0x51 68 #define AMD_AM29F400BB 0xAB 69 #define AMD_AM29F400BT 0x23 70 #define AMD_AM29F800BB 0x58 71 #define AMD_AM29F800BT 0xD6 72 #define AMD_AM29LV001BB 0x6D 73 #define AMD_AM29LV001BT 0xED 74 #define AMD_AM29LV010B 0x6E /* 1Mb, uniform */ 75 #define AMD_AM29LV002BB 0xC2 76 #define AMD_AM29LV002BT 0x40 77 #define AMD_AM29LV004BB 0xB6 78 #define AMD_AM29LV004BT 0xB5 79 #define AMD_AM29LV008BB 0x37 80 #define AMD_AM29LV008BT 0x3E 81 #define AMD_AM29LV040B 0x4F 82 #define AMD_AM29LV080B 0x38 /* Same as Am29LV081B */ 83 #define AMD_AM29LV200BB 0xBF 84 #define AMD_AM29LV200BT 0x3B 85 #define AMD_AM29LV800BB 0x5B /* Same as Am29LV800DB */ 86 #define AMD_AM29LV400BT 0xB9 87 #define AMD_AM29LV400BB 0xBA 88 #define AMD_AM29LV800BT 0xDA /* Same as Am29LV800DT */ 89 90 #define AMIC_ID 0x7F37 /* AMIC */ 91 #define AMIC_ID_NOPREFIX 0x37 /* AMIC */ 92 #define AMIC_A25L05PT 0x2020 93 #define AMIC_A25L05PU 0x2010 94 #define AMIC_A25L10PT 0x2021 95 #define AMIC_A25L10PU 0x2011 96 #define AMIC_A25L20PT 0x2022 97 #define AMIC_A25L20PU 0x2012 98 #define AMIC_A25L40PT 0x2013 /* Datasheet says T and U have 99 same device ID. Confirmed by 100 hardware testing. */ 101 #define AMIC_A25L40PU 0x2013 102 #define AMIC_A25L80P 0x2014 /* Seems that no A25L80PT exists */ 103 #define AMIC_A25L16PT 0x2025 104 #define AMIC_A25L16PU 0x2015 105 #define AMIC_A25L512 0x3010 106 #define AMIC_A25L010 0x3011 107 #define AMIC_A25L020 0x3012 108 #define AMIC_A25L040 0x3013 109 #define AMIC_A25L080 0x3014 110 #define AMIC_A25L016 0x3015 111 #define AMIC_A25L032 0x3016 112 #define AMIC_A25LQ16 0x4015 113 #define AMIC_A25LQ032 0x4016 /* Same as A25LQ32A, but the latter supports SFDP */ 114 #define AMIC_A25LQ64 0x4017 115 #define AMIC_A29002B 0x0d 116 #define AMIC_A29002T 0x8C /* Same as A290021T */ 117 #define AMIC_A29040B 0x86 118 #define AMIC_A29400T 0xB0 /* Same as 294001T */ 119 #define AMIC_A29400U 0x31 /* Same as A294001U */ 120 #define AMIC_A29800T 0x0E 121 #define AMIC_A29800U 0x8F 122 #define AMIC_A29L004T 0x34 /* Same as A29L400T */ 123 #define AMIC_A29L004U 0xB5 /* Same as A29L400U */ 124 #define AMIC_A29L008T 0x1A /* Same as A29L800T */ 125 #define AMIC_A29L008U 0x9B /* Same as A29L800U */ 126 #define AMIC_A29L040 0x92 127 #define AMIC_A49LF040A 0x9d 128 129 #define ATMEL_ID 0x1F /* Atmel (now used by Adesto) */ 130 #define ATMEL_AT25DF021 0x4300 131 #define ATMEL_AT25DF021A 0x4301 132 #define ATMEL_AT25DF041A 0x4401 133 #define ATMEL_AT25DF081 0x4502 /* EDI 0x00. AT25DL081 has same ID + EDI 0x0100 */ 134 #define ATMEL_AT25DF081A 0x4501 /* Yes, 81A has a lower number than 81 */ 135 #define ATMEL_AT25DF161 0x4602 136 #define ATMEL_AT25DF321 0x4700 /* Same as 26DF321 */ 137 #define ATMEL_AT25DF321A 0x4701 138 #define ATMEL_AT25DF641 0x4800 139 #define ATMEL_AT25DL161 0x4603 /* EDI 0x0100 */ 140 #define ATMEL_AT25DQ161 0x8600 /* EDI 0x0100 */ 141 #define ATMEL_AT25DQ321 0x8700 /* EDI 0x0100 */ 142 #define ATMEL_AT25F512 0x60 /* Needs AT25F_RDID. ID from PCN and actual HW. Seems to be a relabeled AT25F1024. */ 143 #define ATMEL_AT25F512A 0x65 /* Needs AT25F_RDID */ 144 #define ATMEL_AT25F512B 0x6500 145 #define ATMEL_AT25F1024 0x60 /* Needs AT25F_RDID */ 146 #define ATMEL_AT25F2048 0x63 /* Needs AT25F_RDID */ 147 #define ATMEL_AT25F4096 0x64 /* Needs AT25F_RDID */ 148 #define ATMEL_AT25FS010 0x6601 149 #define ATMEL_AT25FS040 0x6604 150 #define ATMEL_AT25SF041 0x8401 151 #define ATMEL_AT25SF081 0x8501 152 #define ATMEL_AT25SF161 0x8601 153 #define ATMEL_AT25SF321 0x8701 154 #define ATMEL_AT25SL128A 0x4218 155 #define ATMEL_AT26DF041 0x4400 156 #define ATMEL_AT26DF081 0x4500 /* guessed, no datasheet available */ 157 #define ATMEL_AT26DF081A 0x4501 158 #define ATMEL_AT26DF161 0x4600 159 #define ATMEL_AT26DF161A 0x4601 160 #define ATMEL_AT26F004 0x0400 161 #define ATMEL_AT29LV512 0x3D 162 #define ATMEL_AT29LV010A 0x35 /* Same as AT29BV010A, the latter works down to 2.7V */ 163 #define ATMEL_AT29LV020 0xBA 164 #define ATMEL_AT29BV040A 0xC4 165 #define ATMEL_AT29C040A 0xA4 166 #define ATMEL_AT29C010A 0xD5 167 #define ATMEL_AT29C020 0xDA 168 #define ATMEL_AT29C512 0x5D 169 #define ATMEL_AT45BR3214B /* No ID available */ 170 #define ATMEL_AT45CS1282 0x2920 171 #define ATMEL_AT45D011 /* No ID available */ 172 #define ATMEL_AT45D021A /* No ID available */ 173 #define ATMEL_AT45D041A /* No ID available */ 174 #define ATMEL_AT45D081A /* No ID available */ 175 #define ATMEL_AT45D161 /* No ID available */ 176 #define ATMEL_AT45DB011 /* No ID (opcode) available for AT45DB011, AT45DB011B */ 177 #define ATMEL_AT45DB011D 0x2200 178 #define ATMEL_AT45DB021 /* No ID (opcode) available for AT45DB021, AT45DB021A, AT45DB021B */ 179 #define ATMEL_AT45DB021D 0x2300 180 #define ATMEL_AT45DB021E /* same as above but with EDI 0x0100 */ 181 #define ATMEL_AT45DB041 /* No ID (opcode) available for AT45DB041, AT45DB041A, AT45DB041B */ 182 #define ATMEL_AT45DB041D 0x2400 183 #define ATMEL_AT45DB041E /* same as above but with EDI 0x0100 */ 184 #define ATMEL_AT45DB081 /* No ID (opcode) available for AT45DB081, AT45DB081A, AT45DB081B */ 185 #define ATMEL_AT45DB081D 0x2500 186 #define ATMEL_AT45DB081E /* same as above but with EDI 0x0100 */ 187 #define ATMEL_AT45DB161 /* No ID (opcode) available for AT45DB161, AT45DB161B */ 188 #define ATMEL_AT45DB161D 0x2600 189 #define ATMEL_AT45DB161E /* same as above but with EDI 0x0100 */ 190 #define ATMEL_AT45DB321 /* No ID (opcode) available for AT45DB321, AT45DB321B */ 191 #define ATMEL_AT45DB321C 0x2700 192 #define ATMEL_AT45DB321E /* same as above but with EDI 0x0100 */ 193 #define ATMEL_AT45DB321D 0x2701 /* Buggy data sheet */ 194 #define ATMEL_AT45DB642 /* No ID (opcode) available for AT45DB642 */ 195 #define ATMEL_AT45DB642D 0x2800 196 #define ATMEL_AT49BV512 0x03 /* Same as AT49F512 */ 197 #define ATMEL_AT49F001N 0x05 /* Same as AT49F001 */ 198 #define ATMEL_AT49F001NT 0x04 /* Same as AT49F001T */ 199 #define ATMEL_AT49F002N 0x07 /* for AT49F002(N) */ 200 #define ATMEL_AT49LH002 0xE9 201 #define ATMEL_AT49LH00B4 0xED 202 #define ATMEL_AT49LH004 0xEE 203 #define ATMEL_AT49F002NT 0x08 /* for AT49F002(N)T */ 204 #define ATMEL_AT49F010 0x17 /* Same as AT49HF010 (some erroneous datasheets say 0x87), AT49BV010, AT49HBV010, AT49HLV010 */ 205 #define ATMEL_AT49F020 0x0B 206 #define ATMEL_AT49F040 0x13 207 #define ATMEL_AT49F080 0x23 208 #define ATMEL_AT49F080T 0x27 209 210 /* Bright Microelectronics has the same manufacturer ID as Hyundai... */ 211 #define BRIGHT_ID 0xAD /* Bright Microelectronics */ 212 #define BRIGHT_BM29F040 0x40 213 #define BRIGHT_BM29F400B 0xAB 214 #define BRIGHT_BM29F400T 0xAD 215 216 #define CATALYST_ID 0x31 /* Catalyst */ 217 #define CATALYST_CAT28F512 0xB8 218 219 #define ESMT_ID 0x8C /* Elite Semiconductor Memory Technology (ESMT) / EFST Elite Flash Storage */ 220 #define ESMT_F25L008A 0x2014 221 #define ESMT_F25L32PA 0x2016 222 #define ESMT_F25D08QA 0x2534 223 #define ESMT_F25L16QA2S 0x4015 224 #define ESMT_F25L32QA 0x4016 225 #define ESMT_F25L32QA2S 0x4116 226 #define ESMT_F25L64QA 0x4117 227 #define ESMT_F25L128QA 0x4118 228 #define ESMT_F49B002UA 0x00 229 230 /* 231 * EN25 chips are SPI, first byte of device ID is memory type, 232 * second byte of device ID is log(bitsize)-9. 233 * Vendor and device ID of EN29 series are both prefixed with 0x7F, which 234 * is the continuation code for IDs in bank 2. 235 * Vendor ID of EN25 series is NOT prefixed with 0x7F, this results in 236 * a collision with Mitsubishi. Mitsubishi once manufactured flash chips. 237 * Let's hope they are not manufacturing SPI flash chips as well. 238 */ 239 #define EON_ID 0x7F1C /* EON Silicon Devices */ 240 #define EON_ID_NOPREFIX 0x1C /* EON, missing 0x7F prefix */ 241 #define EON_EN25B05 0x2010 /* Same as EN25P05, can be distinguished by RES/REMS: */ 242 #define EON_EN25P05 0x05 243 #define EON_EN25B05T 0x25 244 #define EON_EN25B05B 0x95 245 #define EON_EN25B10 0x2011 /* Same as EN25P10, can be distinguished by RES/REMS: */ 246 #define EON_EN25P10 0x10 247 #define EON_EN25B10T 0x40 248 #define EON_EN25B10B 0x30 249 #define EON_EN25B20 0x2012 /* Same as EN25P20, can be distinguished by RES/REMS: */ 250 #define EON_EN25P20 0x11 251 #define EON_EN25B20T 0x41 252 #define EON_EN25B20B 0x31 253 #define EON_EN25B40 0x2013 /* Same as EN25P40, can be distinguished by RES/REMS: */ 254 #define EON_EN25P40 0x12 255 #define EON_EN25B40T 0x42 256 #define EON_EN25B40B 0x32 257 #define EON_EN25B80 0x2014 /* Same as EN25P80, can be distinguished by RES/REMS: */ 258 #define EON_EN25P80 0x13 259 #define EON_EN25B80T 0x43 260 #define EON_EN25B80B 0x33 261 #define EON_EN25B16 0x2015 /* Same as EN25P16, can be distinguished by RES/REMS: */ 262 #define EON_EN25P16 0x14 263 #define EON_EN25B16T 0x44 264 #define EON_EN25B16B 0x34 265 #define EON_EN25B32 0x2016 /* Same as EN25P32, can be distinguished by RES/REMS: */ 266 #define EON_EN25P32 0x15 267 #define EON_EN25B32T 0x45 268 #define EON_EN25B32B 0x35 269 #define EON_EN25B64 0x2017 /* Same as EN25P64, can be distinguished by RES/REMS: */ 270 #define EON_EN25P64 0x16 271 #define EON_EN25B64T 0x46 272 #define EON_EN25B64B 0x36 273 #define EON_EN25F05 0x3110 274 #define EON_EN25F10 0x3111 275 #define EON_EN25F20 0x3112 276 #define EON_EN25F40 0x3113 277 #define EON_EN25F80 0x3114 278 #define EON_EN25F16 0x3115 279 #define EON_EN25F32 0x3116 280 #define EON_EN25F64 0x3117 281 #define EON_EN25Q40 0x3013 282 #define EON_EN25Q80 0x3014 283 #define EON_EN25Q16 0x3015 /* Same as EN25D16 */ 284 #define EON_EN25Q32 0x3016 /* Same as EN25Q32A and EN25Q32B */ 285 #define EON_EN25Q64 0x3017 286 #define EON_EN25Q128 0x3018 287 #define EON_EN25QH16 0x7015 288 #define EON_EN25QH32 0x7016 289 #define EON_EN25QH64 0x7017 290 #define EON_EN25QH128 0x7018 291 #define EON_EN25QH256 0x7019 292 #define EON_EN25S10 0x3811 293 #define EON_EN25S20 0x3812 294 #define EON_EN25S40 0x3813 295 #define EON_EN25S80 0x3814 296 #define EON_EN25S16 0x3815 297 #define EON_EN25S32 0x3816 298 #define EON_EN25S64 0x3817 299 #define EON_EN25T80 0x5114 300 #define EON_EN25T16 0x5115 301 #define EON_EN29F512 0x7F21 302 #define EON_EN29F010 0x20 303 #define EON_EN29F040A 0x7F04 304 #define EON_EN29LV010 0x7F6E 305 #define EON_EN29LV040 0x4F /* Same as EN29LV040A */ 306 #define EON_EN29LV640B 0xCB 307 #define EON_EN29LV640T 0xC9 308 #define EON_EN29LV640U 0x7E 309 #define EON_EN29F002T 0x7F92 /* Same as EN29F002A */ 310 #define EON_EN29F002B 0x7F97 /* Same as EN29F002AN */ 311 #define EON_EN29GL064HL 0x7E0C01 /* Uniform Sectors, WP protects Top OR Bottom sector */ 312 #define EON_EN29GL064T 0x7E1001 /* Same ID as EN29GL064AT */ 313 #define EON_EN29GL064B 0x7E1000 /* Same ID as EN29GL064AB */ 314 #define EON_EN29GL128HL 0x7F2101 /* Uniform Sectors, WP protects Top OR Bottom sector */ 315 #define EON_EN29GL256HL 0x7F2201 /* Uniform Sectors, WP protects Top OR Bottom sector */ 316 317 #define EXCEL_ID 0x7F7F7F7F4A /* Excel Semiconductor Inc. (ESI) resides in bank 5 */ 318 #define EXCEL_ID_NOPREFIX 0x4A /* ESI, missing 0x7F prefix */ 319 #define EXCEL_ES25P40 0x2013 320 #define EXCEL_ES25P80 0x2014 321 #define EXCEL_ES25P16 0x2015 322 323 #define FIDELIX_ID 0xF8 /* Fidelix */ 324 #define FIDELIX_FM25M16 0x4215 325 #define FIDELIX_FM25M32 0x4216 326 #define FIDELIX_FM25M64 0x4217 327 #define FIDELIX_FM25Q08 0x3214 328 #define FIDELIX_FM25Q16 0x3215 /* Same as FM25S16 (which is apparently single I/O only) */ 329 #define FIDELIX_FM25Q32 0x3216 330 #define FIDELIX_FM25Q64 0x3217 331 332 #define FUJITSU_ID 0x04 /* Fujitsu */ 333 #define FUJITSU_MBM29DL400BC 0x0F 334 #define FUJITSU_MBM29DL400TC 0x0C 335 #define FUJITSU_MBM29DL800BA 0xCB 336 #define FUJITSU_MBM29DL800TA 0x4A 337 #define FUJITSU_MBM29F002BC 0x34 338 #define FUJITSU_MBM29F002TC 0xB0 339 #define FUJITSU_MBM29F004BC 0x7B 340 #define FUJITSU_MBM29F004TC 0x77 341 #define FUJITSU_MBM29F040C 0xA4 342 #define FUJITSU_MBM29F080A 0xD5 343 #define FUJITSU_MBM29F200BC 0x57 344 #define FUJITSU_MBM29F200TC 0x51 345 #define FUJITSU_MBM29F400BC 0xAB 346 #define FUJITSU_MBM29F400TC 0x23 347 #define FUJITSU_MBM29F800BA 0x58 348 #define FUJITSU_MBM29F800TA 0xD6 349 #define FUJITSU_MBM29LV002BC 0xC2 350 #define FUJITSU_MBM29LV002TC 0x40 351 #define FUJITSU_MBM29LV004BC 0xB6 352 #define FUJITSU_MBM29LV004TC 0xB5 353 #define FUJITSU_MBM29LV008BA 0x37 354 #define FUJITSU_MBM29LV008TA 0x3E 355 #define FUJITSU_MBM29LV080A 0x38 356 #define FUJITSU_MBM29LV200BC 0xBF 357 #define FUJITSU_MBM29LV200TC 0x3B 358 #define FUJITSU_MBM29LV400BC 0xBA 359 #define FUJITSU_MBM29LV400TC 0xB9 360 #define FUJITSU_MBM29LV800BA 0x5B /* Same as MBM29LV800BE */ 361 #define FUJITSU_MBM29LV800TA 0xDA /* Same as MBM29LV800TE */ 362 #define FUJITSU_MBM29LV160BE 0x49 /* 16 b mode 0x2249 */ 363 #define FUJITSU_MBM29LV160TE 0xC4 /* 16 b mode 0x22C4 */ 364 365 #define GIGADEVICE_ID 0xC8 /* GigaDevice */ 366 #define GIGADEVICE_GD25T80 0x3114 367 #define GIGADEVICE_GD25Q512 0x4010 368 #define GIGADEVICE_GD25Q10 0x4011 369 #define GIGADEVICE_GD25Q20 0x4012 /* Same as GD25QB */ 370 #define GIGADEVICE_GD25Q40 0x4013 /* Same as GD25QB */ 371 #define GIGADEVICE_GD25Q80 0x4014 /* Same as GD25Q80B (which has OTP) */ 372 #define GIGADEVICE_GD25Q16 0x4015 /* Same as GD25Q16B (which has OTP) */ 373 #define GIGADEVICE_GD25Q32 0x4016 /* Same as GD25Q32B */ 374 #define GIGADEVICE_GD25Q64 0x4017 /* Same as GD25Q64B */ 375 #define GIGADEVICE_GD25Q128 0x4018 /* GD25Q128B and GD25Q128C only, can be distinguished by SFDP */ 376 #define GIGADEVICE_GD25Q256D 0x4019 377 #define GIGADEVICE_GD25VQ21B 0x4212 378 #define GIGADEVICE_GD25VQ41B 0x4213 /* Same as GD25VQ40C, can be distinguished by SFDP */ 379 #define GIGADEVICE_GD25VQ80C 0x4214 380 #define GIGADEVICE_GD25VQ16C 0x4215 381 #define GIGADEVICE_GD25LQ40 0x6013 382 #define GIGADEVICE_GD25LQ80 0x6014 383 #define GIGADEVICE_GD25LQ16 0x6015 384 #define GIGADEVICE_GD25LQ32 0x6016 385 #define GIGADEVICE_GD25LQ64 0x6017 /* Same as GD25LQ64B (which is faster) */ 386 #define GIGADEVICE_GD25LQ128CD 0x6018 387 #define GIGADEVICE_GD29GL064CAB 0x7E0601 388 389 #define HYUNDAI_ID 0xAD /* Hyundai */ 390 #define HYUNDAI_HY29F400T 0x23 /* Same as HY29F400AT */ 391 #define HYUNDAI_HY29F800B 0x58 /* Same as HY29F800AB */ 392 #define HYUNDAI_HY29LV800B 0x5B 393 #define HYUNDAI_HY29F040A 0xA4 394 #define HYUNDAI_HY29F400B 0xAB /* Same as HY29F400AB */ 395 #define HYUNDAI_HY29F002B 0x34 396 #define HYUNDAI_HY29F002T 0xB0 397 #define HYUNDAI_HY29LV400T 0xB9 398 #define HYUNDAI_HY29LV400B 0xBA 399 #define HYUNDAI_HY29F080 0xD5 400 #define HYUNDAI_HY29F800T 0xD6 /* Same as HY29F800AT */ 401 #define HYUNDAI_HY29LV800T 0xDA 402 403 #define IMT_ID 0x7F1F /* Integrated Memory Technologies */ 404 #define IMT_IM29F004B 0xAE 405 #define IMT_IM29F004T 0xAF 406 407 #define INTEL_ID 0x89 /* Intel */ 408 #define INTEL_28F320J5 0x14 409 #define INTEL_28F640J5 0x15 410 #define INTEL_28F320J3 0x16 411 #define INTEL_28F640J3 0x17 412 #define INTEL_28F128J3 0x18 413 #define INTEL_28F256J3 0x1D 414 #define INTEL_28F400T 0x70 /* 28F400BV/BX/CE/CV-T */ 415 #define INTEL_28F400B 0x71 /* 28F400BV/BX/CE/CV-B */ 416 #define INTEL_28F200T 0x74 /* 28F200BL/BV/BX/CV-T */ 417 #define INTEL_28F200B 0x75 /* 28F200BL/BV/BX/CV-B */ 418 #define INTEL_28F004T 0x78 /* 28F004B5/BE/BV/BX-T */ 419 #define INTEL_28F004B 0x79 /* 28F004B5/BE/BV/BX-B */ 420 #define INTEL_28F002T 0x7C /* 28F002BC/BL/BV/BX-T */ 421 #define INTEL_28F002B 0x7D /* 28F002BL/BV/BX-B */ 422 #define INTEL_28F001T 0x94 /* 28F001BN/BX-T */ 423 #define INTEL_28F001B 0x95 /* 28F001BN/BX-B */ 424 #define INTEL_28F008T 0x98 /* 28F008BE/BV-T */ 425 #define INTEL_28F008B 0x99 /* 28F008BE/BV-B */ 426 #define INTEL_28F800T 0x9C /* 28F800B5/BV/CE/CV-T */ 427 #define INTEL_28F800B 0x9D /* 28F800B5/BV/CE/CV-B */ 428 #define INTEL_28F016SV 0xA0 /* 28F016SA/SV */ 429 #define INTEL_28F008SA 0xA2 430 #define INTEL_28F008S3 0xA6 /* 28F008S3/S5/SC */ 431 #define INTEL_28F004S3 0xA7 /* 28F008S3/S5/SC */ 432 #define INTEL_28F016XS 0xA8 433 #define INTEL_28F016S3 0xAA /* 28F016S3/S5/SC */ 434 #define INTEL_82802AC 0xAC 435 #define INTEL_82802AB 0xAD 436 #define INTEL_28F010 0xB4 437 #define INTEL_28F512 0xB8 438 #define INTEL_28F256A 0xB9 439 #define INTEL_28F020 0xBD 440 #define INTEL_28F016B3T 0xD0 /* 28F016B3-T */ 441 #define INTEL_28F016B3B 0xD1 /* 28F016B3-B */ 442 #define INTEL_28F008B3T 0xD2 /* 28F008B3-T */ 443 #define INTEL_28F008B3B 0xD3 /* 28F008B3-B */ 444 #define INTEL_28F004B3T 0xD4 /* 28F004B3-T */ 445 #define INTEL_28F004B3B 0xD5 /* 28F004B3-B */ 446 #define INTEL_25F160S33B8 0x8911 /* Same as 25F016S33B8 */ 447 #define INTEL_25F320S33B8 0x8912 448 #define INTEL_25F640S33B8 0x8913 449 #define INTEL_25F160S33T8 0x8915 /* Same as 25F016S33T8 */ 450 #define INTEL_25F320S33T8 0x8916 451 #define INTEL_25F640S33T8 0x8917 452 453 #define SHARP_LH28F008SA 0xA2 /* Sharp chip, Intel Vendor ID */ 454 #define SHARP_LH28F008SC 0xA6 /* Sharp chip, Intel Vendor ID */ 455 456 #define ISSI_ID 0xD5 /* ISSI Integrated Silicon Solutions, see also PMC. */ 457 #define ISSI_ID_SPI 0x9D /* ISSI ID used for SPI flash, see also PMC_ID_NOPREFIX */ 458 #define ISSI_IS25LP064 0x6017 459 #define ISSI_IS25LP128 0x6018 460 #define ISSI_IS25LP256 0x6019 461 #define ISSI_IS25WP032 0x7016 462 #define ISSI_IS25WP064 0x7017 463 #define ISSI_IS25WP128 0x7018 464 #define ISSI_IS25WP256 0x7019 465 #define ISSI_PMC_IS29GL032B 0xF9 466 #define ISSI_PMC_IS29GL032T 0xF6 467 #define ISSI_PMC_IS29GL064B 0x7E1000 468 #define ISSI_PMC_IS29GL064T 0x7E1001 469 #define ISSI_PMC_IS29GL064HL 0x7E0C01 470 #define ISSI_PMC_IS29GL128HL 0x7E2101 471 #define ISSI_PMC_IS29GL256HL 0x7E2201 472 473 #define MACRONIX_ID 0xC2 /* Macronix (MX) */ 474 /* Mask ROMs */ 475 #define MACRONIX_MX23L1654 0x0515 476 #define MACRONIX_MX23L3254 0x0516 477 #define MACRONIX_MX23L6454 0x0517 478 #define MACRONIX_MX23L12854 0x0518 479 /* MX25 chips are SPI, first byte of device ID is memory type, 480 * second byte of device ID is log(bitsize)-9. 481 * Generalplus SPI chips seem to be compatible with Macronix 482 * and use the same set of IDs. */ 483 #define MACRONIX_MX25L512 0x2010 /* Same as MX25L512E, MX25V512, MX25V512C */ 484 #define MACRONIX_MX25L1005 0x2011 /* Same as MX25L1005C, MX25L1006E */ 485 #define MACRONIX_MX25L2005 0x2012 /* Same as MX25L2005C, MX25L2006E */ 486 #define MACRONIX_MX25L4005 0x2013 /* Same as MX25L4005A, MX25L4005C, MX25L4006E */ 487 #define MACRONIX_MX25L8005 0x2014 /* Same as MX25V8005, MX25L8006E, MX25L8008E, FIXME: MX25L8073E (4k 0x20) */ 488 #define MACRONIX_MX25L1605 0x2015 /* MX25L1605 (64k 0x20); MX25L1605A/MX25L1606E/MX25L1608E (4k 0x20, 64k 0x52); MX25L1605D/MX25L1608D/MX25L1673E (4k 0x20) */ 489 #define MACRONIX_MX25L3205 0x2016 /* MX25L3205, MX25L3205A (64k 0x20); MX25L3205D/MX25L3208D (4k 0x20); MX25L3206E/MX25L3208E (4k 0x20, 64k 0x52); MX25L3273E (4k 0x20, 32k 0x52) */ 490 #define MACRONIX_MX25L6405 0x2017 /* MX25L6405, MX25L6405D (64k 0x20); MX25L6406E/MX25L6408E (4k 0x20); MX25L6436E/MX25L6445E/MX25L6465E/MX25L6473E (4k 0x20, 32k 0x52) */ 491 #define MACRONIX_MX25L12805D 0x2018 /* MX25L12805D (no 32k); MX25L12865E, MX25L12835F, MX25L12845E (32k 0x52) */ 492 #define MACRONIX_MX25L25635F 0x2019 /* Same as MX25L25639F, but the latter seems to not support REMS */ 493 #define MACRONIX_MX25L1635D 0x2415 494 #define MACRONIX_MX25L1635E 0x2515 /* MX25L1635{E} */ 495 #define MACRONIX_MX66L51235F 0x201a /* MX66L51235F, MX25L51245G */ 496 #define MACRONIX_MX25U8032E 0x2534 497 #define MACRONIX_MX25U1635E 0x2535 498 #define MACRONIX_MX25U3235E 0x2536 /* Same as MX25U6435F */ 499 #define MACRONIX_MX25U6435E 0x2537 /* Same as MX25U6435F */ 500 #define MACRONIX_MX25U12835E 0x2538 /* Same as MX25U12835F */ 501 #define MACRONIX_MX25U25635F 0x2539 502 #define MACRONIX_MX25U51245G 0x253a 503 #define MACRONIX_MX25L3235D 0x5E16 /* MX25L3225D/MX25L3235D/MX25L3237D */ 504 #define MACRONIX_MX25L6495F 0x9517 505 506 #define MACRONIX_MX25R6435F 0x2817 507 508 #define MACRONIX_MX29F001B 0x19 509 #define MACRONIX_MX29F001T 0x18 510 #define MACRONIX_MX29F002B 0x34 /* Same as MX29F002NB; N has reset pin n/c. */ 511 #define MACRONIX_MX29F002T 0xB0 /* Same as MX29F002NT; N has reset pin n/c. */ 512 #define MACRONIX_MX29F004B 0x46 513 #define MACRONIX_MX29F004T 0x45 514 #define MACRONIX_MX29F022B 0x37 /* Same as MX29F022NB */ 515 #define MACRONIX_MX29F022T 0x36 /* Same as MX29F022NT */ 516 #define MACRONIX_MX29F040 0xA4 /* Same as MX29F040C */ 517 #define MACRONIX_MX29F080 0xD5 518 #define MACRONIX_MX29F200B 0x57 /* Same as MX29F200CB */ 519 #define MACRONIX_MX29F200T 0x51 /* Same as MX29F200CT */ 520 #define MACRONIX_MX29F400B 0xAB /* Same as MX29F400CB */ 521 #define MACRONIX_MX29F400T 0x23 /* Same as MX29F400CT */ 522 #define MACRONIX_MX29F800B 0x58 523 #define MACRONIX_MX29F800T 0xD6 524 #define MACRONIX_MX29GL320EB 0x7E1A00 525 #define MACRONIX_MX29GL320ET 0x7E1A01 526 #define MACRONIX_MX29GL320EHL 0x7E1D00 527 #define MACRONIX_MX29GL640EB 0x7E1000 528 #define MACRONIX_MX29GL640ET 0x7E1001 529 #define MACRONIX_MX29GL640EHL 0x7E0C01 530 #define MACRONIX_MX29GL128F 0x7E2101 /* Same as MX29GL128E */ 531 #define MACRONIX_MX29GL256F 0x7E2201 /* Same as MX29GL256E */ 532 #define MACRONIX_MX29GL512F 0x7E2301 533 #define MACRONIX_MX68GL1G0F 0x7E2801 534 #define MACRONIX_MX29LV002CB 0x5A 535 #define MACRONIX_MX29LV002CT 0x59 536 #define MACRONIX_MX29LV004B 0xB6 /* Same as MX29LV004CB */ 537 #define MACRONIX_MX29LV004T 0xB5 /* Same as MX29LV004CT */ 538 #define MACRONIX_MX29LV008B 0x37 /* Same as MX29LV008CB */ 539 #define MACRONIX_MX29LV008T 0x3E /* Same as MX29LV008CT */ 540 #define MACRONIX_MX29LV040 0x4F /* Same as MX29LV040C */ 541 #define MACRONIX_MX29LV081 0x38 542 #define MACRONIX_MX29LV128DB 0x7A 543 #define MACRONIX_MX29LV128DT 0x7E 544 #define MACRONIX_MX29LV160DB 0x49 /* Same as MX29LV161DB/MX29LV160CB */ 545 #define MACRONIX_MX29LV160DT 0xC4 /* Same as MX29LV161DT/MX29LV160CT */ 546 #define MACRONIX_MX29LV320DB 0xA8 /* Same as MX29LV321DB */ 547 #define MACRONIX_MX29LV320DT 0xA7 /* Same as MX29LV321DT */ 548 #define MACRONIX_MX29LV400B 0xBA /* Same as MX29LV400CB */ 549 #define MACRONIX_MX29LV400T 0xB9 /* Same as MX29LV400CT */ 550 #define MACRONIX_MX29LV640DB 0xCB /* Same as MX29LV640EB */ 551 #define MACRONIX_MX29LV640DT 0xC9 /* Same as MX29LV640ET */ 552 #define MACRONIX_MX29LV800B 0x5B /* Same as MX29LV800CB */ 553 #define MACRONIX_MX29LV800T 0xDA /* Same as MX29LV800CT */ 554 #define MACRONIX_MX29SL402CB 0xF1 555 #define MACRONIX_MX29SL402CT 0x70 556 #define MACRONIX_MX29SL800CB 0x6B /* Same as MX29SL802CB */ 557 #define MACRONIX_MX29SL800CT 0xEA /* Same as MX29SL802CT */ 558 559 /* Nantronics Semiconductors is listed in JEP106AJ in bank 7, so it should have 6 continuation codes in front 560 * of the manufacturer ID of 0xD5. http://www.nantronicssemi.com */ 561 #define NANTRONICS_ID 0x7F7F7F7F7F7FD5 /* Nantronics */ 562 #define NANTRONICS_ID_NOPREFIX 0xD5 /* Nantronics, missing prefix */ 563 #define NANTRONICS_N25S10 0x3011 564 #define NANTRONICS_N25S20 0x3012 565 #define NANTRONICS_N25S40 0x3013 566 #define NANTRONICS_N25S80 0x3014 567 #define NANTRONICS_N25S16 0x3015 568 569 /* 570 * Programmable Micro Corp is listed in JEP106W in bank 2, so it should 571 * have a 0x7F continuation code prefix. 572 * Apparently PMC was renamed to "Chingis Technology Corporation" http://www.chingistek.com which is now a 573 * subsidiary of ISSI. They continue to use the PMC manufacturer ID (instead of ISSI's) nevertheless, even for 574 * new chips with IS* model numbers. 575 */ 576 #define PMC_ID 0x7F9D /* PMC */ 577 #define PMC_ID_NOPREFIX 0x9D /* PMC, missing 0x7F prefix */ 578 #define PMC_PM25LD256C 0x2F 579 #define PMC_PM25LD512 0x20 /* Same as Pm25LD512C, but the latter has more locking options. */ 580 #define PMC_PM25LD010 0x21 /* Same as Pm25LD010C, but the latter has more locking options. */ 581 #define PMC_PM25LD020 0x22 /* Same as Pm25LD020C, but the latter has more locking options. */ 582 #define PMC_PM25LQ020 0x42 583 #define PMC_PM25LQ040 0x43 584 #define PMC_PM25LQ080 0x44 585 #define PMC_PM25LQ016 0x45 586 #define PMC_PM25LQ032C 0x46 587 #define PMC_PM25LV512 0x7B /* Same as Pm25LV512A */ 588 #define PMC_PM25LV010 0x7C /* Same as Pm25LV010A, but the former does not support RDID but RES3 only. */ 589 #define PMC_PM25LV020 0x7D 590 #define PMC_PM25LV040 0x7E /* Same as PM25LD040(C), but the latter supports more features. */ 591 #define PMC_PM25LV080B 0x13 592 #define PMC_PM25LV016B 0x14 593 #define PMC_PM29F002T 0x1D 594 #define PMC_PM29F002B 0x2D 595 #define PMC_PM39LV512 0x1B /* Same as IS39LV512 */ 596 #define PMC_PM39F010 0x1C /* Same as Pm39LV010, IS39LV010 */ 597 #define PMC_PM39LV020 0x3D 598 #define PMC_PM39LV040 0x3E /* Same as IS39LV040 */ 599 #define PMC_PM39F020 0x4D 600 #define PMC_PM39F040 0x4E 601 #define PMC_PM49FL002 0x6D 602 #define PMC_PM49FL004 0x6E 603 604 /* 605 * The Sanyo chip found so far uses SPI, first byte is manufacturer code, 606 * second byte is the device code, 607 * third byte is a dummy byte. 608 */ 609 #define SANYO_ID 0x62 /* Sanyo */ 610 #define SANYO_LE25FW203A 0x1600 611 #define SANYO_LE25FW403A 0x1100 612 #define SANYO_LE25FW106 0x15 613 #define SANYO_LE25FW406 0x07 /* RES2 */ 614 #define SANYO_LE25FW418A 0x10 /* RES2 and some weird 1 byte RDID variant */ 615 #define SANYO_LE25FW406A 0x1A /* RES2, no datasheet */ 616 #define SANYO_LE25FU106B 0x1D 617 #define SANYO_LE25FU206 0x44 618 #define SANYO_LE25FU206A 0x0612 619 #define SANYO_LE25FU406B 0x1E /* LE25FW418A without HD_READ mode option variant */ 620 #define SANYO_LE25FU406C 0x0613 /* Also known as LE25U40CMC apparently */ 621 #define SANYO_LE25FW806 0x26 /* RES2 and some weird 1 byte RDID variant */ 622 #define SANYO_LE25FW808 0x20 /* RES2 and some weird 1 byte RDID variant */ 623 624 #define SHARP_ID 0xB0 /* Sharp */ 625 #define SHARP_LH28F008BJ__PT 0xEC 626 #define SHARP_LH28F008BJ__PB 0xED 627 #define SHARP_LH28F800BV__BTL 0x4B 628 #define SHARP_LH28F800BV__BV 0x4D 629 #define SHARP_LH28F800BV__TV 0x4C 630 #define SHARP_LHF00L02 0xC9 /* Same as LHF00L06/LHF00L07 */ 631 #define SHARP_LHF00L04 0xCF /* Same as LHF00L03/LHF00L05 */ 632 633 /* Spansion was previously a joint venture of AMD and Fujitsu. */ 634 #define SPANSION_ID 0x01 /* Spansion, same ID as AMD */ 635 /* S25 chips are SPI. The first device ID byte is memory type and 636 * the second device ID byte is memory capacity. */ 637 #define SPANSION_S25FL004A 0x0212 638 #define SPANSION_S25FL008A 0x0213 639 #define SPANSION_S25FL016A 0x0214 640 #define SPANSION_S25FL032A 0x0215 /* Same as S25FL032P, but the latter supports EDI and CFI */ 641 #define SPANSION_S25FL064A 0x0216 /* Same as S25FL064P, but the latter supports EDI and CFI */ 642 #define SPANSION_S25FL128 0x2018 /* Same ID for various S25FL127S, S25FL128P, S25FL128S and S25FL129P (including dual-die S70FL256P) variants (EDI supported) */ 643 #define SPANSION_S25FL256 0x0219 644 #define SPANSION_S25FL512 0x0220 645 #define SPANSION_S25FL204 0x4013 646 #define SPANSION_S25FL208 0x4014 647 #define SPANSION_S25FL216 0x4015 /* Same as S25FL216K, but the latter supports OTP, 3 status regs, quad I/O, SFDP etc. */ 648 #define SPANSION_S25FL132K 0x4016 649 #define SPANSION_S25FL164K 0x4017 650 651 /* Spansion 29GL families got a suffix indicating the process technology but share the same 3-Byte IDs. They can 652 * however be differentiated by CFI byte 45h. Some versions exist which have special top or bottom boot sectors 653 * and various WP configurations (not heeded in the table below). 654 * 655 * Suf. Process Sector Sz Rd Page Wr Page Data Width OTP Sz Min Size Max Size 656 * A 200 nm 64 kB 8 B 32 B x8/x16 256 B 16Mb/ 2MB 64Mb/ 8MB 657 * M 230 nm 64 kB 8 B 32 B x8/x16 256 B 32Mb/ 4MB 256Mb/ 32MB 658 * N* 110 nm 64 kB 16 B 32 B x8/x16 256 B 32Mb/ 4MB 64Mb/ 8MB 659 * N* 110 nm 128 kB 16 B 32 B x8/x16 256 B 128Mb/16MB 256Mb/ 64MB 660 * P 90 nm 128 kB 16 B 64 B x8/x16 256 B 128Mb/16MB 2Gb/256MB 661 * S 65 nm 128 kB 32 B 512 B x8 only 512 B 128Mb/16MB 2Gb/256MB 662 * 663 * For the N series there are two subgroups: the 4 and 8MB devices (S29GL032N, S29GL064N) have 64 kB erase 664 * sectors while the bigger chips got 128 kB sectors. 665 * Each series includes multiple models varying in speedgrade, boot block configurations etc. 666 */ 667 #define SPANSION_S29GL016_1 0xC4 /* Top Boot Sector, WP protects Top 2 sectors */ 668 #define SPANSION_S29GL016_2 0x49 /* Bottom Boot Sector, WP protects Bottom 2 sectors */ 669 /* Same IDs for S29GL032A, S29GL032M, S29GL032N (variations) */ 670 #define SPANSION_S29GL032_1289 0x7E1D00 /* Uniform Sectors, WP protects Top OR Bottom sector */ 671 #define SPANSION_S29GL032_3 0x7E1A01 /* Top Boot Sector, WP protects Top 2 sectors */ 672 #define SPANSION_S29GL032_4 0x7E1A00 /* Bottom Boot Sector, WP protects Bottom 2 sectors */ 673 /* Same IDs for S29GL064A, S29GL064M, S29GL064N, S29GL064S (variations) */ 674 #define SPANSION_S29GL064_1289 0x7E0C01 /* Uniform Sectors, WP protects Top OR Bottom sector */ 675 #define SPANSION_S29GL064_3 0x7E1001 /* Top Boot Sector, WP protects Top 2 sectors */ 676 #define SPANSION_S29GL064_4 0x7E1000 /* Bottom Boot Sector, WP protects Bottom 2 sectors */ 677 #define SPANSION_S29GL064_567 0x7E1301 /* x16 only, Uniform Sectors */ 678 679 #define SPANSION_S29GL128 0x7E2101 /* Same ID for S29GL128M, S29GL128N, S29GL128P, S29GL128S */ 680 #define SPANSION_S29GL256 0x7E2201 /* Same ID for S29GL256M, S29GL256N, S29GL256P, S29GL256S */ 681 #define SPANSION_S29GL512 0x7E2301 /* Same ID for S29GL512P, S29GL512S */ 682 #define SPANSION_S29GL01G 0x7E2801 /* Same ID for S29GL01GP, S29GL01GS */ 683 #define SPANSION_S70GL02G 0x7E4801 /* Same ID for S70GL02GP, S70GL02GS; based on two S29GL01G dies respectively */ 684 685 /* 686 * SST25 chips are SPI, first byte of device ID is memory type, second 687 * byte of device ID is related to log(bitsize) at least for some chips. 688 */ 689 #define SST_ID 0xBF /* SST */ 690 #define SST_SST25LF020_REMS 0x43 /* REMS or RES opcode */ 691 #define SST_SST25WF512 0x2501 692 #define SST_SST25WF010 0x2502 693 #define SST_SST25WF020 0x2503 694 #define SST_SST25WF040 0x2504 695 #define SST_SST25WF080 0x2505 696 /* There exist some successors to members of the SST25WF family with alphabetic suffixes. Their datasheets show 697 * a 4 byte long response w/o a vendor ID. The first byte is 0x62 that is actually Sanyo's and might be due to 698 * a collaboration in the mid 2000ies between Sanyo and SST. */ 699 #define SST_SST25WF020A 0x1612 700 #define SST_SST25WF040B 0x1613 701 #define SST_SST25WF080B 0x1614 702 #define SST_SST25VF512_REMS 0x48 /* REMS or RES opcode, same as SST25VF512A */ 703 #define SST_SST25VF010_REMS 0x49 /* REMS or RES opcode, same as SST25VF010A */ 704 #define SST_SST25VF020_REMS 0x43 /* REMS or RES opcode, same as SST25LF020A */ 705 #define SST_SST25VF020B 0x258C 706 #define SST_SST25VF040_REMS 0x44 /* REMS or RES opcode, same as SST25LF040A */ 707 #define SST_SST25VF040B 0x258D 708 #define SST_SST25VF040B_REMS 0x8D /* REMS or RES opcode */ 709 #define SST_SST25VF080_REMS 0x80 /* REMS or RES opcode, same as SST25LF080A */ 710 #define SST_SST25VF080B 0x258E 711 #define SST_SST25VF080B_REMS 0x8E /* REMS or RES opcode */ 712 #define SST_SST25VF016B 0x2541 713 #define SST_SST25VF032B 0x254A 714 #define SST_SST25VF032B_REMS 0x4A /* REMS or RES opcode */ 715 #define SST_SST25VF064C 0x254B 716 #define SST_SST26VF016 0x2601 717 #define SST_SST26VF032 0x2602 718 #define SST_SST26VF016B 0x2641 719 #define SST_SST26VF032B 0x2642 720 #define SST_SST26VF064B 0x2643 721 #define SST_SST27SF512 0xA4 722 #define SST_SST27SF010 0xA5 723 #define SST_SST27SF020 0xA6 724 #define SST_SST27VF010 0xA9 725 #define SST_SST27VF020 0xAA 726 #define SST_SST28SF040 0x04 727 #define SST_SST29LE512 0x3D /* Same as SST29VE512 */ 728 #define SST_SST29EE512 0x5D 729 #define SST_SST29EE010 0x07 730 #define SST_SST29LE010 0x08 /* Same as SST29VE010 */ 731 #define SST_SST29EE020A 0x10 /* Same as SST29EE020 */ 732 #define SST_SST29LE020 0x12 /* Same as SST29VE020 */ 733 #define SST_SST29SF020 0x24 734 #define SST_SST29VF020 0x25 735 #define SST_SST29SF040 0x13 736 #define SST_SST29VF040 0x14 737 #define SST_SST39SF512 0xB4 738 #define SST_SST39SF010 0xB5 739 #define SST_SST39SF020 0xB6 /* Same as 39SF020A */ 740 #define SST_SST39SF040 0xB7 741 #define SST_SST39VF512 0xD4 742 #define SST_SST39VF010 0xD5 743 #define SST_SST39VF020 0xD6 /* Same as 39LF020 */ 744 #define SST_SST39VF040 0xD7 /* Same as 39LF040 */ 745 #define SST_SST39VF080 0xD8 /* Same as 39LF080/39VF080/39VF088 */ 746 #define SST_SST45VF512 0x41 /* REMS, read opcode 0xFF */ 747 #define SST_SST45LF010 0x42 /* REMS, read opcode 0xFF, 'funny' other opcodes */ 748 #define SST_SST45VF010 0x45 /* REMS, read opcode 0xFF */ 749 #define SST_SST45VF020 0x43 /* REMS, read opcode 0xFF */ 750 #define SST_SST49LF040B 0x50 751 #define SST_SST49LF040 0x51 752 #define SST_SST49LF020 0x61 753 #define SST_SST49LF020A 0x52 754 #define SST_SST49LF030A 0x1C 755 #define SST_SST49LF080A 0x5B 756 #define SST_SST49LF002A 0x57 757 #define SST_SST49LF003A 0x1B 758 #define SST_SST49LF004A 0x60 /* Same as 49LF004B */ 759 #define SST_SST49LF008A 0x5A 760 #define SST_SST49LF004C 0x54 761 #define SST_SST49LF008C 0x59 762 #define SST_SST49LF016C 0x5C 763 #define SST_SST49LF160C 0x4C 764 765 /* 766 * ST25P chips are SPI, first byte of device ID is memory type, second 767 * byte of device ID is related to log(bitsize) at least for some chips. 768 */ 769 #define ST_ID 0x20 /* ST / SGS/Thomson / Numonyx (later acquired by Micron) */ 770 #define ST_M25P05A 0x2010 771 #define ST_M25P05_RES 0x05 772 #define ST_M25P10A 0x2011 773 #define ST_M25P10_RES 0x10 774 #define ST_M25P20 0x2012 775 #define ST_M25P20_RES 0x11 776 #define ST_M25P40 0x2013 777 #define ST_M25P40_RES 0x12 778 #define ST_M25P80 0x2014 779 #define ST_M25P16 0x2015 780 #define ST_M25P32 0x2016 781 #define ST_M25P64 0x2017 782 #define ST_M25P128 0x2018 783 #define ST_M45PE10 0x4011 784 #define ST_M45PE20 0x4012 785 #define ST_M45PE40 0x4013 786 #define ST_M45PE80 0x4014 787 #define ST_M45PE16 0x4015 788 #define ST_M25PX80 0x7114 789 #define ST_M25PX16 0x7115 790 #define ST_M25PX32 0x7116 791 #define ST_M25PX64 0x7117 792 #define ST_M25PE10 0x8011 793 #define ST_M25PE20 0x8012 794 #define ST_M25PE40 0x8013 795 #define ST_M25PE80 0x8014 796 #define ST_M25PE16 0x8015 797 #define ST_M50FLW040A 0x08 798 #define ST_M50FLW040B 0x28 799 #define ST_M50FLW080A 0x80 800 #define ST_M50FLW080B 0x81 801 #define ST_M50FW002 0x29 802 #define ST_M50FW040 0x2C 803 #define ST_M50FW080 0x2D 804 #define ST_M50FW016 0x2E 805 #define ST_M50LPW080 0x2F 806 #define ST_M50LPW116 0x30 807 #define ST_M29F002B 0x34 /* Same as M29F002BB */ 808 #define ST_M29F002T 0xB0 /* Same as M29F002BT/M29F002NT/M29F002BNT */ 809 #define ST_M29F040B 0xE2 /* Same as M29F040 */ 810 #define ST_M29F080 0xF1 811 #define ST_M29F200BT 0xD3 812 #define ST_M29F200BB 0xD4 813 #define ST_M29F400BT 0xD5 /* Same as M29F400T */ 814 #define ST_M29F400BB 0xD6 /* Same as M29F400B */ 815 #define ST_M29F800DB 0x58 816 #define ST_M29F800DT 0xEC 817 #define ST_M29W010B 0x23 818 #define ST_M29W040B 0xE3 819 #define ST_M29W512B 0x27 820 #define ST_M28W160ECB 0x88CF 821 #define ST_M28W160ECT 0x88CE 822 #define ST_M28W320FCB 0x88BB 823 #define ST_M28W320FCT 0x88BA 824 #define ST_M28W640HCB 0x8849 825 #define ST_M28W640HCT 0x8848 826 #define ST_M29DW127G 0x7E2004 827 #define ST_M29W128GH 0x7E2101 828 #define ST_M29W128GL 0x7E2100 829 #define ST_M29W160EB 0x2249 830 #define ST_M29W160ET 0x22C4 831 #define ST_M29W256GH 0x7E21xx 832 #define ST_M29W256GL 0x7E21xx 833 #define ST_M29W320DB 0x88CB 834 #define ST_M29W320DT 0x88CA 835 #define ST_M29W400FB 0x00EF 836 #define ST_M29W400FT 0x00EE 837 #define ST_M29W512GH 0x7E2301 838 #define ST_M29W640FB 0x22FD 839 #define ST_M29W640FT 0x22ED 840 #define ST_M29W640GB 0x7E1000 841 #define ST_M29W640GH 0x7E0C01 842 #define ST_M29W640GL 0x7E0C00 843 #define ST_M29W640GT 0x7E1001 844 #define ST_M29W800FB 0x225B 845 #define ST_M29W800FT 0x22D7 846 #define ST_M58BW16FB 0x8839 847 #define ST_M58BW16FT 0x883A 848 #define ST_M58BW32FB 0x8837 849 #define ST_M58BW32FT 0x8838 850 #define ST_M58WR016KB 0x8813 851 #define ST_M58WR016KT 0x8812 852 #define ST_M58WR032KB 0x8815 853 #define ST_M58WR032KT 0x8814 854 #define ST_M58WR064KB 0x8811 855 #define ST_M58WR064KT 0x8810 856 857 #define ST_M95M02 0x0012 /* ST M95XXX 2Mbit (256KiB) */ 858 859 #define ST_MT28GU01G___1 0x88B0 860 #define ST_MT28GU01G___2 0x88B1 861 #define ST_MT28GU256___1 0x8901 862 #define ST_MT28GU256___2 0x8904 863 #define ST_MT28GU512___1 0x887E 864 #define ST_MT28GU512___2 0x8881 865 #define ST_N25Q016__1E 0xBB15 /* N25Q016, 1.8V, (uniform sectors expected) */ 866 #define ST_N25Q032__3E 0xBA16 /* N25Q032, 3.0V, (uniform sectors expected) */ 867 #define ST_N25Q032__1E 0xBB16 /* N25Q032, 1.8V, (uniform sectors expected) */ 868 #define ST_N25Q064__3E 0xBA17 /* N25Q064, 3.0V, (uniform sectors expected) */ 869 #define ST_N25Q064__1E 0xBB17 /* N25Q064, 1.8V, (uniform sectors expected) */ 870 #define ST_N25Q128__3E 0xBA18 /* N25Q128/MT25QL128, 3.0V, (uniform sectors expected) */ 871 #define ST_N25Q128__1E 0xBB18 /* N25Q128/MT25QU128, 1.8V, (uniform sectors expected) */ 872 #define ST_N25Q256__3E 0xBA19 /* N25Q256/MT25QL256, 3.0V, (uniform sectors expected) */ 873 #define ST_N25Q256__1E 0xBB19 /* N25Q256/MT25QU256, 1.8V, (uniform sectors expected) */ 874 #define ST_N25Q512__3G 0xBA20 /* N25Q512/MT25QL512, 3.0V, (uniform sectors expected) */ 875 #define ST_N25Q512__1G 0xBB20 /* N25Q512/MT25QU512, 1.8V, (uniform sectors expected) */ 876 #define ST_N25Q00A__3G 0xBA21 /* N25Q00A/MT25QL01G, 3.0V, (uniform sectors expected) */ 877 #define ST_N25Q00A__1G 0xBB21 /* N25Q00A/MT25QU01G, 1.8V, (uniform sectors expected) */ 878 #define ST_MT25QL02G 0xBA22 /* MT25QL02G, 3.0V, (uniform sectors expected) */ 879 #define ST_MT25QU02G 0xBB22 /* MT25QU02G, 1.8V, (uniform sectors expected) */ 880 #define ST_NP5Q032 0xDA16 /* Phase-change memory (PCM), 3V */ 881 #define ST_NP5Q064 0xDA17 /* Phase-change memory (PCM), 3V */ 882 #define ST_NP5Q128 0xDA18 /* Phase-change memory (PCM), 3V */ 883 884 #define SYNCMOS_MVC_ID 0x40 /* SyncMOS (SM) and Mosel Vitelic Corporation (MVC) */ 885 #define MVC_V29C51000T 0x00 886 #define MVC_V29C51400T 0x13 887 #define MVC_V29LC51000 0x20 888 #define MVC_V29LC51001 0x60 889 #define MVC_V29LC51002 0x82 890 #define MVC_V29C51000B 0xA0 891 #define MVC_V29C51400B 0xB3 892 #define SM_MVC_29C51001T 0x01 /* Identical chips: {F,S,V}29C51001T */ 893 #define SM_MVC_29C51002T 0x02 /* Identical chips: {F,S,V}29C51002T */ 894 #define SM_MVC_29C51004T 0x03 /* Identical chips: {F,S,V}29C51004T */ 895 #define SM_MVC_29C31004T 0x63 /* Identical chips: {S,V}29C31004T */ 896 #define SM_MVC_29C31004B 0x73 /* Identical chips: {S,V}29C31004B */ 897 #define SM_MVC_29C51001B 0xA1 /* Identical chips: {F,S,V}29C51001B */ 898 #define SM_MVC_29C51002B 0xA2 /* Identical chips: {F,S,V}29C51002B */ 899 #define SM_MVC_29C51004B 0xA3 /* Identical chips: {F,S,V}29C51004B */ 900 901 #define TENX_ID 0x7F7F5E /* Tenx Technologies */ 902 #define TENX_ID_NOPREFIX 0x5E 903 #define TENX_ICE25P05 0x01 /* Maybe? */ 904 905 #define TI_ID 0x97 /* Texas Instruments */ 906 #define TI_OLD_ID 0x01 /* TI chips from last century */ 907 #define TI_TMS29F002RT 0xB0 908 #define TI_TMS29F002RB 0x34 909 910 /* 911 * W25X chips are SPI, first byte of device ID is memory type, second 912 * byte of device ID is related to log(bitsize). 913 */ 914 #define WINBOND_NEX_ID 0xEF /* Winbond (ex Nexcom) serial flashes */ 915 #define WINBOND_NEX_W25P80 0x2014 916 #define WINBOND_NEX_W25P16 0x2015 917 #define WINBOND_NEX_W25P32 0x2016 918 #define WINBOND_NEX_W25X10 0x3011 919 #define WINBOND_NEX_W25X20 0x3012 920 #define WINBOND_NEX_W25X40 0x3013 921 #define WINBOND_NEX_W25X80 0x3014 922 #define WINBOND_NEX_W25X16 0x3015 923 #define WINBOND_NEX_W25X32 0x3016 924 #define WINBOND_NEX_W25X64 0x3017 925 #define WINBOND_NEX_W25Q40_V 0x4013 /* W25Q40BV; W25Q40BL (2.3-3.6V) */ 926 #define WINBOND_NEX_W25Q80_V 0x4014 /* W25Q80BV */ 927 #define WINBOND_NEX_W25Q16_V 0x4015 /* W25Q16CV; W25Q16DV */ 928 #define WINBOND_NEX_W25Q32_V 0x4016 /* W25Q32BV; W25Q32FV in SPI mode (default) */ 929 #define WINBOND_NEX_W25Q64_V 0x4017 /* W25Q64BV, W25Q64CV; W25Q64FV in SPI mode (default) */ 930 #define WINBOND_NEX_W25Q128_V 0x4018 /* W25Q128BV; W25Q128FV in SPI mode (default) */ 931 #define WINBOND_NEX_W25Q256_V 0x4019 /* W25Q256FV or W25Q256JV_Q (QE=1) */ 932 #define WINBOND_NEX_W25Q20_W 0x5012 /* W25Q20BW */ 933 #define WINBOND_NEX_W25Q40BW 0x5013 /* W25Q40BW */ 934 #define WINBOND_NEX_W25Q80BW 0x5014 /* W25Q80BW */ 935 #define WINBOND_NEX_W25Q40EW 0x6013 /* W25Q40EW */ 936 #define WINBOND_NEX_W25Q80EW 0x6014 /* W25Q80EW */ 937 #define WINBOND_NEX_W25Q16_W 0x6015 /* W25Q16DW */ 938 #define WINBOND_NEX_W25Q32_W 0x6016 /* W25Q32DW; W25Q32FV in QPI mode */ 939 #define WINBOND_NEX_W25Q64_W 0x6017 /* W25Q64DW; W25Q64FV in QPI mode */ 940 #define WINBOND_NEX_W25Q128_W 0x6018 /* W25Q128FW; W25Q128FV in QPI mode */ 941 #define WINBOND_NEX_W25Q128_V_M 0x7018 /* W25Q128JVSM */ 942 #define WINBOND_NEX_W25Q256JV_M 0x7019 /* W25Q256JV_M (QE=0) */ 943 #define WINBOND_NEX_W25Q128_DTR 0x8018 /* W25Q128JW_DTR */ 944 945 #define WINBOND_ID 0xDA /* Winbond */ 946 #define WINBOND_W19B160BB 0x49 947 #define WINBOND_W19B160BT 0xC4 948 #define WINBOND_W19B320SB 0x2A /* Same as W19L320SB */ 949 #define WINBOND_W19B320ST 0xBA /* Same as W19L320ST */ 950 #define WINBOND_W19B322MB 0x92 951 #define WINBOND_W19B322MT 0x10 952 #define WINBOND_W19B323MB 0x94 953 #define WINBOND_W19B323MT 0x13 954 #define WINBOND_W19B324MB 0x97 955 #define WINBOND_W19B324MT 0x16 956 #define WINBOND_W29C010 0xC1 /* Same as W29C010M, W29C011A, W29EE011, W29EE012, and ASD AE29F1008 */ 957 #define WINBOND_W29C020 0x45 /* Same as W29C020C, W29C022 and ASD AE29F2008 */ 958 #define WINBOND_W29C040 0x46 /* Same as W29C040P */ 959 #define WINBOND_W29C512A 0xC8 /* Same as W29EE512 */ 960 #define WINBOND_W29GL032CHL 0x7E1D01 /* Uniform Sectors, WP protects Top OR Bottom sector */ 961 #define WINBOND_W29GL032CB 0x7E1A00 /* Top Boot Sector, WP protects Top 2 sectors */ 962 #define WINBOND_W29GL032CT 0x7E1A01 /* Bottom Boot Sector, WP protects Bottom 2 sectors */ 963 #define WINBOND_W29GL064CHL 0x7E0C01 /* Uniform Sectors, WP protects Top OR Bottom sector */ 964 #define WINBOND_W29GL064CB 0x7E1000 /* Top Boot Sector, WP protects Top 2 sectors */ 965 #define WINBOND_W29GL064CT 0x7E1001 /* Bottom Boot Sector, WP protects Bottom 2 sectors */ 966 #define WINBOND_W29GL128CHL 0x7E2101 /* Uniform Sectors, WP protects Top OR Bottom sector */ 967 #define WINBOND_W29GL256HL 0x7E2201 /* Same ID for W29GL0256P and W29GL0256S; uniform Sectors, WP protects Top OR Bottom sector */ 968 #define WINBOND_W39F010 0xA1 969 #define WINBOND_W39L010 0x31 970 #define WINBOND_W39L020 0xB5 971 #define WINBOND_W39L040 0xB6 972 #define WINBOND_W39L040A 0xD6 973 #define WINBOND_W39L512 0x38 974 #define WINBOND_W39V040A 0x3D 975 #define WINBOND_W39V040FA 0x34 976 #define WINBOND_W39V040B 0x54 /* Same as W39V040FB */ 977 #define WINBOND_W39V040C 0x50 /* Same as W39V040FC */ 978 #define WINBOND_W39V080A 0xD0 979 #define WINBOND_W39V080FA 0xD3 980 #define WINBOND_W39V080FA_DM 0x93 /* W39V080FA dual mode */ 981 #define WINBOND_W49F002 0x25 /* Same as W49F002B */ 982 #define WINBOND_W49F002U 0x0B /* Same as W49F002N and ASD AE49F2008 */ 983 #define WINBOND_W49F020 0x8C 984 #define WINBOND_W49V002A 0xB0 985 #define WINBOND_W49V002FA 0x32 986 987 #define ZETTADEVICE_ID 0xBA /* Zetta Device */ 988 #define ZETTADEVICE_ZD25D20 0x2012 989 #define ZETTADEVICE_ZD25D40 0x2013 990 991 #endif /* !FLASHCHIPS_H */ 992