Home
last modified time | relevance | path

Searched refs:ixLCAC_MC2_OVR_SEL (Results 1 – 25 of 27) sorted by relevance

12

/dports/multimedia/v4l-utils/linux-5.13-rc2/drivers/gpu/drm/amd/include/asic_reg/smu/
H A Dsmu_6_0_d.h33 #define ixLCAC_MC2_OVR_SEL 0x0123 macro
H A Dsmu_8_0_d.h639 #define ixLCAC_MC2_OVR_SEL 0xd020814c macro
H A Dsmu_7_0_0_d.h732 #define ixLCAC_MC2_OVR_SEL 0xc0400d4c macro
H A Dsmu_7_1_1_d.h1032 #define ixLCAC_MC2_OVR_SEL 0xc040014c macro
H A Dsmu_7_1_2_d.h1183 #define ixLCAC_MC2_OVR_SEL 0xc040014c macro
H A Dsmu_7_1_3_d.h1115 #define ixLCAC_MC2_OVR_SEL 0xc040014c macro
H A Dsmu_7_0_1_d.h1222 #define ixLCAC_MC2_OVR_SEL 0xc0400d4c macro
H A Dsmu_7_1_0_d.h1251 #define ixLCAC_MC2_OVR_SEL 0xc0400d4c macro
/dports/multimedia/v4l_compat/linux-5.13-rc2/drivers/gpu/drm/amd/include/asic_reg/smu/
H A Dsmu_6_0_d.h33 #define ixLCAC_MC2_OVR_SEL 0x0123 macro
H A Dsmu_8_0_d.h639 #define ixLCAC_MC2_OVR_SEL 0xd020814c macro
H A Dsmu_7_0_0_d.h732 #define ixLCAC_MC2_OVR_SEL 0xc0400d4c macro
H A Dsmu_7_1_1_d.h1032 #define ixLCAC_MC2_OVR_SEL 0xc040014c macro
H A Dsmu_7_1_2_d.h1183 #define ixLCAC_MC2_OVR_SEL 0xc040014c macro
H A Dsmu_7_1_3_d.h1115 #define ixLCAC_MC2_OVR_SEL 0xc040014c macro
H A Dsmu_7_0_1_d.h1222 #define ixLCAC_MC2_OVR_SEL 0xc0400d4c macro
H A Dsmu_7_1_0_d.h1251 #define ixLCAC_MC2_OVR_SEL 0xc0400d4c macro
/dports/multimedia/libv4l/linux-5.13-rc2/drivers/gpu/drm/amd/include/asic_reg/smu/
H A Dsmu_6_0_d.h33 #define ixLCAC_MC2_OVR_SEL 0x0123 macro
H A Dsmu_8_0_d.h639 #define ixLCAC_MC2_OVR_SEL 0xd020814c macro
H A Dsmu_7_0_0_d.h732 #define ixLCAC_MC2_OVR_SEL 0xc0400d4c macro
H A Dsmu_7_1_1_d.h1032 #define ixLCAC_MC2_OVR_SEL 0xc040014c macro
H A Dsmu_7_1_2_d.h1183 #define ixLCAC_MC2_OVR_SEL 0xc040014c macro
H A Dsmu_7_1_3_d.h1115 #define ixLCAC_MC2_OVR_SEL 0xc040014c macro
H A Dsmu_7_0_1_d.h1222 #define ixLCAC_MC2_OVR_SEL 0xc0400d4c macro
H A Dsmu_7_1_0_d.h1251 #define ixLCAC_MC2_OVR_SEL 0xc0400d4c macro
/dports/multimedia/libv4l/linux-5.13-rc2/drivers/gpu/drm/amd/pm/powerplay/
H A Dkv_dpm.c546 WREG32_SMC(ixLCAC_MC2_OVR_SEL, 0);

12