Home
last modified time | relevance | path

Searched refs:mmMC_SEQ_WR_CTL_D1_LP (Results 1 – 21 of 21) sorted by relevance

/dports/multimedia/v4l-utils/linux-5.13-rc2/drivers/gpu/drm/amd/include/asic_reg/gmc/
H A Dgmc_6_0_d.h1006 #define mmMC_SEQ_WR_CTL_D1_LP 0x0AA0 macro
H A Dgmc_7_1_d.h819 #define mmMC_SEQ_WR_CTL_D1_LP 0xaa0 macro
H A Dgmc_8_1_d.h923 #define mmMC_SEQ_WR_CTL_D1_LP 0xaa0 macro
/dports/multimedia/v4l_compat/linux-5.13-rc2/drivers/gpu/drm/amd/include/asic_reg/gmc/
H A Dgmc_6_0_d.h1006 #define mmMC_SEQ_WR_CTL_D1_LP 0x0AA0 macro
H A Dgmc_7_1_d.h819 #define mmMC_SEQ_WR_CTL_D1_LP 0xaa0 macro
H A Dgmc_8_1_d.h923 #define mmMC_SEQ_WR_CTL_D1_LP 0xaa0 macro
/dports/multimedia/libv4l/linux-5.13-rc2/drivers/gpu/drm/amd/include/asic_reg/gmc/
H A Dgmc_6_0_d.h1006 #define mmMC_SEQ_WR_CTL_D1_LP 0x0AA0 macro
H A Dgmc_7_1_d.h819 #define mmMC_SEQ_WR_CTL_D1_LP 0xaa0 macro
H A Dgmc_8_1_d.h923 #define mmMC_SEQ_WR_CTL_D1_LP 0xaa0 macro
/dports/multimedia/libv4l/linux-5.13-rc2/drivers/gpu/drm/amd/pm/powerplay/smumgr/
H A Diceland_smumgr.c2432 *out_reg = mmMC_SEQ_WR_CTL_D1_LP; in iceland_check_s0_mc_reg_index()
2630 …cgs_write_register(hwmgr->device, mmMC_SEQ_WR_CTL_D1_LP, cgs_read_register(hwmgr->device, mmMC_SEQ… in iceland_initialize_mc_reg_table()
H A Dtonga_smumgr.c2895 *out_reg = mmMC_SEQ_WR_CTL_D1_LP; in tonga_check_s0_mc_reg_index()
3109 cgs_write_register(hwmgr->device, mmMC_SEQ_WR_CTL_D1_LP, in tonga_initialize_mc_reg_table()
H A Dci_smumgr.c2504 *out_reg = mmMC_SEQ_WR_CTL_D1_LP; in ci_check_s0_mc_reg_index()
2702 …cgs_write_register(hwmgr->device, mmMC_SEQ_WR_CTL_D1_LP, cgs_read_register(hwmgr->device, mmMC_SEQ… in ci_initialize_mc_reg_table()
H A Dfiji_smumgr.c2529 cgs_write_register(hwmgr->device, mmMC_SEQ_WR_CTL_D1_LP, in fiji_initialize_mc_reg_table()
/dports/multimedia/v4l-utils/linux-5.13-rc2/drivers/gpu/drm/amd/pm/powerplay/smumgr/
H A Diceland_smumgr.c2432 *out_reg = mmMC_SEQ_WR_CTL_D1_LP; in iceland_check_s0_mc_reg_index()
2630 …cgs_write_register(hwmgr->device, mmMC_SEQ_WR_CTL_D1_LP, cgs_read_register(hwmgr->device, mmMC_SEQ… in iceland_initialize_mc_reg_table()
H A Dci_smumgr.c2504 *out_reg = mmMC_SEQ_WR_CTL_D1_LP; in ci_check_s0_mc_reg_index()
2702 …cgs_write_register(hwmgr->device, mmMC_SEQ_WR_CTL_D1_LP, cgs_read_register(hwmgr->device, mmMC_SEQ… in ci_initialize_mc_reg_table()
H A Dtonga_smumgr.c2895 *out_reg = mmMC_SEQ_WR_CTL_D1_LP; in tonga_check_s0_mc_reg_index()
3109 cgs_write_register(hwmgr->device, mmMC_SEQ_WR_CTL_D1_LP, in tonga_initialize_mc_reg_table()
H A Dfiji_smumgr.c2529 cgs_write_register(hwmgr->device, mmMC_SEQ_WR_CTL_D1_LP, in fiji_initialize_mc_reg_table()
/dports/multimedia/v4l_compat/linux-5.13-rc2/drivers/gpu/drm/amd/pm/powerplay/smumgr/
H A Diceland_smumgr.c2432 *out_reg = mmMC_SEQ_WR_CTL_D1_LP; in iceland_check_s0_mc_reg_index()
2630 …cgs_write_register(hwmgr->device, mmMC_SEQ_WR_CTL_D1_LP, cgs_read_register(hwmgr->device, mmMC_SEQ… in iceland_initialize_mc_reg_table()
H A Dci_smumgr.c2504 *out_reg = mmMC_SEQ_WR_CTL_D1_LP; in ci_check_s0_mc_reg_index()
2702 …cgs_write_register(hwmgr->device, mmMC_SEQ_WR_CTL_D1_LP, cgs_read_register(hwmgr->device, mmMC_SEQ… in ci_initialize_mc_reg_table()
H A Dtonga_smumgr.c2895 *out_reg = mmMC_SEQ_WR_CTL_D1_LP; in tonga_check_s0_mc_reg_index()
3109 cgs_write_register(hwmgr->device, mmMC_SEQ_WR_CTL_D1_LP, in tonga_initialize_mc_reg_table()
H A Dfiji_smumgr.c2529 cgs_write_register(hwmgr->device, mmMC_SEQ_WR_CTL_D1_LP, in fiji_initialize_mc_reg_table()