Home
last modified time | relevance | path

Searched refs:CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT (Results 1 – 6 of 6) sorted by relevance

/dragonfly/sys/dev/drm/amd/include/asic_reg/smu/
H A Dsmu_7_0_0_sh_mask.h252 #define CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT 0x12 macro
H A Dsmu_7_1_1_sh_mask.h242 #define CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT 0x12 macro
H A Dsmu_7_0_1_sh_mask.h242 #define CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT 0x12 macro
H A Dsmu_7_1_0_sh_mask.h242 #define CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT 0x12 macro
H A Dsmu_7_1_2_sh_mask.h242 #define CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT 0x12 macro
H A Dsmu_7_1_3_sh_mask.h268 #define CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT 0x12 macro