Home
last modified time | relevance | path

Searched refs:CP_PQ_WPTR_POLL_CNTL1__QUEUE_MASK__SHIFT (Results 1 – 6 of 6) sorted by relevance

/dragonfly/sys/dev/drm/amd/include/asic_reg/gca/
H A Dgfx_7_2_sh_mask.h1488 #define CP_PQ_WPTR_POLL_CNTL1__QUEUE_MASK__SHIFT 0x0 macro
H A Dgfx_8_0_sh_mask.h1918 #define CP_PQ_WPTR_POLL_CNTL1__QUEUE_MASK__SHIFT 0x0 macro
H A Dgfx_8_1_sh_mask.h2440 #define CP_PQ_WPTR_POLL_CNTL1__QUEUE_MASK__SHIFT 0x0 macro
/dragonfly/sys/dev/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_sh_mask.h11141 #define CP_PQ_WPTR_POLL_CNTL1__QUEUE_MASK__SHIFT macro
H A Dgc_9_1_sh_mask.h12746 #define CP_PQ_WPTR_POLL_CNTL1__QUEUE_MASK__SHIFT macro
H A Dgc_9_2_1_sh_mask.h12531 #define CP_PQ_WPTR_POLL_CNTL1__QUEUE_MASK__SHIFT macro