Home
last modified time | relevance | path

Searched refs:MC_REGISTERS_TABLE_12__address_10_s0__SHIFT (Results 1 – 4 of 4) sorted by relevance

/dragonfly/sys/dev/drm/amd/include/asic_reg/smu/
H A Dsmu_7_1_1_sh_mask.h1314 #define MC_REGISTERS_TABLE_12__address_10_s0__SHIFT 0x10 macro
H A Dsmu_7_0_1_sh_mask.h3294 #define MC_REGISTERS_TABLE_12__address_10_s0__SHIFT 0x10 macro
H A Dsmu_7_1_0_sh_mask.h3292 #define MC_REGISTERS_TABLE_12__address_10_s0__SHIFT 0x10 macro
H A Dsmu_7_1_2_sh_mask.h3518 #define MC_REGISTERS_TABLE_12__address_10_s0__SHIFT 0x10 macro