Home
last modified time | relevance | path

Searched refs:MC_SEQ_WR_CTL_2_LP (Results 1 – 5 of 5) sorted by relevance

/dragonfly/sys/dev/drm/radeon/
H A Dsid.h592 #define MC_SEQ_WR_CTL_2_LP 0x2b58 macro
H A Dcikd.h717 #define MC_SEQ_WR_CTL_2_LP 0x2b58 macro
H A Dci_dpm.c4501 *out_reg = MC_SEQ_WR_CTL_2_LP >> 2; in ci_check_s0_mc_reg_index()
4686 WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2)); in ci_initialize_mc_reg_table()
H A Dsi_dpm.c5469 *out_reg = MC_SEQ_WR_CTL_2_LP >> 2; in si_check_s0_mc_reg_index()
5556 WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2)); in si_initialize_mc_reg_table()
/dragonfly/sys/dev/drm/amd/amdgpu/
H A Dsi_dpm.c5924 *out_reg = MC_SEQ_WR_CTL_2_LP; in si_check_s0_mc_reg_index()
6011 WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2)); in si_initialize_mc_reg_table()