Home
last modified time | relevance | path

Searched refs:dppclk_khz (Results 1 – 6 of 6) sorted by relevance

/dragonfly/sys/dev/drm/amd/display/dc/dce/
H A Ddce_clocks.c493 bool request_dpp_div = new_clocks->dispclk_khz > new_clocks->dppclk_khz; in dcn1_determine_dppclk_threshold()
496 bool cur_dpp_div = dccg->clks.dispclk_khz > dccg->clks.dppclk_khz; in dcn1_determine_dppclk_threshold()
541 bool request_dpp_div = new_clocks->dispclk_khz > new_clocks->dppclk_khz; in dcn1_ramp_up_dispclk_with_dpp()
565 dccg->clks.dppclk_khz = new_clocks->dppclk_khz; in dcn1_ramp_up_dispclk_with_dpp()
/dragonfly/sys/dev/drm/amd/display/dc/core/
H A Ddc_debug.c356 context->bw.dcn.clk.dppclk_khz, in context_clock_trace()
364 context->bw.dcn.clk.dppclk_khz, in context_clock_trace()
/dragonfly/sys/dev/drm/amd/display/dc/inc/
H A Dcore_types.h177 int dppclk_khz; member
/dragonfly/sys/dev/drm/amd/display/dc/
H A Ddc.h205 int dppclk_khz; member
/dragonfly/sys/dev/drm/amd/display/dc/dcn10/
H A Ddcn10_hw_sequencer.c347 dc->current_state->bw.dcn.clk.dppclk_khz, in dcn10_log_hw_state()
2019 bool should_divided_by_2 = context->bw.dcn.clk.dppclk_khz <= in update_dchubp_dpp()
2027 dc->res_pool->dccg->clks.dppclk_khz = should_divided_by_2 ? in update_dchubp_dpp()
/dragonfly/sys/dev/drm/amd/display/dc/calcs/
H A Ddcn_calcs.c1061 context->bw.dcn.clk.dppclk_khz = context->bw.dcn.clk.dispclk_khz / v->dispclk_dppclk_ratio; in dcn_validate_bandwidth()
1303 dc, DM_PP_CLOCK_TYPE_DPPCLK, clocks->dppclk_khz); in dcn_find_dcfclk_suits_all()