Home
last modified time | relevance | path

Searched refs:max_dispclk (Results 1 – 3 of 3) sorted by relevance

/dragonfly/sys/dev/drm/amd/display/dc/calcs/
H A Ddcn_calcs.c663 v->max_dispclk[0] = v->max_dppclk_vmin0p65; in hack_disable_optional_pipe_split()
808 v->max_dispclk[5] = v->max_dispclk_vmax0p9; in dcn_validate_bandwidth()
809 v->max_dispclk[4] = v->max_dispclk_vmax0p9; in dcn_validate_bandwidth()
810 v->max_dispclk[3] = v->max_dispclk_vmax0p9; in dcn_validate_bandwidth()
811 v->max_dispclk[2] = v->max_dispclk_vnom0p8; in dcn_validate_bandwidth()
812 v->max_dispclk[1] = v->max_dispclk_vmid0p72; in dcn_validate_bandwidth()
813 v->max_dispclk[0] = v->max_dispclk_vmin0p65; in dcn_validate_bandwidth()
H A Ddcn_calc_auto.c451 …if (v->min_dispclk_using_single_dpp <=dcn_bw_min2(v->max_dispclk[i], (j + 1) * v->max_dppclk[i]) &… in mode_support_and_system_configuration()
455 …else if (v->min_dispclk_using_dual_dpp <=dcn_bw_min2(v->max_dispclk[i], (j + 1) * v->max_dppclk[i]… in mode_support_and_system_configuration()
480 … if (v->min_dispclk_using_single_dpp >dcn_bw_min2(v->max_dispclk[i], (j + 1) * v->max_dppclk[i])) { in mode_support_and_system_configuration()
487 … if (v->min_dispclk_using_dual_dpp >dcn_bw_min2(v->max_dispclk[i], (j + 1) * v->max_dppclk[i])) { in mode_support_and_system_configuration()
1189 if (v->dispclk_without_ramping > v->max_dispclk[number_of_states]) { in dispclkdppclkdcfclk_deep_sleep_prefetch_parameters_watermarks_and_performance_calculation()
1192 else if (v->dispclk_with_ramping > v->max_dispclk[number_of_states]) { in dispclkdppclkdcfclk_deep_sleep_prefetch_parameters_watermarks_and_performance_calculation()
1193 v->dispclk = v->max_dispclk[number_of_states]; in dispclkdppclkdcfclk_deep_sleep_prefetch_parameters_watermarks_and_performance_calculation()
/dragonfly/sys/dev/drm/amd/display/dc/inc/
H A Ddcn_calcs.h104 float max_dispclk[number_of_states_plus_one + 1]; member