Home
last modified time | relevance | path

Searched refs:max_handles (Results 1 – 11 of 11) sorted by relevance

/dragonfly/sys/dev/drm/radeon/
H A Dradeon_uvd.c138 rdev->uvd.max_handles = RADEON_DEFAULT_UVD_HANDLES; in radeon_uvd_init()
166 rdev->uvd.max_handles = RADEON_MAX_UVD_HANDLES; in radeon_uvd_init()
186 RADEON_UVD_SESSION_SIZE * rdev->uvd.max_handles; in radeon_uvd_init()
219 for (i = 0; i < rdev->uvd.max_handles; ++i) { in radeon_uvd_init()
256 for (i = 0; i < rdev->uvd.max_handles; ++i) { in radeon_uvd_suspend()
331 for (i = 0; i < rdev->uvd.max_handles; ++i) { in radeon_uvd_free_handles()
516 for (i = 0; i < p->rdev->uvd.max_handles; ++i) { in radeon_uvd_cs_msg()
542 for (i = 0; i < p->rdev->uvd.max_handles; ++i) { in radeon_uvd_cs_msg()
557 for (i = 0; i < p->rdev->uvd.max_handles; ++i) in radeon_uvd_cs_msg()
859 for (i = 0; i < rdev->uvd.max_handles; ++i) { in radeon_uvd_count_handles()
H A Duvd_v4_2.c62 (RADEON_UVD_SESSION_SIZE * rdev->uvd.max_handles)) >> 3; in uvd_v4_2_resume()
75 WREG32(UVD_GP_SCRATCH4, rdev->uvd.max_handles); in uvd_v4_2_resume()
H A Duvd_v2_2.c125 (RADEON_UVD_SESSION_SIZE * rdev->uvd.max_handles)) >> 3; in uvd_v2_2_resume()
H A Duvd_v1_0.c133 (RADEON_UVD_SESSION_SIZE * rdev->uvd.max_handles)) >> 3; in uvd_v1_0_resume()
H A Dradeon.h1684 unsigned max_handles; member
/dragonfly/sys/dev/drm/amd/amdgpu/
H A Damdgpu_uvd.c205 adev->uvd.max_handles = AMDGPU_DEFAULT_UVD_HANDLES; in amdgpu_uvd_sw_init()
226 adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES; in amdgpu_uvd_sw_init()
245 adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES; in amdgpu_uvd_sw_init()
267 for (i = 0; i < adev->uvd.max_handles; ++i) { in amdgpu_uvd_sw_init()
354 for (i = 0; i < adev->uvd.max_handles; ++i) in amdgpu_uvd_suspend()
358 if (i == adev->uvd.max_handles) in amdgpu_uvd_suspend()
424 for (i = 0; i < adev->uvd.max_handles; ++i) { in amdgpu_uvd_free_handles()
744 for (i = 0; i < adev->uvd.max_handles; ++i) { in amdgpu_uvd_cs_msg()
768 for (i = 0; i < adev->uvd.max_handles; ++i) { in amdgpu_uvd_cs_msg()
783 for (i = 0; i < adev->uvd.max_handles; ++i) in amdgpu_uvd_cs_msg()
[all …]
H A Damdgpu_uvd.h57 unsigned max_handles; member
H A Duvd_v6_0.c617 (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles); in uvd_v6_0_mc_resume()
625 WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles); in uvd_v6_0_mc_resume()
H A Duvd_v5_0.c278 (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles); in uvd_v5_0_mc_resume()
H A Duvd_v7_0.c710 WREG32_SOC15(UVD, i, mmUVD_GP_SCRATCH4, adev->uvd.max_handles); in uvd_v7_0_mc_resume()
842 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_GP_SCRATCH4), adev->uvd.max_handles); in uvd_v7_0_sriov_start()
H A Damdgpu_kms.c705 handle.uvd_max_handles = adev->uvd.max_handles; in amdgpu_info_ioctl()