Home
last modified time | relevance | path

Searched refs:mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED10 (Results 1 – 5 of 5) sorted by relevance

/dragonfly/sys/dev/drm/amd/include/asic_reg/dce/
H A Ddce_10_0_d.h1765 #define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED10 0x48ca macro
H A Ddce_11_0_d.h1615 #define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED10 0x48ca macro
H A Ddce_11_2_d.h1716 #define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED10 0x48ca macro
H A Ddce_12_0_offset.h12038 #define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED10 macro
/dragonfly/sys/dev/drm/amd/include/asic_reg/dcn/
H A Ddcn_1_0_offset.h10655 #define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED10 macro