Home
last modified time | relevance | path

Searched refs:mmMC_VM_L2_PERFCOUNTER1_CFG_BASE_IDX (Results 1 – 6 of 6) sorted by relevance

/dragonfly/sys/dev/drm/amd/include/asic_reg/mmhub/
H A Dmmhub_1_0_offset.h1737 #define mmMC_VM_L2_PERFCOUNTER1_CFG_BASE_IDX macro
H A Dmmhub_9_1_offset.h1769 #define mmMC_VM_L2_PERFCOUNTER1_CFG_BASE_IDX macro
H A Dmmhub_9_3_0_offset.h1753 #define mmMC_VM_L2_PERFCOUNTER1_CFG_BASE_IDX macro
/dragonfly/sys/dev/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_offset.h5882 #define mmMC_VM_L2_PERFCOUNTER1_CFG_BASE_IDX macro
H A Dgc_9_1_offset.h6161 #define mmMC_VM_L2_PERFCOUNTER1_CFG_BASE_IDX macro
H A Dgc_9_2_1_offset.h6125 #define mmMC_VM_L2_PERFCOUNTER1_CFG_BASE_IDX macro