1 /*- 2 * SPDX-License-Identifier: BSD-2-Clause 3 * 4 * Copyright 2008-2013 Solarflare Communications Inc. All rights reserved. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS AND 16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 25 * SUCH DAMAGE. 26 */ 27 28 #ifndef _SIENA_MC_DRIVER_PCOL_H 29 #define _SIENA_MC_DRIVER_PCOL_H 30 31 /* Values to be written into FMCR_CZ_RESET_STATE_REG to control boot. */ 32 /* Power-on reset state */ 33 #define MC_FW_STATE_POR (1) 34 /* If this is set in MC_RESET_STATE_REG then it should be 35 * possible to jump into IMEM without loading code from flash. */ 36 #define MC_FW_WARM_BOOT_OK (2) 37 /* The MC main image has started to boot. */ 38 #define MC_FW_STATE_BOOTING (4) 39 /* The Scheduler has started. */ 40 #define MC_FW_STATE_SCHED (8) 41 /* If this is set in MC_RESET_STATE_REG then it should be 42 * possible to jump into IMEM without loading code from flash. 43 * Unlike a warm boot, assume DMEM has been reloaded, so that 44 * the MC persistent data must be reinitialised. */ 45 #define MC_FW_TEPID_BOOT_OK (16) 46 /* We have entered the main firmware via recovery mode. This 47 * means that MC persistent data must be reinitialised, but that 48 * we shouldn't touch PCIe config. */ 49 #define MC_FW_RECOVERY_MODE_PCIE_INIT_OK (32) 50 /* BIST state has been initialized */ 51 #define MC_FW_BIST_INIT_OK (128) 52 53 /* Siena MC shared memmory offsets */ 54 /* The 'doorbell' addresses are hard-wired to alert the MC when written */ 55 #define MC_SMEM_P0_DOORBELL_OFST 0x000 56 #define MC_SMEM_P1_DOORBELL_OFST 0x004 57 /* The rest of these are firmware-defined */ 58 #define MC_SMEM_P0_PDU_OFST 0x008 59 #define MC_SMEM_P1_PDU_OFST 0x108 60 #define MC_SMEM_PDU_LEN 0x100 61 #define MC_SMEM_P0_PTP_TIME_OFST 0x7f0 62 #define MC_SMEM_P0_STATUS_OFST 0x7f8 63 #define MC_SMEM_P1_STATUS_OFST 0x7fc 64 65 /* Values to be written to the per-port status dword in shared 66 * memory on reboot and assert */ 67 #define MC_STATUS_DWORD_REBOOT (0xb007b007) 68 #define MC_STATUS_DWORD_ASSERT (0xdeaddead) 69 70 /* Check whether an mcfw version (in host order) belongs to a bootloader */ 71 #define MC_FW_VERSION_IS_BOOTLOADER(_v) (((_v) >> 16) == 0xb007) 72 73 /* The current version of the MCDI protocol. 74 * 75 * Note that the ROM burnt into the card only talks V0, so at the very 76 * least every driver must support version 0 and MCDI_PCOL_VERSION 77 */ 78 #ifdef WITH_MCDI_V2 79 #define MCDI_PCOL_VERSION 2 80 #else 81 #define MCDI_PCOL_VERSION 1 82 #endif 83 84 /* Unused commands: 0x23, 0x27, 0x30, 0x31 */ 85 86 /* MCDI version 1 87 * 88 * Each MCDI request starts with an MCDI_HEADER, which is a 32bit 89 * structure, filled in by the client. 90 * 91 * 0 7 8 16 20 22 23 24 31 92 * | CODE | R | LEN | SEQ | Rsvd | E | R | XFLAGS | 93 * | | | 94 * | | \--- Response 95 * | \------- Error 96 * \------------------------------ Resync (always set) 97 * 98 * The client writes it's request into MC shared memory, and rings the 99 * doorbell. Each request is completed by either by the MC writting 100 * back into shared memory, or by writting out an event. 101 * 102 * All MCDI commands support completion by shared memory response. Each 103 * request may also contain additional data (accounted for by HEADER.LEN), 104 * and some response's may also contain additional data (again, accounted 105 * for by HEADER.LEN). 106 * 107 * Some MCDI commands support completion by event, in which any associated 108 * response data is included in the event. 109 * 110 * The protocol requires one response to be delivered for every request, a 111 * request should not be sent unless the response for the previous request 112 * has been received (either by polling shared memory, or by receiving 113 * an event). 114 */ 115 116 /** Request/Response structure */ 117 #define MCDI_HEADER_OFST 0 118 #define MCDI_HEADER_CODE_LBN 0 119 #define MCDI_HEADER_CODE_WIDTH 7 120 #define MCDI_HEADER_RESYNC_LBN 7 121 #define MCDI_HEADER_RESYNC_WIDTH 1 122 #define MCDI_HEADER_DATALEN_LBN 8 123 #define MCDI_HEADER_DATALEN_WIDTH 8 124 #define MCDI_HEADER_SEQ_LBN 16 125 #define MCDI_HEADER_SEQ_WIDTH 4 126 #define MCDI_HEADER_RSVD_LBN 20 127 #define MCDI_HEADER_RSVD_WIDTH 1 128 #define MCDI_HEADER_NOT_EPOCH_LBN 21 129 #define MCDI_HEADER_NOT_EPOCH_WIDTH 1 130 #define MCDI_HEADER_ERROR_LBN 22 131 #define MCDI_HEADER_ERROR_WIDTH 1 132 #define MCDI_HEADER_RESPONSE_LBN 23 133 #define MCDI_HEADER_RESPONSE_WIDTH 1 134 #define MCDI_HEADER_XFLAGS_LBN 24 135 #define MCDI_HEADER_XFLAGS_WIDTH 8 136 /* Request response using event */ 137 #define MCDI_HEADER_XFLAGS_EVREQ 0x01 138 /* Request (and signal) early doorbell return */ 139 #define MCDI_HEADER_XFLAGS_DBRET 0x02 140 141 /* Maximum number of payload bytes */ 142 #define MCDI_CTL_SDU_LEN_MAX_V1 0xfc 143 #define MCDI_CTL_SDU_LEN_MAX_V2 0x400 144 145 #ifdef WITH_MCDI_V2 146 #define MCDI_CTL_SDU_LEN_MAX MCDI_CTL_SDU_LEN_MAX_V2 147 #else 148 #define MCDI_CTL_SDU_LEN_MAX MCDI_CTL_SDU_LEN_MAX_V1 149 #endif 150 151 /* The MC can generate events for two reasons: 152 * - To advance a shared memory request if XFLAGS_EVREQ was set 153 * - As a notification (link state, i2c event), controlled 154 * via MC_CMD_LOG_CTRL 155 * 156 * Both events share a common structure: 157 * 158 * 0 32 33 36 44 52 60 159 * | Data | Cont | Level | Src | Code | Rsvd | 160 * | 161 * \ There is another event pending in this notification 162 * 163 * If Code==CMDDONE, then the fields are further interpreted as: 164 * 165 * - LEVEL==INFO Command succeeded 166 * - LEVEL==ERR Command failed 167 * 168 * 0 8 16 24 32 169 * | Seq | Datalen | Errno | Rsvd | 170 * 171 * These fields are taken directly out of the standard MCDI header, i.e., 172 * LEVEL==ERR, Datalen == 0 => Reboot 173 * 174 * Events can be squirted out of the UART (using LOG_CTRL) without a 175 * MCDI header. An event can be distinguished from a MCDI response by 176 * examining the first byte which is 0xc0. This corresponds to the 177 * non-existent MCDI command MC_CMD_DEBUG_LOG. 178 * 179 * 0 7 8 180 * | command | Resync | = 0xc0 181 * 182 * Since the event is written in big-endian byte order, this works 183 * providing bits 56-63 of the event are 0xc0. 184 * 185 * 56 60 63 186 * | Rsvd | Code | = 0xc0 187 * 188 * Which means for convenience the event code is 0xc for all MC 189 * generated events. 190 */ 191 #define FSE_AZ_EV_CODE_MCDI_EVRESPONSE 0xc 192 193 /* Operation not permitted. */ 194 #define MC_CMD_ERR_EPERM 1 195 /* Non-existent command target */ 196 #define MC_CMD_ERR_ENOENT 2 197 /* assert() has killed the MC */ 198 #define MC_CMD_ERR_EINTR 4 199 /* I/O failure */ 200 #define MC_CMD_ERR_EIO 5 201 /* Already exists */ 202 #define MC_CMD_ERR_EEXIST 6 203 /* Try again */ 204 #define MC_CMD_ERR_EAGAIN 11 205 /* Out of memory */ 206 #define MC_CMD_ERR_ENOMEM 12 207 /* Caller does not hold required locks */ 208 #define MC_CMD_ERR_EACCES 13 209 /* Resource is currently unavailable (e.g. lock contention) */ 210 #define MC_CMD_ERR_EBUSY 16 211 /* No such device */ 212 #define MC_CMD_ERR_ENODEV 19 213 /* Invalid argument to target */ 214 #define MC_CMD_ERR_EINVAL 22 215 /* Broken pipe */ 216 #define MC_CMD_ERR_EPIPE 32 217 /* Read-only */ 218 #define MC_CMD_ERR_EROFS 30 219 /* Out of range */ 220 #define MC_CMD_ERR_ERANGE 34 221 /* Non-recursive resource is already acquired */ 222 #define MC_CMD_ERR_EDEADLK 35 223 /* Operation not implemented */ 224 #define MC_CMD_ERR_ENOSYS 38 225 /* Operation timed out */ 226 #define MC_CMD_ERR_ETIME 62 227 /* Link has been severed */ 228 #define MC_CMD_ERR_ENOLINK 67 229 /* Protocol error */ 230 #define MC_CMD_ERR_EPROTO 71 231 /* Operation not supported */ 232 #define MC_CMD_ERR_ENOTSUP 95 233 /* Address not available */ 234 #define MC_CMD_ERR_EADDRNOTAVAIL 99 235 /* Not connected */ 236 #define MC_CMD_ERR_ENOTCONN 107 237 /* Operation already in progress */ 238 #define MC_CMD_ERR_EALREADY 114 239 240 /* Resource allocation failed. */ 241 #define MC_CMD_ERR_ALLOC_FAIL 0x1000 242 /* V-adaptor not found. */ 243 #define MC_CMD_ERR_NO_VADAPTOR 0x1001 244 /* EVB port not found. */ 245 #define MC_CMD_ERR_NO_EVB_PORT 0x1002 246 /* V-switch not found. */ 247 #define MC_CMD_ERR_NO_VSWITCH 0x1003 248 /* Too many VLAN tags. */ 249 #define MC_CMD_ERR_VLAN_LIMIT 0x1004 250 /* Bad PCI function number. */ 251 #define MC_CMD_ERR_BAD_PCI_FUNC 0x1005 252 /* Invalid VLAN mode. */ 253 #define MC_CMD_ERR_BAD_VLAN_MODE 0x1006 254 /* Invalid v-switch type. */ 255 #define MC_CMD_ERR_BAD_VSWITCH_TYPE 0x1007 256 /* Invalid v-port type. */ 257 #define MC_CMD_ERR_BAD_VPORT_TYPE 0x1008 258 /* MAC address exists. */ 259 #define MC_CMD_ERR_MAC_EXIST 0x1009 260 /* Slave core not present */ 261 #define MC_CMD_ERR_SLAVE_NOT_PRESENT 0x100a 262 /* The datapath is disabled. */ 263 #define MC_CMD_ERR_DATAPATH_DISABLED 0x100b 264 /* The requesting client is not a function */ 265 #define MC_CMD_ERR_CLIENT_NOT_FN 0x100c 266 /* The requested operation might require the 267 command to be passed between MCs, and the 268 transport doesn't support that. Should 269 only ever been seen over the UART. */ 270 #define MC_CMD_ERR_TRANSPORT_NOPROXY 0x100d 271 /* VLAN tag(s) exists */ 272 #define MC_CMD_ERR_VLAN_EXIST 0x100e 273 /* No MAC address assigned to an EVB port */ 274 #define MC_CMD_ERR_NO_MAC_ADDR 0x100f 275 /* Notifies the driver that the request has been relayed 276 * to an admin function for authorization. The driver should 277 * wait for a PROXY_RESPONSE event and then resend its request. 278 * This error code is followed by a 32-bit handle that 279 * helps matching it with the respective PROXY_RESPONSE event. */ 280 #define MC_CMD_ERR_PROXY_PENDING 0x1010 281 #define MC_CMD_ERR_PROXY_PENDING_HANDLE_OFST 4 282 /* The request cannot be passed for authorization because 283 * another request from the same function is currently being 284 * authorized. The drvier should try again later. */ 285 #define MC_CMD_ERR_PROXY_INPROGRESS 0x1011 286 /* Returned by MC_CMD_PROXY_COMPLETE if the caller is not the function 287 * that has enabled proxying or BLOCK_INDEX points to a function that 288 * doesn't await an authorization. */ 289 #define MC_CMD_ERR_PROXY_UNEXPECTED 0x1012 290 /* This code is currently only used internally in FW. Its meaning is that 291 * an operation failed due to lack of SR-IOV privilege. 292 * Normally it is translated to EPERM by send_cmd_err(), 293 * but it may also be used to trigger some special mechanism 294 * for handling such case, e.g. to relay the failed request 295 * to a designated admin function for authorization. */ 296 #define MC_CMD_ERR_NO_PRIVILEGE 0x1013 297 /* Workaround 26807 could not be turned on/off because some functions 298 * have already installed filters. See the comment at 299 * MC_CMD_WORKAROUND_BUG26807. 300 * May also returned for other operations such as sub-variant switching. */ 301 #define MC_CMD_ERR_FILTERS_PRESENT 0x1014 302 /* The clock whose frequency you've attempted to set set 303 * doesn't exist on this NIC */ 304 #define MC_CMD_ERR_NO_CLOCK 0x1015 305 /* Returned by MC_CMD_TESTASSERT if the action that should 306 * have caused an assertion failed to do so. */ 307 #define MC_CMD_ERR_UNREACHABLE 0x1016 308 /* This command needs to be processed in the background but there were no 309 * resources to do so. Send it again after a command has completed. */ 310 #define MC_CMD_ERR_QUEUE_FULL 0x1017 311 /* The operation could not be completed because the PCIe link has gone 312 * away. This error code is never expected to be returned over the TLP 313 * transport. */ 314 #define MC_CMD_ERR_NO_PCIE 0x1018 315 /* The operation could not be completed because the datapath has gone 316 * away. This is distinct from MC_CMD_ERR_DATAPATH_DISABLED in that the 317 * datapath absence may be temporary*/ 318 #define MC_CMD_ERR_NO_DATAPATH 0x1019 319 /* The operation could not complete because some VIs are allocated */ 320 #define MC_CMD_ERR_VIS_PRESENT 0x101a 321 /* The operation could not complete because some PIO buffers are allocated */ 322 #define MC_CMD_ERR_PIOBUFS_PRESENT 0x101b 323 324 #define MC_CMD_ERR_CODE_OFST 0 325 326 /* We define 8 "escape" commands to allow 327 for command number space extension */ 328 329 #define MC_CMD_CMD_SPACE_ESCAPE_0 0x78 330 #define MC_CMD_CMD_SPACE_ESCAPE_1 0x79 331 #define MC_CMD_CMD_SPACE_ESCAPE_2 0x7A 332 #define MC_CMD_CMD_SPACE_ESCAPE_3 0x7B 333 #define MC_CMD_CMD_SPACE_ESCAPE_4 0x7C 334 #define MC_CMD_CMD_SPACE_ESCAPE_5 0x7D 335 #define MC_CMD_CMD_SPACE_ESCAPE_6 0x7E 336 #define MC_CMD_CMD_SPACE_ESCAPE_7 0x7F 337 338 /* Vectors in the boot ROM */ 339 /* Point to the copycode entry point. */ 340 #define SIENA_MC_BOOTROM_COPYCODE_VEC (0x800 - 3 * 0x4) 341 #define HUNT_MC_BOOTROM_COPYCODE_VEC (0x8000 - 3 * 0x4) 342 #define MEDFORD_MC_BOOTROM_COPYCODE_VEC (0x10000 - 3 * 0x4) 343 /* Points to the recovery mode entry point. Misnamed but kept for compatibility. */ 344 #define SIENA_MC_BOOTROM_NOFLASH_VEC (0x800 - 2 * 0x4) 345 #define HUNT_MC_BOOTROM_NOFLASH_VEC (0x8000 - 2 * 0x4) 346 #define MEDFORD_MC_BOOTROM_NOFLASH_VEC (0x10000 - 2 * 0x4) 347 /* Points to the recovery mode entry point. Same as above, but the right name. */ 348 #define SIENA_MC_BOOTROM_RECOVERY_VEC (0x800 - 2 * 0x4) 349 #define HUNT_MC_BOOTROM_RECOVERY_VEC (0x8000 - 2 * 0x4) 350 #define MEDFORD_MC_BOOTROM_RECOVERY_VEC (0x10000 - 2 * 0x4) 351 352 /* Points to noflash mode entry point. */ 353 #define MEDFORD_MC_BOOTROM_REAL_NOFLASH_VEC (0x10000 - 4 * 0x4) 354 355 /* The command set exported by the boot ROM (MCDI v0) */ 356 #define MC_CMD_GET_VERSION_V0_SUPPORTED_FUNCS { \ 357 (1 << MC_CMD_READ32) | \ 358 (1 << MC_CMD_WRITE32) | \ 359 (1 << MC_CMD_COPYCODE) | \ 360 (1 << MC_CMD_GET_VERSION), \ 361 0, 0, 0 } 362 363 #define MC_CMD_SENSOR_INFO_OUT_OFFSET_OFST(_x) \ 364 (MC_CMD_SENSOR_ENTRY_OFST + (_x)) 365 366 #define MC_CMD_DBI_WRITE_IN_ADDRESS_OFST(n) \ 367 (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \ 368 MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST + \ 369 (n) * MC_CMD_DBIWROP_TYPEDEF_LEN) 370 371 #define MC_CMD_DBI_WRITE_IN_BYTE_MASK_OFST(n) \ 372 (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \ 373 MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_OFST + \ 374 (n) * MC_CMD_DBIWROP_TYPEDEF_LEN) 375 376 #define MC_CMD_DBI_WRITE_IN_VALUE_OFST(n) \ 377 (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \ 378 MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST + \ 379 (n) * MC_CMD_DBIWROP_TYPEDEF_LEN) 380 381 /* This may be ORed with an EVB_PORT_ID_xxx constant to pass a non-default 382 * stack ID (which must be in the range 1-255) along with an EVB port ID. 383 */ 384 #define EVB_STACK_ID(n) (((n) & 0xff) << 16) 385 386 #ifdef WITH_MCDI_V2 387 388 /* Version 2 adds an optional argument to error returns: the errno value 389 * may be followed by the (0-based) number of the first argument that 390 * could not be processed. 391 */ 392 #define MC_CMD_ERR_ARG_OFST 4 393 394 /* No space */ 395 #define MC_CMD_ERR_ENOSPC 28 396 397 #endif 398 399 /* MCDI_EVENT structuredef */ 400 #define MCDI_EVENT_LEN 8 401 #define MCDI_EVENT_CONT_LBN 32 402 #define MCDI_EVENT_CONT_WIDTH 1 403 #define MCDI_EVENT_LEVEL_LBN 33 404 #define MCDI_EVENT_LEVEL_WIDTH 3 405 /* enum: Info. */ 406 #define MCDI_EVENT_LEVEL_INFO 0x0 407 /* enum: Warning. */ 408 #define MCDI_EVENT_LEVEL_WARN 0x1 409 /* enum: Error. */ 410 #define MCDI_EVENT_LEVEL_ERR 0x2 411 /* enum: Fatal. */ 412 #define MCDI_EVENT_LEVEL_FATAL 0x3 413 #define MCDI_EVENT_DATA_OFST 0 414 #define MCDI_EVENT_DATA_LEN 4 415 #define MCDI_EVENT_CMDDONE_SEQ_LBN 0 416 #define MCDI_EVENT_CMDDONE_SEQ_WIDTH 8 417 #define MCDI_EVENT_CMDDONE_DATALEN_LBN 8 418 #define MCDI_EVENT_CMDDONE_DATALEN_WIDTH 8 419 #define MCDI_EVENT_CMDDONE_ERRNO_LBN 16 420 #define MCDI_EVENT_CMDDONE_ERRNO_WIDTH 8 421 #define MCDI_EVENT_LINKCHANGE_LP_CAP_LBN 0 422 #define MCDI_EVENT_LINKCHANGE_LP_CAP_WIDTH 16 423 #define MCDI_EVENT_LINKCHANGE_SPEED_LBN 16 424 #define MCDI_EVENT_LINKCHANGE_SPEED_WIDTH 4 425 /* enum: Link is down or link speed could not be determined */ 426 #define MCDI_EVENT_LINKCHANGE_SPEED_UNKNOWN 0x0 427 /* enum: 100Mbs */ 428 #define MCDI_EVENT_LINKCHANGE_SPEED_100M 0x1 429 /* enum: 1Gbs */ 430 #define MCDI_EVENT_LINKCHANGE_SPEED_1G 0x2 431 /* enum: 10Gbs */ 432 #define MCDI_EVENT_LINKCHANGE_SPEED_10G 0x3 433 /* enum: 40Gbs */ 434 #define MCDI_EVENT_LINKCHANGE_SPEED_40G 0x4 435 /* enum: 25Gbs */ 436 #define MCDI_EVENT_LINKCHANGE_SPEED_25G 0x5 437 /* enum: 50Gbs */ 438 #define MCDI_EVENT_LINKCHANGE_SPEED_50G 0x6 439 /* enum: 100Gbs */ 440 #define MCDI_EVENT_LINKCHANGE_SPEED_100G 0x7 441 #define MCDI_EVENT_LINKCHANGE_FCNTL_LBN 20 442 #define MCDI_EVENT_LINKCHANGE_FCNTL_WIDTH 4 443 #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_LBN 24 444 #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_WIDTH 8 445 #define MCDI_EVENT_SENSOREVT_MONITOR_LBN 0 446 #define MCDI_EVENT_SENSOREVT_MONITOR_WIDTH 8 447 #define MCDI_EVENT_SENSOREVT_STATE_LBN 8 448 #define MCDI_EVENT_SENSOREVT_STATE_WIDTH 8 449 #define MCDI_EVENT_SENSOREVT_VALUE_LBN 16 450 #define MCDI_EVENT_SENSOREVT_VALUE_WIDTH 16 451 #define MCDI_EVENT_FWALERT_DATA_LBN 8 452 #define MCDI_EVENT_FWALERT_DATA_WIDTH 24 453 #define MCDI_EVENT_FWALERT_REASON_LBN 0 454 #define MCDI_EVENT_FWALERT_REASON_WIDTH 8 455 /* enum: SRAM Access. */ 456 #define MCDI_EVENT_FWALERT_REASON_SRAM_ACCESS 0x1 457 #define MCDI_EVENT_FLR_VF_LBN 0 458 #define MCDI_EVENT_FLR_VF_WIDTH 8 459 #define MCDI_EVENT_TX_ERR_TXQ_LBN 0 460 #define MCDI_EVENT_TX_ERR_TXQ_WIDTH 12 461 #define MCDI_EVENT_TX_ERR_TYPE_LBN 12 462 #define MCDI_EVENT_TX_ERR_TYPE_WIDTH 4 463 /* enum: Descriptor loader reported failure */ 464 #define MCDI_EVENT_TX_ERR_DL_FAIL 0x1 465 /* enum: Descriptor ring empty and no EOP seen for packet */ 466 #define MCDI_EVENT_TX_ERR_NO_EOP 0x2 467 /* enum: Overlength packet */ 468 #define MCDI_EVENT_TX_ERR_2BIG 0x3 469 /* enum: Malformed option descriptor */ 470 #define MCDI_EVENT_TX_BAD_OPTDESC 0x5 471 /* enum: Option descriptor part way through a packet */ 472 #define MCDI_EVENT_TX_OPT_IN_PKT 0x8 473 /* enum: DMA or PIO data access error */ 474 #define MCDI_EVENT_TX_ERR_BAD_DMA_OR_PIO 0x9 475 #define MCDI_EVENT_TX_ERR_INFO_LBN 16 476 #define MCDI_EVENT_TX_ERR_INFO_WIDTH 16 477 #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_LBN 12 478 #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_WIDTH 1 479 #define MCDI_EVENT_TX_FLUSH_TXQ_LBN 0 480 #define MCDI_EVENT_TX_FLUSH_TXQ_WIDTH 12 481 #define MCDI_EVENT_PTP_ERR_TYPE_LBN 0 482 #define MCDI_EVENT_PTP_ERR_TYPE_WIDTH 8 483 /* enum: PLL lost lock */ 484 #define MCDI_EVENT_PTP_ERR_PLL_LOST 0x1 485 /* enum: Filter overflow (PDMA) */ 486 #define MCDI_EVENT_PTP_ERR_FILTER 0x2 487 /* enum: FIFO overflow (FPGA) */ 488 #define MCDI_EVENT_PTP_ERR_FIFO 0x3 489 /* enum: Merge queue overflow */ 490 #define MCDI_EVENT_PTP_ERR_QUEUE 0x4 491 #define MCDI_EVENT_AOE_ERR_TYPE_LBN 0 492 #define MCDI_EVENT_AOE_ERR_TYPE_WIDTH 8 493 /* enum: AOE failed to load - no valid image? */ 494 #define MCDI_EVENT_AOE_NO_LOAD 0x1 495 /* enum: AOE FC reported an exception */ 496 #define MCDI_EVENT_AOE_FC_ASSERT 0x2 497 /* enum: AOE FC watchdogged */ 498 #define MCDI_EVENT_AOE_FC_WATCHDOG 0x3 499 /* enum: AOE FC failed to start */ 500 #define MCDI_EVENT_AOE_FC_NO_START 0x4 501 /* enum: Generic AOE fault - likely to have been reported via other means too 502 * but intended for use by aoex driver. 503 */ 504 #define MCDI_EVENT_AOE_FAULT 0x5 505 /* enum: Results of reprogramming the CPLD (status in AOE_ERR_DATA) */ 506 #define MCDI_EVENT_AOE_CPLD_REPROGRAMMED 0x6 507 /* enum: AOE loaded successfully */ 508 #define MCDI_EVENT_AOE_LOAD 0x7 509 /* enum: AOE DMA operation completed (LSB of HOST_HANDLE in AOE_ERR_DATA) */ 510 #define MCDI_EVENT_AOE_DMA 0x8 511 /* enum: AOE byteblaster connected/disconnected (Connection status in 512 * AOE_ERR_DATA) 513 */ 514 #define MCDI_EVENT_AOE_BYTEBLASTER 0x9 515 /* enum: DDR ECC status update */ 516 #define MCDI_EVENT_AOE_DDR_ECC_STATUS 0xa 517 /* enum: PTP status update */ 518 #define MCDI_EVENT_AOE_PTP_STATUS 0xb 519 /* enum: FPGA header incorrect */ 520 #define MCDI_EVENT_AOE_FPGA_LOAD_HEADER_ERR 0xc 521 /* enum: FPGA Powered Off due to error in powering up FPGA */ 522 #define MCDI_EVENT_AOE_FPGA_POWER_OFF 0xd 523 /* enum: AOE FPGA load failed due to MC to MUM communication failure */ 524 #define MCDI_EVENT_AOE_FPGA_LOAD_FAILED 0xe 525 /* enum: Notify that invalid flash type detected */ 526 #define MCDI_EVENT_AOE_INVALID_FPGA_FLASH_TYPE 0xf 527 /* enum: Notify that the attempt to run FPGA Controller firmware timedout */ 528 #define MCDI_EVENT_AOE_FC_RUN_TIMEDOUT 0x10 529 /* enum: Failure to probe one or more FPGA boot flash chips */ 530 #define MCDI_EVENT_AOE_FPGA_BOOT_FLASH_INVALID 0x11 531 /* enum: FPGA boot-flash contains an invalid image header */ 532 #define MCDI_EVENT_AOE_FPGA_BOOT_FLASH_HDR_INVALID 0x12 533 /* enum: Failed to program clocks required by the FPGA */ 534 #define MCDI_EVENT_AOE_FPGA_CLOCKS_PROGRAM_FAILED 0x13 535 /* enum: Notify that FPGA Controller is alive to serve MCDI requests */ 536 #define MCDI_EVENT_AOE_FC_RUNNING 0x14 537 #define MCDI_EVENT_AOE_ERR_DATA_LBN 8 538 #define MCDI_EVENT_AOE_ERR_DATA_WIDTH 8 539 #define MCDI_EVENT_AOE_ERR_FC_ASSERT_INFO_LBN 8 540 #define MCDI_EVENT_AOE_ERR_FC_ASSERT_INFO_WIDTH 8 541 /* enum: FC Assert happened, but the register information is not available */ 542 #define MCDI_EVENT_AOE_ERR_FC_ASSERT_SEEN 0x0 543 /* enum: The register information for FC Assert is ready for readinng by driver 544 */ 545 #define MCDI_EVENT_AOE_ERR_FC_ASSERT_DATA_READY 0x1 546 #define MCDI_EVENT_AOE_ERR_CODE_FPGA_HEADER_VERIFY_FAILED_LBN 8 547 #define MCDI_EVENT_AOE_ERR_CODE_FPGA_HEADER_VERIFY_FAILED_WIDTH 8 548 /* enum: Reading from NV failed */ 549 #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_NV_READ_FAIL 0x0 550 /* enum: Invalid Magic Number if FPGA header */ 551 #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_MAGIC_FAIL 0x1 552 /* enum: Invalid Silicon type detected in header */ 553 #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_SILICON_TYPE 0x2 554 /* enum: Unsupported VRatio */ 555 #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_VRATIO 0x3 556 /* enum: Unsupported DDR Type */ 557 #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_TYPE 0x4 558 /* enum: DDR Voltage out of supported range */ 559 #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_VOLTAGE 0x5 560 /* enum: Unsupported DDR speed */ 561 #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_SPEED 0x6 562 /* enum: Unsupported DDR size */ 563 #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_SIZE 0x7 564 /* enum: Unsupported DDR rank */ 565 #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_RANK 0x8 566 #define MCDI_EVENT_AOE_ERR_CODE_INVALID_FPGA_FLASH_TYPE_INFO_LBN 8 567 #define MCDI_EVENT_AOE_ERR_CODE_INVALID_FPGA_FLASH_TYPE_INFO_WIDTH 8 568 /* enum: Primary boot flash */ 569 #define MCDI_EVENT_AOE_FLASH_TYPE_BOOT_PRIMARY 0x0 570 /* enum: Secondary boot flash */ 571 #define MCDI_EVENT_AOE_FLASH_TYPE_BOOT_SECONDARY 0x1 572 #define MCDI_EVENT_AOE_ERR_CODE_FPGA_POWER_OFF_LBN 8 573 #define MCDI_EVENT_AOE_ERR_CODE_FPGA_POWER_OFF_WIDTH 8 574 #define MCDI_EVENT_AOE_ERR_CODE_FPGA_LOAD_FAILED_LBN 8 575 #define MCDI_EVENT_AOE_ERR_CODE_FPGA_LOAD_FAILED_WIDTH 8 576 #define MCDI_EVENT_RX_ERR_RXQ_LBN 0 577 #define MCDI_EVENT_RX_ERR_RXQ_WIDTH 12 578 #define MCDI_EVENT_RX_ERR_TYPE_LBN 12 579 #define MCDI_EVENT_RX_ERR_TYPE_WIDTH 4 580 #define MCDI_EVENT_RX_ERR_INFO_LBN 16 581 #define MCDI_EVENT_RX_ERR_INFO_WIDTH 16 582 #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_LBN 12 583 #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_WIDTH 1 584 #define MCDI_EVENT_RX_FLUSH_RXQ_LBN 0 585 #define MCDI_EVENT_RX_FLUSH_RXQ_WIDTH 12 586 #define MCDI_EVENT_MC_REBOOT_COUNT_LBN 0 587 #define MCDI_EVENT_MC_REBOOT_COUNT_WIDTH 16 588 #define MCDI_EVENT_MUM_ERR_TYPE_LBN 0 589 #define MCDI_EVENT_MUM_ERR_TYPE_WIDTH 8 590 /* enum: MUM failed to load - no valid image? */ 591 #define MCDI_EVENT_MUM_NO_LOAD 0x1 592 /* enum: MUM f/w reported an exception */ 593 #define MCDI_EVENT_MUM_ASSERT 0x2 594 /* enum: MUM not kicking watchdog */ 595 #define MCDI_EVENT_MUM_WATCHDOG 0x3 596 #define MCDI_EVENT_MUM_ERR_DATA_LBN 8 597 #define MCDI_EVENT_MUM_ERR_DATA_WIDTH 8 598 #define MCDI_EVENT_DBRET_SEQ_LBN 0 599 #define MCDI_EVENT_DBRET_SEQ_WIDTH 8 600 #define MCDI_EVENT_SUC_ERR_TYPE_LBN 0 601 #define MCDI_EVENT_SUC_ERR_TYPE_WIDTH 8 602 /* enum: Corrupted or bad SUC application. */ 603 #define MCDI_EVENT_SUC_BAD_APP 0x1 604 /* enum: SUC application reported an assert. */ 605 #define MCDI_EVENT_SUC_ASSERT 0x2 606 /* enum: SUC application reported an exception. */ 607 #define MCDI_EVENT_SUC_EXCEPTION 0x3 608 /* enum: SUC watchdog timer expired. */ 609 #define MCDI_EVENT_SUC_WATCHDOG 0x4 610 #define MCDI_EVENT_SUC_ERR_ADDRESS_LBN 8 611 #define MCDI_EVENT_SUC_ERR_ADDRESS_WIDTH 24 612 #define MCDI_EVENT_SUC_ERR_DATA_LBN 8 613 #define MCDI_EVENT_SUC_ERR_DATA_WIDTH 24 614 #define MCDI_EVENT_DATA_LBN 0 615 #define MCDI_EVENT_DATA_WIDTH 32 616 #define MCDI_EVENT_SRC_LBN 36 617 #define MCDI_EVENT_SRC_WIDTH 8 618 #define MCDI_EVENT_EV_CODE_LBN 60 619 #define MCDI_EVENT_EV_CODE_WIDTH 4 620 #define MCDI_EVENT_CODE_LBN 44 621 #define MCDI_EVENT_CODE_WIDTH 8 622 /* enum: Event generated by host software */ 623 #define MCDI_EVENT_SW_EVENT 0x0 624 /* enum: Bad assert. */ 625 #define MCDI_EVENT_CODE_BADSSERT 0x1 626 /* enum: PM Notice. */ 627 #define MCDI_EVENT_CODE_PMNOTICE 0x2 628 /* enum: Command done. */ 629 #define MCDI_EVENT_CODE_CMDDONE 0x3 630 /* enum: Link change. */ 631 #define MCDI_EVENT_CODE_LINKCHANGE 0x4 632 /* enum: Sensor Event. */ 633 #define MCDI_EVENT_CODE_SENSOREVT 0x5 634 /* enum: Schedule error. */ 635 #define MCDI_EVENT_CODE_SCHEDERR 0x6 636 /* enum: Reboot. */ 637 #define MCDI_EVENT_CODE_REBOOT 0x7 638 /* enum: Mac stats DMA. */ 639 #define MCDI_EVENT_CODE_MAC_STATS_DMA 0x8 640 /* enum: Firmware alert. */ 641 #define MCDI_EVENT_CODE_FWALERT 0x9 642 /* enum: Function level reset. */ 643 #define MCDI_EVENT_CODE_FLR 0xa 644 /* enum: Transmit error */ 645 #define MCDI_EVENT_CODE_TX_ERR 0xb 646 /* enum: Tx flush has completed */ 647 #define MCDI_EVENT_CODE_TX_FLUSH 0xc 648 /* enum: PTP packet received timestamp */ 649 #define MCDI_EVENT_CODE_PTP_RX 0xd 650 /* enum: PTP NIC failure */ 651 #define MCDI_EVENT_CODE_PTP_FAULT 0xe 652 /* enum: PTP PPS event */ 653 #define MCDI_EVENT_CODE_PTP_PPS 0xf 654 /* enum: Rx flush has completed */ 655 #define MCDI_EVENT_CODE_RX_FLUSH 0x10 656 /* enum: Receive error */ 657 #define MCDI_EVENT_CODE_RX_ERR 0x11 658 /* enum: AOE fault */ 659 #define MCDI_EVENT_CODE_AOE 0x12 660 /* enum: Network port calibration failed (VCAL). */ 661 #define MCDI_EVENT_CODE_VCAL_FAIL 0x13 662 /* enum: HW PPS event */ 663 #define MCDI_EVENT_CODE_HW_PPS 0x14 664 /* enum: The MC has rebooted (huntington and later, siena uses CODE_REBOOT and 665 * a different format) 666 */ 667 #define MCDI_EVENT_CODE_MC_REBOOT 0x15 668 /* enum: the MC has detected a parity error */ 669 #define MCDI_EVENT_CODE_PAR_ERR 0x16 670 /* enum: the MC has detected a correctable error */ 671 #define MCDI_EVENT_CODE_ECC_CORR_ERR 0x17 672 /* enum: the MC has detected an uncorrectable error */ 673 #define MCDI_EVENT_CODE_ECC_FATAL_ERR 0x18 674 /* enum: The MC has entered offline BIST mode */ 675 #define MCDI_EVENT_CODE_MC_BIST 0x19 676 /* enum: PTP tick event providing current NIC time */ 677 #define MCDI_EVENT_CODE_PTP_TIME 0x1a 678 /* enum: MUM fault */ 679 #define MCDI_EVENT_CODE_MUM 0x1b 680 /* enum: notify the designated PF of a new authorization request */ 681 #define MCDI_EVENT_CODE_PROXY_REQUEST 0x1c 682 /* enum: notify a function that awaits an authorization that its request has 683 * been processed and it may now resend the command 684 */ 685 #define MCDI_EVENT_CODE_PROXY_RESPONSE 0x1d 686 /* enum: MCDI command accepted. New commands can be issued but this command is 687 * not done yet. 688 */ 689 #define MCDI_EVENT_CODE_DBRET 0x1e 690 /* enum: The MC has detected a fault on the SUC */ 691 #define MCDI_EVENT_CODE_SUC 0x1f 692 /* enum: Artificial event generated by host and posted via MC for test 693 * purposes. 694 */ 695 #define MCDI_EVENT_CODE_TESTGEN 0xfa 696 #define MCDI_EVENT_CMDDONE_DATA_OFST 0 697 #define MCDI_EVENT_CMDDONE_DATA_LEN 4 698 #define MCDI_EVENT_CMDDONE_DATA_LBN 0 699 #define MCDI_EVENT_CMDDONE_DATA_WIDTH 32 700 #define MCDI_EVENT_LINKCHANGE_DATA_OFST 0 701 #define MCDI_EVENT_LINKCHANGE_DATA_LEN 4 702 #define MCDI_EVENT_LINKCHANGE_DATA_LBN 0 703 #define MCDI_EVENT_LINKCHANGE_DATA_WIDTH 32 704 #define MCDI_EVENT_SENSOREVT_DATA_OFST 0 705 #define MCDI_EVENT_SENSOREVT_DATA_LEN 4 706 #define MCDI_EVENT_SENSOREVT_DATA_LBN 0 707 #define MCDI_EVENT_SENSOREVT_DATA_WIDTH 32 708 #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_OFST 0 709 #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_LEN 4 710 #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_LBN 0 711 #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_WIDTH 32 712 #define MCDI_EVENT_TX_ERR_DATA_OFST 0 713 #define MCDI_EVENT_TX_ERR_DATA_LEN 4 714 #define MCDI_EVENT_TX_ERR_DATA_LBN 0 715 #define MCDI_EVENT_TX_ERR_DATA_WIDTH 32 716 /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the seconds field of 717 * timestamp 718 */ 719 #define MCDI_EVENT_PTP_SECONDS_OFST 0 720 #define MCDI_EVENT_PTP_SECONDS_LEN 4 721 #define MCDI_EVENT_PTP_SECONDS_LBN 0 722 #define MCDI_EVENT_PTP_SECONDS_WIDTH 32 723 /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the major field of 724 * timestamp 725 */ 726 #define MCDI_EVENT_PTP_MAJOR_OFST 0 727 #define MCDI_EVENT_PTP_MAJOR_LEN 4 728 #define MCDI_EVENT_PTP_MAJOR_LBN 0 729 #define MCDI_EVENT_PTP_MAJOR_WIDTH 32 730 /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the nanoseconds field 731 * of timestamp 732 */ 733 #define MCDI_EVENT_PTP_NANOSECONDS_OFST 0 734 #define MCDI_EVENT_PTP_NANOSECONDS_LEN 4 735 #define MCDI_EVENT_PTP_NANOSECONDS_LBN 0 736 #define MCDI_EVENT_PTP_NANOSECONDS_WIDTH 32 737 /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the minor field of 738 * timestamp 739 */ 740 #define MCDI_EVENT_PTP_MINOR_OFST 0 741 #define MCDI_EVENT_PTP_MINOR_LEN 4 742 #define MCDI_EVENT_PTP_MINOR_LBN 0 743 #define MCDI_EVENT_PTP_MINOR_WIDTH 32 744 /* For CODE_PTP_RX events, the lowest four bytes of sourceUUID from PTP packet 745 */ 746 #define MCDI_EVENT_PTP_UUID_OFST 0 747 #define MCDI_EVENT_PTP_UUID_LEN 4 748 #define MCDI_EVENT_PTP_UUID_LBN 0 749 #define MCDI_EVENT_PTP_UUID_WIDTH 32 750 #define MCDI_EVENT_RX_ERR_DATA_OFST 0 751 #define MCDI_EVENT_RX_ERR_DATA_LEN 4 752 #define MCDI_EVENT_RX_ERR_DATA_LBN 0 753 #define MCDI_EVENT_RX_ERR_DATA_WIDTH 32 754 #define MCDI_EVENT_PAR_ERR_DATA_OFST 0 755 #define MCDI_EVENT_PAR_ERR_DATA_LEN 4 756 #define MCDI_EVENT_PAR_ERR_DATA_LBN 0 757 #define MCDI_EVENT_PAR_ERR_DATA_WIDTH 32 758 #define MCDI_EVENT_ECC_CORR_ERR_DATA_OFST 0 759 #define MCDI_EVENT_ECC_CORR_ERR_DATA_LEN 4 760 #define MCDI_EVENT_ECC_CORR_ERR_DATA_LBN 0 761 #define MCDI_EVENT_ECC_CORR_ERR_DATA_WIDTH 32 762 #define MCDI_EVENT_ECC_FATAL_ERR_DATA_OFST 0 763 #define MCDI_EVENT_ECC_FATAL_ERR_DATA_LEN 4 764 #define MCDI_EVENT_ECC_FATAL_ERR_DATA_LBN 0 765 #define MCDI_EVENT_ECC_FATAL_ERR_DATA_WIDTH 32 766 /* For CODE_PTP_TIME events, the major value of the PTP clock */ 767 #define MCDI_EVENT_PTP_TIME_MAJOR_OFST 0 768 #define MCDI_EVENT_PTP_TIME_MAJOR_LEN 4 769 #define MCDI_EVENT_PTP_TIME_MAJOR_LBN 0 770 #define MCDI_EVENT_PTP_TIME_MAJOR_WIDTH 32 771 /* For CODE_PTP_TIME events, bits 19-26 of the minor value of the PTP clock */ 772 #define MCDI_EVENT_PTP_TIME_MINOR_26_19_LBN 36 773 #define MCDI_EVENT_PTP_TIME_MINOR_26_19_WIDTH 8 774 /* For CODE_PTP_TIME events, most significant bits of the minor value of the 775 * PTP clock. This is a more generic equivalent of PTP_TIME_MINOR_26_19. 776 */ 777 #define MCDI_EVENT_PTP_TIME_MINOR_MS_8BITS_LBN 36 778 #define MCDI_EVENT_PTP_TIME_MINOR_MS_8BITS_WIDTH 8 779 /* For CODE_PTP_TIME events where report sync status is enabled, indicates 780 * whether the NIC clock has ever been set 781 */ 782 #define MCDI_EVENT_PTP_TIME_NIC_CLOCK_VALID_LBN 36 783 #define MCDI_EVENT_PTP_TIME_NIC_CLOCK_VALID_WIDTH 1 784 /* For CODE_PTP_TIME events where report sync status is enabled, indicates 785 * whether the NIC and System clocks are in sync 786 */ 787 #define MCDI_EVENT_PTP_TIME_HOST_NIC_IN_SYNC_LBN 37 788 #define MCDI_EVENT_PTP_TIME_HOST_NIC_IN_SYNC_WIDTH 1 789 /* For CODE_PTP_TIME events where report sync status is enabled, bits 21-26 of 790 * the minor value of the PTP clock 791 */ 792 #define MCDI_EVENT_PTP_TIME_MINOR_26_21_LBN 38 793 #define MCDI_EVENT_PTP_TIME_MINOR_26_21_WIDTH 6 794 /* For CODE_PTP_TIME events, most significant bits of the minor value of the 795 * PTP clock. This is a more generic equivalent of PTP_TIME_MINOR_26_21. 796 */ 797 #define MCDI_EVENT_PTP_TIME_MINOR_MS_6BITS_LBN 38 798 #define MCDI_EVENT_PTP_TIME_MINOR_MS_6BITS_WIDTH 6 799 #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_OFST 0 800 #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_LEN 4 801 #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_LBN 0 802 #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_WIDTH 32 803 #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_OFST 0 804 #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_LEN 4 805 #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_LBN 0 806 #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_WIDTH 32 807 /* Zero means that the request has been completed or authorized, and the driver 808 * should resend it. A non-zero value means that the authorization has been 809 * denied, and gives the reason. Typically it will be EPERM. 810 */ 811 #define MCDI_EVENT_PROXY_RESPONSE_RC_LBN 36 812 #define MCDI_EVENT_PROXY_RESPONSE_RC_WIDTH 8 813 #define MCDI_EVENT_DBRET_DATA_OFST 0 814 #define MCDI_EVENT_DBRET_DATA_LEN 4 815 #define MCDI_EVENT_DBRET_DATA_LBN 0 816 #define MCDI_EVENT_DBRET_DATA_WIDTH 32 817 818 /* FCDI_EVENT structuredef */ 819 #define FCDI_EVENT_LEN 8 820 #define FCDI_EVENT_CONT_LBN 32 821 #define FCDI_EVENT_CONT_WIDTH 1 822 #define FCDI_EVENT_LEVEL_LBN 33 823 #define FCDI_EVENT_LEVEL_WIDTH 3 824 /* enum: Info. */ 825 #define FCDI_EVENT_LEVEL_INFO 0x0 826 /* enum: Warning. */ 827 #define FCDI_EVENT_LEVEL_WARN 0x1 828 /* enum: Error. */ 829 #define FCDI_EVENT_LEVEL_ERR 0x2 830 /* enum: Fatal. */ 831 #define FCDI_EVENT_LEVEL_FATAL 0x3 832 #define FCDI_EVENT_DATA_OFST 0 833 #define FCDI_EVENT_DATA_LEN 4 834 #define FCDI_EVENT_LINK_STATE_STATUS_LBN 0 835 #define FCDI_EVENT_LINK_STATE_STATUS_WIDTH 1 836 #define FCDI_EVENT_LINK_DOWN 0x0 /* enum */ 837 #define FCDI_EVENT_LINK_UP 0x1 /* enum */ 838 #define FCDI_EVENT_DATA_LBN 0 839 #define FCDI_EVENT_DATA_WIDTH 32 840 #define FCDI_EVENT_SRC_LBN 36 841 #define FCDI_EVENT_SRC_WIDTH 8 842 #define FCDI_EVENT_EV_CODE_LBN 60 843 #define FCDI_EVENT_EV_CODE_WIDTH 4 844 #define FCDI_EVENT_CODE_LBN 44 845 #define FCDI_EVENT_CODE_WIDTH 8 846 /* enum: The FC was rebooted. */ 847 #define FCDI_EVENT_CODE_REBOOT 0x1 848 /* enum: Bad assert. */ 849 #define FCDI_EVENT_CODE_ASSERT 0x2 850 /* enum: DDR3 test result. */ 851 #define FCDI_EVENT_CODE_DDR_TEST_RESULT 0x3 852 /* enum: Link status. */ 853 #define FCDI_EVENT_CODE_LINK_STATE 0x4 854 /* enum: A timed read is ready to be serviced. */ 855 #define FCDI_EVENT_CODE_TIMED_READ 0x5 856 /* enum: One or more PPS IN events */ 857 #define FCDI_EVENT_CODE_PPS_IN 0x6 858 /* enum: Tick event from PTP clock */ 859 #define FCDI_EVENT_CODE_PTP_TICK 0x7 860 /* enum: ECC error counters */ 861 #define FCDI_EVENT_CODE_DDR_ECC_STATUS 0x8 862 /* enum: Current status of PTP */ 863 #define FCDI_EVENT_CODE_PTP_STATUS 0x9 864 /* enum: Port id config to map MC-FC port idx */ 865 #define FCDI_EVENT_CODE_PORT_CONFIG 0xa 866 /* enum: Boot result or error code */ 867 #define FCDI_EVENT_CODE_BOOT_RESULT 0xb 868 #define FCDI_EVENT_REBOOT_SRC_LBN 36 869 #define FCDI_EVENT_REBOOT_SRC_WIDTH 8 870 #define FCDI_EVENT_REBOOT_FC_FW 0x0 /* enum */ 871 #define FCDI_EVENT_REBOOT_FC_BOOTLOADER 0x1 /* enum */ 872 #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_OFST 0 873 #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_LEN 4 874 #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_LBN 0 875 #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_WIDTH 32 876 #define FCDI_EVENT_ASSERT_TYPE_LBN 36 877 #define FCDI_EVENT_ASSERT_TYPE_WIDTH 8 878 #define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_LBN 36 879 #define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_WIDTH 8 880 #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_OFST 0 881 #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_LEN 4 882 #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_LBN 0 883 #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_WIDTH 32 884 #define FCDI_EVENT_LINK_STATE_DATA_OFST 0 885 #define FCDI_EVENT_LINK_STATE_DATA_LEN 4 886 #define FCDI_EVENT_LINK_STATE_DATA_LBN 0 887 #define FCDI_EVENT_LINK_STATE_DATA_WIDTH 32 888 #define FCDI_EVENT_PTP_STATE_OFST 0 889 #define FCDI_EVENT_PTP_STATE_LEN 4 890 #define FCDI_EVENT_PTP_UNDEFINED 0x0 /* enum */ 891 #define FCDI_EVENT_PTP_SETUP_FAILED 0x1 /* enum */ 892 #define FCDI_EVENT_PTP_OPERATIONAL 0x2 /* enum */ 893 #define FCDI_EVENT_PTP_STATE_LBN 0 894 #define FCDI_EVENT_PTP_STATE_WIDTH 32 895 #define FCDI_EVENT_DDR_ECC_STATUS_BANK_ID_LBN 36 896 #define FCDI_EVENT_DDR_ECC_STATUS_BANK_ID_WIDTH 8 897 #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_OFST 0 898 #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_LEN 4 899 #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_LBN 0 900 #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_WIDTH 32 901 /* Index of MC port being referred to */ 902 #define FCDI_EVENT_PORT_CONFIG_SRC_LBN 36 903 #define FCDI_EVENT_PORT_CONFIG_SRC_WIDTH 8 904 /* FC Port index that matches the MC port index in SRC */ 905 #define FCDI_EVENT_PORT_CONFIG_DATA_OFST 0 906 #define FCDI_EVENT_PORT_CONFIG_DATA_LEN 4 907 #define FCDI_EVENT_PORT_CONFIG_DATA_LBN 0 908 #define FCDI_EVENT_PORT_CONFIG_DATA_WIDTH 32 909 #define FCDI_EVENT_BOOT_RESULT_OFST 0 910 #define FCDI_EVENT_BOOT_RESULT_LEN 4 911 /* Enum values, see field(s): */ 912 /* MC_CMD_AOE/MC_CMD_AOE_OUT_INFO/FC_BOOT_RESULT */ 913 #define FCDI_EVENT_BOOT_RESULT_LBN 0 914 #define FCDI_EVENT_BOOT_RESULT_WIDTH 32 915 916 /* FCDI_EXTENDED_EVENT_PPS structuredef: Extended FCDI event to send PPS events 917 * to the MC. Note that this structure | is overlayed over a normal FCDI event 918 * such that bits 32-63 containing | event code, level, source etc remain the 919 * same. In this case the data | field of the header is defined to be the 920 * number of timestamps 921 */ 922 #define FCDI_EXTENDED_EVENT_PPS_LENMIN 16 923 #define FCDI_EXTENDED_EVENT_PPS_LENMAX 248 924 #define FCDI_EXTENDED_EVENT_PPS_LEN(num) (8+8*(num)) 925 /* Number of timestamps following */ 926 #define FCDI_EXTENDED_EVENT_PPS_COUNT_OFST 0 927 #define FCDI_EXTENDED_EVENT_PPS_COUNT_LEN 4 928 #define FCDI_EXTENDED_EVENT_PPS_COUNT_LBN 0 929 #define FCDI_EXTENDED_EVENT_PPS_COUNT_WIDTH 32 930 /* Seconds field of a timestamp record */ 931 #define FCDI_EXTENDED_EVENT_PPS_SECONDS_OFST 8 932 #define FCDI_EXTENDED_EVENT_PPS_SECONDS_LEN 4 933 #define FCDI_EXTENDED_EVENT_PPS_SECONDS_LBN 64 934 #define FCDI_EXTENDED_EVENT_PPS_SECONDS_WIDTH 32 935 /* Nanoseconds field of a timestamp record */ 936 #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_OFST 12 937 #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_LEN 4 938 #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_LBN 96 939 #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_WIDTH 32 940 /* Timestamp records comprising the event */ 941 #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_OFST 8 942 #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LEN 8 943 #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LO_OFST 8 944 #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_HI_OFST 12 945 #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MINNUM 1 946 #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MAXNUM 30 947 #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LBN 64 948 #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_WIDTH 64 949 950 /* MUM_EVENT structuredef */ 951 #define MUM_EVENT_LEN 8 952 #define MUM_EVENT_CONT_LBN 32 953 #define MUM_EVENT_CONT_WIDTH 1 954 #define MUM_EVENT_LEVEL_LBN 33 955 #define MUM_EVENT_LEVEL_WIDTH 3 956 /* enum: Info. */ 957 #define MUM_EVENT_LEVEL_INFO 0x0 958 /* enum: Warning. */ 959 #define MUM_EVENT_LEVEL_WARN 0x1 960 /* enum: Error. */ 961 #define MUM_EVENT_LEVEL_ERR 0x2 962 /* enum: Fatal. */ 963 #define MUM_EVENT_LEVEL_FATAL 0x3 964 #define MUM_EVENT_DATA_OFST 0 965 #define MUM_EVENT_DATA_LEN 4 966 #define MUM_EVENT_SENSOR_ID_LBN 0 967 #define MUM_EVENT_SENSOR_ID_WIDTH 8 968 /* Enum values, see field(s): */ 969 /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */ 970 #define MUM_EVENT_SENSOR_STATE_LBN 8 971 #define MUM_EVENT_SENSOR_STATE_WIDTH 8 972 #define MUM_EVENT_PORT_PHY_READY_LBN 0 973 #define MUM_EVENT_PORT_PHY_READY_WIDTH 1 974 #define MUM_EVENT_PORT_PHY_LINK_UP_LBN 1 975 #define MUM_EVENT_PORT_PHY_LINK_UP_WIDTH 1 976 #define MUM_EVENT_PORT_PHY_TX_LOL_LBN 2 977 #define MUM_EVENT_PORT_PHY_TX_LOL_WIDTH 1 978 #define MUM_EVENT_PORT_PHY_RX_LOL_LBN 3 979 #define MUM_EVENT_PORT_PHY_RX_LOL_WIDTH 1 980 #define MUM_EVENT_PORT_PHY_TX_LOS_LBN 4 981 #define MUM_EVENT_PORT_PHY_TX_LOS_WIDTH 1 982 #define MUM_EVENT_PORT_PHY_RX_LOS_LBN 5 983 #define MUM_EVENT_PORT_PHY_RX_LOS_WIDTH 1 984 #define MUM_EVENT_PORT_PHY_TX_FAULT_LBN 6 985 #define MUM_EVENT_PORT_PHY_TX_FAULT_WIDTH 1 986 #define MUM_EVENT_DATA_LBN 0 987 #define MUM_EVENT_DATA_WIDTH 32 988 #define MUM_EVENT_SRC_LBN 36 989 #define MUM_EVENT_SRC_WIDTH 8 990 #define MUM_EVENT_EV_CODE_LBN 60 991 #define MUM_EVENT_EV_CODE_WIDTH 4 992 #define MUM_EVENT_CODE_LBN 44 993 #define MUM_EVENT_CODE_WIDTH 8 994 /* enum: The MUM was rebooted. */ 995 #define MUM_EVENT_CODE_REBOOT 0x1 996 /* enum: Bad assert. */ 997 #define MUM_EVENT_CODE_ASSERT 0x2 998 /* enum: Sensor failure. */ 999 #define MUM_EVENT_CODE_SENSOR 0x3 1000 /* enum: Link fault has been asserted, or has cleared. */ 1001 #define MUM_EVENT_CODE_QSFP_LASI_INTERRUPT 0x4 1002 #define MUM_EVENT_SENSOR_DATA_OFST 0 1003 #define MUM_EVENT_SENSOR_DATA_LEN 4 1004 #define MUM_EVENT_SENSOR_DATA_LBN 0 1005 #define MUM_EVENT_SENSOR_DATA_WIDTH 32 1006 #define MUM_EVENT_PORT_PHY_FLAGS_OFST 0 1007 #define MUM_EVENT_PORT_PHY_FLAGS_LEN 4 1008 #define MUM_EVENT_PORT_PHY_FLAGS_LBN 0 1009 #define MUM_EVENT_PORT_PHY_FLAGS_WIDTH 32 1010 #define MUM_EVENT_PORT_PHY_COPPER_LEN_OFST 0 1011 #define MUM_EVENT_PORT_PHY_COPPER_LEN_LEN 4 1012 #define MUM_EVENT_PORT_PHY_COPPER_LEN_LBN 0 1013 #define MUM_EVENT_PORT_PHY_COPPER_LEN_WIDTH 32 1014 #define MUM_EVENT_PORT_PHY_CAPS_OFST 0 1015 #define MUM_EVENT_PORT_PHY_CAPS_LEN 4 1016 #define MUM_EVENT_PORT_PHY_CAPS_LBN 0 1017 #define MUM_EVENT_PORT_PHY_CAPS_WIDTH 32 1018 #define MUM_EVENT_PORT_PHY_TECH_OFST 0 1019 #define MUM_EVENT_PORT_PHY_TECH_LEN 4 1020 #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_UNKNOWN 0x0 /* enum */ 1021 #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_OPTICAL 0x1 /* enum */ 1022 #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_PASSIVE 0x2 /* enum */ 1023 #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_PASSIVE_EQUALIZED 0x3 /* enum */ 1024 #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_ACTIVE_LIMITING 0x4 /* enum */ 1025 #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_ACTIVE_LINEAR 0x5 /* enum */ 1026 #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_BASE_T 0x6 /* enum */ 1027 #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_LOOPBACK_PASSIVE 0x7 /* enum */ 1028 #define MUM_EVENT_PORT_PHY_TECH_LBN 0 1029 #define MUM_EVENT_PORT_PHY_TECH_WIDTH 32 1030 #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_LBN 36 1031 #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_WIDTH 4 1032 #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_FLAGS 0x0 /* enum */ 1033 #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_COPPER_LEN 0x1 /* enum */ 1034 #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_CAPS 0x2 /* enum */ 1035 #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_TECH 0x3 /* enum */ 1036 #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_MAX 0x4 /* enum */ 1037 #define MUM_EVENT_PORT_PHY_SRC_PORT_NO_LBN 40 1038 #define MUM_EVENT_PORT_PHY_SRC_PORT_NO_WIDTH 4 1039 1040 /***********************************/ 1041 /* MC_CMD_READ32 1042 * Read multiple 32byte words from MC memory. Note - this command really 1043 * belongs to INSECURE category but is required by shmboot. The command handler 1044 * has additional checks to reject insecure calls. 1045 */ 1046 #define MC_CMD_READ32 0x1 1047 #undef MC_CMD_0x1_PRIVILEGE_CTG 1048 1049 #define MC_CMD_0x1_PRIVILEGE_CTG SRIOV_CTG_ADMIN 1050 1051 /* MC_CMD_READ32_IN msgrequest */ 1052 #define MC_CMD_READ32_IN_LEN 8 1053 #define MC_CMD_READ32_IN_ADDR_OFST 0 1054 #define MC_CMD_READ32_IN_ADDR_LEN 4 1055 #define MC_CMD_READ32_IN_NUMWORDS_OFST 4 1056 #define MC_CMD_READ32_IN_NUMWORDS_LEN 4 1057 1058 /* MC_CMD_READ32_OUT msgresponse */ 1059 #define MC_CMD_READ32_OUT_LENMIN 4 1060 #define MC_CMD_READ32_OUT_LENMAX 252 1061 #define MC_CMD_READ32_OUT_LEN(num) (0+4*(num)) 1062 #define MC_CMD_READ32_OUT_BUFFER_OFST 0 1063 #define MC_CMD_READ32_OUT_BUFFER_LEN 4 1064 #define MC_CMD_READ32_OUT_BUFFER_MINNUM 1 1065 #define MC_CMD_READ32_OUT_BUFFER_MAXNUM 63 1066 1067 /***********************************/ 1068 /* MC_CMD_WRITE32 1069 * Write multiple 32byte words to MC memory. 1070 */ 1071 #define MC_CMD_WRITE32 0x2 1072 #undef MC_CMD_0x2_PRIVILEGE_CTG 1073 1074 #define MC_CMD_0x2_PRIVILEGE_CTG SRIOV_CTG_INSECURE 1075 1076 /* MC_CMD_WRITE32_IN msgrequest */ 1077 #define MC_CMD_WRITE32_IN_LENMIN 8 1078 #define MC_CMD_WRITE32_IN_LENMAX 252 1079 #define MC_CMD_WRITE32_IN_LEN(num) (4+4*(num)) 1080 #define MC_CMD_WRITE32_IN_ADDR_OFST 0 1081 #define MC_CMD_WRITE32_IN_ADDR_LEN 4 1082 #define MC_CMD_WRITE32_IN_BUFFER_OFST 4 1083 #define MC_CMD_WRITE32_IN_BUFFER_LEN 4 1084 #define MC_CMD_WRITE32_IN_BUFFER_MINNUM 1 1085 #define MC_CMD_WRITE32_IN_BUFFER_MAXNUM 62 1086 1087 /* MC_CMD_WRITE32_OUT msgresponse */ 1088 #define MC_CMD_WRITE32_OUT_LEN 0 1089 1090 /***********************************/ 1091 /* MC_CMD_COPYCODE 1092 * Copy MC code between two locations and jump. Note - this command really 1093 * belongs to INSECURE category but is required by shmboot. The command handler 1094 * has additional checks to reject insecure calls. 1095 */ 1096 #define MC_CMD_COPYCODE 0x3 1097 #undef MC_CMD_0x3_PRIVILEGE_CTG 1098 1099 #define MC_CMD_0x3_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 1100 1101 /* MC_CMD_COPYCODE_IN msgrequest */ 1102 #define MC_CMD_COPYCODE_IN_LEN 16 1103 /* Source address 1104 * 1105 * The main image should be entered via a copy of a single word from and to a 1106 * magic address, which controls various aspects of the boot. The magic address 1107 * is a bitfield, with each bit as documented below. 1108 */ 1109 #define MC_CMD_COPYCODE_IN_SRC_ADDR_OFST 0 1110 #define MC_CMD_COPYCODE_IN_SRC_ADDR_LEN 4 1111 /* enum: Deprecated; equivalent to setting BOOT_MAGIC_PRESENT (see below) */ 1112 #define MC_CMD_COPYCODE_HUNT_NO_MAGIC_ADDR 0x10000 1113 /* enum: Deprecated; equivalent to setting BOOT_MAGIC_PRESENT and 1114 * BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED (see below) 1115 */ 1116 #define MC_CMD_COPYCODE_HUNT_NO_DATAPATH_MAGIC_ADDR 0x1d0d0 1117 /* enum: Deprecated; equivalent to setting BOOT_MAGIC_PRESENT, 1118 * BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED and BOOT_MAGIC_IGNORE_CONFIG (see 1119 * below) 1120 */ 1121 #define MC_CMD_COPYCODE_HUNT_IGNORE_CONFIG_MAGIC_ADDR 0x1badc 1122 #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_PRESENT_LBN 17 1123 #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_PRESENT_WIDTH 1 1124 #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED_LBN 2 1125 #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED_WIDTH 1 1126 #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_IGNORE_CONFIG_LBN 3 1127 #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_IGNORE_CONFIG_WIDTH 1 1128 #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SKIP_BOOT_ICORE_SYNC_LBN 4 1129 #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SKIP_BOOT_ICORE_SYNC_WIDTH 1 1130 #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_FORCE_STANDALONE_LBN 5 1131 #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_FORCE_STANDALONE_WIDTH 1 1132 #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_DISABLE_XIP_LBN 6 1133 #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_DISABLE_XIP_WIDTH 1 1134 /* Destination address */ 1135 #define MC_CMD_COPYCODE_IN_DEST_ADDR_OFST 4 1136 #define MC_CMD_COPYCODE_IN_DEST_ADDR_LEN 4 1137 #define MC_CMD_COPYCODE_IN_NUMWORDS_OFST 8 1138 #define MC_CMD_COPYCODE_IN_NUMWORDS_LEN 4 1139 /* Address of where to jump after copy. */ 1140 #define MC_CMD_COPYCODE_IN_JUMP_OFST 12 1141 #define MC_CMD_COPYCODE_IN_JUMP_LEN 4 1142 /* enum: Control should return to the caller rather than jumping */ 1143 #define MC_CMD_COPYCODE_JUMP_NONE 0x1 1144 1145 /* MC_CMD_COPYCODE_OUT msgresponse */ 1146 #define MC_CMD_COPYCODE_OUT_LEN 0 1147 1148 /***********************************/ 1149 /* MC_CMD_SET_FUNC 1150 * Select function for function-specific commands. 1151 */ 1152 #define MC_CMD_SET_FUNC 0x4 1153 #undef MC_CMD_0x4_PRIVILEGE_CTG 1154 1155 #define MC_CMD_0x4_PRIVILEGE_CTG SRIOV_CTG_INSECURE 1156 1157 /* MC_CMD_SET_FUNC_IN msgrequest */ 1158 #define MC_CMD_SET_FUNC_IN_LEN 4 1159 /* Set function */ 1160 #define MC_CMD_SET_FUNC_IN_FUNC_OFST 0 1161 #define MC_CMD_SET_FUNC_IN_FUNC_LEN 4 1162 1163 /* MC_CMD_SET_FUNC_OUT msgresponse */ 1164 #define MC_CMD_SET_FUNC_OUT_LEN 0 1165 1166 /***********************************/ 1167 /* MC_CMD_GET_BOOT_STATUS 1168 * Get the instruction address from which the MC booted. 1169 */ 1170 #define MC_CMD_GET_BOOT_STATUS 0x5 1171 #undef MC_CMD_0x5_PRIVILEGE_CTG 1172 1173 #define MC_CMD_0x5_PRIVILEGE_CTG SRIOV_CTG_GENERAL 1174 1175 /* MC_CMD_GET_BOOT_STATUS_IN msgrequest */ 1176 #define MC_CMD_GET_BOOT_STATUS_IN_LEN 0 1177 1178 /* MC_CMD_GET_BOOT_STATUS_OUT msgresponse */ 1179 #define MC_CMD_GET_BOOT_STATUS_OUT_LEN 8 1180 /* ?? */ 1181 #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_OFST 0 1182 #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_LEN 4 1183 /* enum: indicates that the MC wasn't flash booted */ 1184 #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_NULL 0xdeadbeef 1185 #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_OFST 4 1186 #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_LEN 4 1187 #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_LBN 0 1188 #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_WIDTH 1 1189 #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_LBN 1 1190 #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_WIDTH 1 1191 #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_LBN 2 1192 #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_WIDTH 1 1193 1194 /***********************************/ 1195 /* MC_CMD_GET_ASSERTS 1196 * Get (and optionally clear) the current assertion status. Only 1197 * OUT.GLOBAL_FLAGS is guaranteed to exist in the completion payload. The other 1198 * fields will only be present if OUT.GLOBAL_FLAGS != NO_FAILS 1199 */ 1200 #define MC_CMD_GET_ASSERTS 0x6 1201 #undef MC_CMD_0x6_PRIVILEGE_CTG 1202 1203 #define MC_CMD_0x6_PRIVILEGE_CTG SRIOV_CTG_ADMIN 1204 1205 /* MC_CMD_GET_ASSERTS_IN msgrequest */ 1206 #define MC_CMD_GET_ASSERTS_IN_LEN 4 1207 /* Set to clear assertion */ 1208 #define MC_CMD_GET_ASSERTS_IN_CLEAR_OFST 0 1209 #define MC_CMD_GET_ASSERTS_IN_CLEAR_LEN 4 1210 1211 /* MC_CMD_GET_ASSERTS_OUT msgresponse */ 1212 #define MC_CMD_GET_ASSERTS_OUT_LEN 140 1213 /* Assertion status flag. */ 1214 #define MC_CMD_GET_ASSERTS_OUT_GLOBAL_FLAGS_OFST 0 1215 #define MC_CMD_GET_ASSERTS_OUT_GLOBAL_FLAGS_LEN 4 1216 /* enum: No assertions have failed. */ 1217 #define MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS 0x1 1218 /* enum: A system-level assertion has failed. */ 1219 #define MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL 0x2 1220 /* enum: A thread-level assertion has failed. */ 1221 #define MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL 0x3 1222 /* enum: The system was reset by the watchdog. */ 1223 #define MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED 0x4 1224 /* enum: An illegal address trap stopped the system (huntington and later) */ 1225 #define MC_CMD_GET_ASSERTS_FLAGS_ADDR_TRAP 0x5 1226 /* Failing PC value */ 1227 #define MC_CMD_GET_ASSERTS_OUT_SAVED_PC_OFFS_OFST 4 1228 #define MC_CMD_GET_ASSERTS_OUT_SAVED_PC_OFFS_LEN 4 1229 /* Saved GP regs */ 1230 #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_OFST 8 1231 #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_LEN 4 1232 #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_NUM 31 1233 /* enum: A magic value hinting that the value in this register at the time of 1234 * the failure has likely been lost. 1235 */ 1236 #define MC_CMD_GET_ASSERTS_REG_NO_DATA 0xda7a1057 1237 /* Failing thread address */ 1238 #define MC_CMD_GET_ASSERTS_OUT_THREAD_OFFS_OFST 132 1239 #define MC_CMD_GET_ASSERTS_OUT_THREAD_OFFS_LEN 4 1240 #define MC_CMD_GET_ASSERTS_OUT_RESERVED_OFST 136 1241 #define MC_CMD_GET_ASSERTS_OUT_RESERVED_LEN 4 1242 1243 /***********************************/ 1244 /* MC_CMD_LOG_CTRL 1245 * Configure the output stream for log events such as link state changes, 1246 * sensor notifications and MCDI completions 1247 */ 1248 #define MC_CMD_LOG_CTRL 0x7 1249 #undef MC_CMD_0x7_PRIVILEGE_CTG 1250 1251 #define MC_CMD_0x7_PRIVILEGE_CTG SRIOV_CTG_GENERAL 1252 1253 /* MC_CMD_LOG_CTRL_IN msgrequest */ 1254 #define MC_CMD_LOG_CTRL_IN_LEN 8 1255 /* Log destination */ 1256 #define MC_CMD_LOG_CTRL_IN_LOG_DEST_OFST 0 1257 #define MC_CMD_LOG_CTRL_IN_LOG_DEST_LEN 4 1258 /* enum: UART. */ 1259 #define MC_CMD_LOG_CTRL_IN_LOG_DEST_UART 0x1 1260 /* enum: Event queue. */ 1261 #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ 0x2 1262 /* Legacy argument. Must be zero. */ 1263 #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ_OFST 4 1264 #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ_LEN 4 1265 1266 /* MC_CMD_LOG_CTRL_OUT msgresponse */ 1267 #define MC_CMD_LOG_CTRL_OUT_LEN 0 1268 1269 /***********************************/ 1270 /* MC_CMD_GET_VERSION 1271 * Get version information about the MC firmware. 1272 */ 1273 #define MC_CMD_GET_VERSION 0x8 1274 #undef MC_CMD_0x8_PRIVILEGE_CTG 1275 1276 #define MC_CMD_0x8_PRIVILEGE_CTG SRIOV_CTG_GENERAL 1277 1278 /* MC_CMD_GET_VERSION_IN msgrequest */ 1279 #define MC_CMD_GET_VERSION_IN_LEN 0 1280 1281 /* MC_CMD_GET_VERSION_EXT_IN msgrequest: Asks for the extended version */ 1282 #define MC_CMD_GET_VERSION_EXT_IN_LEN 4 1283 /* placeholder, set to 0 */ 1284 #define MC_CMD_GET_VERSION_EXT_IN_EXT_FLAGS_OFST 0 1285 #define MC_CMD_GET_VERSION_EXT_IN_EXT_FLAGS_LEN 4 1286 1287 /* MC_CMD_GET_VERSION_V0_OUT msgresponse: deprecated version format */ 1288 #define MC_CMD_GET_VERSION_V0_OUT_LEN 4 1289 #define MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 1290 #define MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 1291 /* enum: Reserved version number to indicate "any" version. */ 1292 #define MC_CMD_GET_VERSION_OUT_FIRMWARE_ANY 0xffffffff 1293 /* enum: Bootrom version value for Siena. */ 1294 #define MC_CMD_GET_VERSION_OUT_FIRMWARE_SIENA_BOOTROM 0xb0070000 1295 /* enum: Bootrom version value for Huntington. */ 1296 #define MC_CMD_GET_VERSION_OUT_FIRMWARE_HUNT_BOOTROM 0xb0070001 1297 /* enum: Bootrom version value for Medford2. */ 1298 #define MC_CMD_GET_VERSION_OUT_FIRMWARE_MEDFORD2_BOOTROM 0xb0070002 1299 1300 /* MC_CMD_GET_VERSION_OUT msgresponse */ 1301 #define MC_CMD_GET_VERSION_OUT_LEN 32 1302 /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */ 1303 /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */ 1304 /* Enum values, see field(s): */ 1305 /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */ 1306 #define MC_CMD_GET_VERSION_OUT_PCOL_OFST 4 1307 #define MC_CMD_GET_VERSION_OUT_PCOL_LEN 4 1308 /* 128bit mask of functions supported by the current firmware */ 1309 #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_OFST 8 1310 #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_LEN 16 1311 #define MC_CMD_GET_VERSION_OUT_VERSION_OFST 24 1312 #define MC_CMD_GET_VERSION_OUT_VERSION_LEN 8 1313 #define MC_CMD_GET_VERSION_OUT_VERSION_LO_OFST 24 1314 #define MC_CMD_GET_VERSION_OUT_VERSION_HI_OFST 28 1315 1316 /* MC_CMD_GET_VERSION_EXT_OUT msgresponse */ 1317 #define MC_CMD_GET_VERSION_EXT_OUT_LEN 48 1318 /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */ 1319 /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */ 1320 /* Enum values, see field(s): */ 1321 /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */ 1322 #define MC_CMD_GET_VERSION_EXT_OUT_PCOL_OFST 4 1323 #define MC_CMD_GET_VERSION_EXT_OUT_PCOL_LEN 4 1324 /* 128bit mask of functions supported by the current firmware */ 1325 #define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_OFST 8 1326 #define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_LEN 16 1327 #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_OFST 24 1328 #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LEN 8 1329 #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LO_OFST 24 1330 #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_HI_OFST 28 1331 /* extra info */ 1332 #define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_OFST 32 1333 #define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_LEN 16 1334 1335 /***********************************/ 1336 /* MC_CMD_PTP 1337 * Perform PTP operation 1338 */ 1339 #define MC_CMD_PTP 0xb 1340 #undef MC_CMD_0xb_PRIVILEGE_CTG 1341 1342 #define MC_CMD_0xb_PRIVILEGE_CTG SRIOV_CTG_GENERAL 1343 1344 /* MC_CMD_PTP_IN msgrequest */ 1345 #define MC_CMD_PTP_IN_LEN 1 1346 /* PTP operation code */ 1347 #define MC_CMD_PTP_IN_OP_OFST 0 1348 #define MC_CMD_PTP_IN_OP_LEN 1 1349 /* enum: Enable PTP packet timestamping operation. */ 1350 #define MC_CMD_PTP_OP_ENABLE 0x1 1351 /* enum: Disable PTP packet timestamping operation. */ 1352 #define MC_CMD_PTP_OP_DISABLE 0x2 1353 /* enum: Send a PTP packet. This operation is used on Siena and Huntington. 1354 * From Medford onwards it is not supported: on those platforms PTP transmit 1355 * timestamping is done using the fast path. 1356 */ 1357 #define MC_CMD_PTP_OP_TRANSMIT 0x3 1358 /* enum: Read the current NIC time. */ 1359 #define MC_CMD_PTP_OP_READ_NIC_TIME 0x4 1360 /* enum: Get the current PTP status. Note that the clock frequency returned (in 1361 * Hz) is rounded to the nearest MHz (e.g. 666000000 for 666666666). 1362 */ 1363 #define MC_CMD_PTP_OP_STATUS 0x5 1364 /* enum: Adjust the PTP NIC's time. */ 1365 #define MC_CMD_PTP_OP_ADJUST 0x6 1366 /* enum: Synchronize host and NIC time. */ 1367 #define MC_CMD_PTP_OP_SYNCHRONIZE 0x7 1368 /* enum: Basic manufacturing tests. Siena PTP adapters only. */ 1369 #define MC_CMD_PTP_OP_MANFTEST_BASIC 0x8 1370 /* enum: Packet based manufacturing tests. Siena PTP adapters only. */ 1371 #define MC_CMD_PTP_OP_MANFTEST_PACKET 0x9 1372 /* enum: Reset some of the PTP related statistics */ 1373 #define MC_CMD_PTP_OP_RESET_STATS 0xa 1374 /* enum: Debug operations to MC. */ 1375 #define MC_CMD_PTP_OP_DEBUG 0xb 1376 /* enum: Read an FPGA register. Siena PTP adapters only. */ 1377 #define MC_CMD_PTP_OP_FPGAREAD 0xc 1378 /* enum: Write an FPGA register. Siena PTP adapters only. */ 1379 #define MC_CMD_PTP_OP_FPGAWRITE 0xd 1380 /* enum: Apply an offset to the NIC clock */ 1381 #define MC_CMD_PTP_OP_CLOCK_OFFSET_ADJUST 0xe 1382 /* enum: Change the frequency correction applied to the NIC clock */ 1383 #define MC_CMD_PTP_OP_CLOCK_FREQ_ADJUST 0xf 1384 /* enum: Set the MC packet filter VLAN tags for received PTP packets. 1385 * Deprecated for Huntington onwards. 1386 */ 1387 #define MC_CMD_PTP_OP_RX_SET_VLAN_FILTER 0x10 1388 /* enum: Set the MC packet filter UUID for received PTP packets. Deprecated for 1389 * Huntington onwards. 1390 */ 1391 #define MC_CMD_PTP_OP_RX_SET_UUID_FILTER 0x11 1392 /* enum: Set the MC packet filter Domain for received PTP packets. Deprecated 1393 * for Huntington onwards. 1394 */ 1395 #define MC_CMD_PTP_OP_RX_SET_DOMAIN_FILTER 0x12 1396 /* enum: Set the clock source. Required for snapper tests on Huntington and 1397 * Medford. Not implemented for Siena or Medford2. 1398 */ 1399 #define MC_CMD_PTP_OP_SET_CLK_SRC 0x13 1400 /* enum: Reset value of Timer Reg. Not implemented. */ 1401 #define MC_CMD_PTP_OP_RST_CLK 0x14 1402 /* enum: Enable the forwarding of PPS events to the host */ 1403 #define MC_CMD_PTP_OP_PPS_ENABLE 0x15 1404 /* enum: Get the time format used by this NIC for PTP operations */ 1405 #define MC_CMD_PTP_OP_GET_TIME_FORMAT 0x16 1406 /* enum: Get the clock attributes. NOTE- extended version of 1407 * MC_CMD_PTP_OP_GET_TIME_FORMAT 1408 */ 1409 #define MC_CMD_PTP_OP_GET_ATTRIBUTES 0x16 1410 /* enum: Get corrections that should be applied to the various different 1411 * timestamps 1412 */ 1413 #define MC_CMD_PTP_OP_GET_TIMESTAMP_CORRECTIONS 0x17 1414 /* enum: Subscribe to receive periodic time events indicating the current NIC 1415 * time 1416 */ 1417 #define MC_CMD_PTP_OP_TIME_EVENT_SUBSCRIBE 0x18 1418 /* enum: Unsubscribe to stop receiving time events */ 1419 #define MC_CMD_PTP_OP_TIME_EVENT_UNSUBSCRIBE 0x19 1420 /* enum: PPS based manfacturing tests. Requires PPS output to be looped to PPS 1421 * input on the same NIC. Siena PTP adapters only. 1422 */ 1423 #define MC_CMD_PTP_OP_MANFTEST_PPS 0x1a 1424 /* enum: Set the PTP sync status. Status is used by firmware to report to event 1425 * subscribers. 1426 */ 1427 #define MC_CMD_PTP_OP_SET_SYNC_STATUS 0x1b 1428 /* enum: Above this for future use. */ 1429 #define MC_CMD_PTP_OP_MAX 0x1c 1430 1431 /* MC_CMD_PTP_IN_ENABLE msgrequest */ 1432 #define MC_CMD_PTP_IN_ENABLE_LEN 16 1433 #define MC_CMD_PTP_IN_CMD_OFST 0 1434 #define MC_CMD_PTP_IN_CMD_LEN 4 1435 #define MC_CMD_PTP_IN_PERIPH_ID_OFST 4 1436 #define MC_CMD_PTP_IN_PERIPH_ID_LEN 4 1437 /* Not used. Events are always sent to function relative queue 0. */ 1438 #define MC_CMD_PTP_IN_ENABLE_QUEUE_OFST 8 1439 #define MC_CMD_PTP_IN_ENABLE_QUEUE_LEN 4 1440 /* PTP timestamping mode. Not used from Huntington onwards. */ 1441 #define MC_CMD_PTP_IN_ENABLE_MODE_OFST 12 1442 #define MC_CMD_PTP_IN_ENABLE_MODE_LEN 4 1443 /* enum: PTP, version 1 */ 1444 #define MC_CMD_PTP_MODE_V1 0x0 1445 /* enum: PTP, version 1, with VLAN headers - deprecated */ 1446 #define MC_CMD_PTP_MODE_V1_VLAN 0x1 1447 /* enum: PTP, version 2 */ 1448 #define MC_CMD_PTP_MODE_V2 0x2 1449 /* enum: PTP, version 2, with VLAN headers - deprecated */ 1450 #define MC_CMD_PTP_MODE_V2_VLAN 0x3 1451 /* enum: PTP, version 2, with improved UUID filtering */ 1452 #define MC_CMD_PTP_MODE_V2_ENHANCED 0x4 1453 /* enum: FCoE (seconds and microseconds) */ 1454 #define MC_CMD_PTP_MODE_FCOE 0x5 1455 1456 /* MC_CMD_PTP_IN_DISABLE msgrequest */ 1457 #define MC_CMD_PTP_IN_DISABLE_LEN 8 1458 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1459 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1460 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1461 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1462 1463 /* MC_CMD_PTP_IN_TRANSMIT msgrequest */ 1464 #define MC_CMD_PTP_IN_TRANSMIT_LENMIN 13 1465 #define MC_CMD_PTP_IN_TRANSMIT_LENMAX 252 1466 #define MC_CMD_PTP_IN_TRANSMIT_LEN(num) (12+1*(num)) 1467 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1468 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1469 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1470 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1471 /* Transmit packet length */ 1472 #define MC_CMD_PTP_IN_TRANSMIT_LENGTH_OFST 8 1473 #define MC_CMD_PTP_IN_TRANSMIT_LENGTH_LEN 4 1474 /* Transmit packet data */ 1475 #define MC_CMD_PTP_IN_TRANSMIT_PACKET_OFST 12 1476 #define MC_CMD_PTP_IN_TRANSMIT_PACKET_LEN 1 1477 #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MINNUM 1 1478 #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MAXNUM 240 1479 1480 /* MC_CMD_PTP_IN_READ_NIC_TIME msgrequest */ 1481 #define MC_CMD_PTP_IN_READ_NIC_TIME_LEN 8 1482 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1483 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1484 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1485 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1486 1487 /* MC_CMD_PTP_IN_READ_NIC_TIME_V2 msgrequest */ 1488 #define MC_CMD_PTP_IN_READ_NIC_TIME_V2_LEN 8 1489 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1490 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1491 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1492 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1493 1494 /* MC_CMD_PTP_IN_STATUS msgrequest */ 1495 #define MC_CMD_PTP_IN_STATUS_LEN 8 1496 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1497 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1498 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1499 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1500 1501 /* MC_CMD_PTP_IN_ADJUST msgrequest */ 1502 #define MC_CMD_PTP_IN_ADJUST_LEN 24 1503 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1504 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1505 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1506 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1507 /* Frequency adjustment 40 bit fixed point ns */ 1508 #define MC_CMD_PTP_IN_ADJUST_FREQ_OFST 8 1509 #define MC_CMD_PTP_IN_ADJUST_FREQ_LEN 8 1510 #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_OFST 8 1511 #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_OFST 12 1512 /* enum: Number of fractional bits in frequency adjustment */ 1513 #define MC_CMD_PTP_IN_ADJUST_BITS 0x28 1514 /* enum: Number of fractional bits in frequency adjustment when FP44_FREQ_ADJ 1515 * is indicated in the MC_CMD_PTP_OUT_GET_ATTRIBUTES command CAPABILITIES 1516 * field. 1517 */ 1518 #define MC_CMD_PTP_IN_ADJUST_BITS_FP44 0x2c 1519 /* Time adjustment in seconds */ 1520 #define MC_CMD_PTP_IN_ADJUST_SECONDS_OFST 16 1521 #define MC_CMD_PTP_IN_ADJUST_SECONDS_LEN 4 1522 /* Time adjustment major value */ 1523 #define MC_CMD_PTP_IN_ADJUST_MAJOR_OFST 16 1524 #define MC_CMD_PTP_IN_ADJUST_MAJOR_LEN 4 1525 /* Time adjustment in nanoseconds */ 1526 #define MC_CMD_PTP_IN_ADJUST_NANOSECONDS_OFST 20 1527 #define MC_CMD_PTP_IN_ADJUST_NANOSECONDS_LEN 4 1528 /* Time adjustment minor value */ 1529 #define MC_CMD_PTP_IN_ADJUST_MINOR_OFST 20 1530 #define MC_CMD_PTP_IN_ADJUST_MINOR_LEN 4 1531 1532 /* MC_CMD_PTP_IN_ADJUST_V2 msgrequest */ 1533 #define MC_CMD_PTP_IN_ADJUST_V2_LEN 28 1534 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1535 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1536 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1537 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1538 /* Frequency adjustment 40 bit fixed point ns */ 1539 #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_OFST 8 1540 #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_LEN 8 1541 #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_LO_OFST 8 1542 #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_HI_OFST 12 1543 /* enum: Number of fractional bits in frequency adjustment */ 1544 /* MC_CMD_PTP_IN_ADJUST_BITS 0x28 */ 1545 /* enum: Number of fractional bits in frequency adjustment when FP44_FREQ_ADJ 1546 * is indicated in the MC_CMD_PTP_OUT_GET_ATTRIBUTES command CAPABILITIES 1547 * field. 1548 */ 1549 /* MC_CMD_PTP_IN_ADJUST_BITS_FP44 0x2c */ 1550 /* Time adjustment in seconds */ 1551 #define MC_CMD_PTP_IN_ADJUST_V2_SECONDS_OFST 16 1552 #define MC_CMD_PTP_IN_ADJUST_V2_SECONDS_LEN 4 1553 /* Time adjustment major value */ 1554 #define MC_CMD_PTP_IN_ADJUST_V2_MAJOR_OFST 16 1555 #define MC_CMD_PTP_IN_ADJUST_V2_MAJOR_LEN 4 1556 /* Time adjustment in nanoseconds */ 1557 #define MC_CMD_PTP_IN_ADJUST_V2_NANOSECONDS_OFST 20 1558 #define MC_CMD_PTP_IN_ADJUST_V2_NANOSECONDS_LEN 4 1559 /* Time adjustment minor value */ 1560 #define MC_CMD_PTP_IN_ADJUST_V2_MINOR_OFST 20 1561 #define MC_CMD_PTP_IN_ADJUST_V2_MINOR_LEN 4 1562 /* Upper 32bits of major time offset adjustment */ 1563 #define MC_CMD_PTP_IN_ADJUST_V2_MAJOR_HI_OFST 24 1564 #define MC_CMD_PTP_IN_ADJUST_V2_MAJOR_HI_LEN 4 1565 1566 /* MC_CMD_PTP_IN_SYNCHRONIZE msgrequest */ 1567 #define MC_CMD_PTP_IN_SYNCHRONIZE_LEN 20 1568 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1569 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1570 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1571 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1572 /* Number of time readings to capture */ 1573 #define MC_CMD_PTP_IN_SYNCHRONIZE_NUMTIMESETS_OFST 8 1574 #define MC_CMD_PTP_IN_SYNCHRONIZE_NUMTIMESETS_LEN 4 1575 /* Host address in which to write "synchronization started" indication (64 1576 * bits) 1577 */ 1578 #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_OFST 12 1579 #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LEN 8 1580 #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_OFST 12 1581 #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_OFST 16 1582 1583 /* MC_CMD_PTP_IN_MANFTEST_BASIC msgrequest */ 1584 #define MC_CMD_PTP_IN_MANFTEST_BASIC_LEN 8 1585 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1586 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1587 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1588 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1589 1590 /* MC_CMD_PTP_IN_MANFTEST_PACKET msgrequest */ 1591 #define MC_CMD_PTP_IN_MANFTEST_PACKET_LEN 12 1592 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1593 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1594 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1595 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1596 /* Enable or disable packet testing */ 1597 #define MC_CMD_PTP_IN_MANFTEST_PACKET_TEST_ENABLE_OFST 8 1598 #define MC_CMD_PTP_IN_MANFTEST_PACKET_TEST_ENABLE_LEN 4 1599 1600 /* MC_CMD_PTP_IN_RESET_STATS msgrequest: Reset PTP statistics */ 1601 #define MC_CMD_PTP_IN_RESET_STATS_LEN 8 1602 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1603 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1604 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1605 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1606 1607 /* MC_CMD_PTP_IN_DEBUG msgrequest */ 1608 #define MC_CMD_PTP_IN_DEBUG_LEN 12 1609 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1610 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1611 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1612 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1613 /* Debug operations */ 1614 #define MC_CMD_PTP_IN_DEBUG_DEBUG_PARAM_OFST 8 1615 #define MC_CMD_PTP_IN_DEBUG_DEBUG_PARAM_LEN 4 1616 1617 /* MC_CMD_PTP_IN_FPGAREAD msgrequest */ 1618 #define MC_CMD_PTP_IN_FPGAREAD_LEN 16 1619 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1620 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1621 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1622 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1623 #define MC_CMD_PTP_IN_FPGAREAD_ADDR_OFST 8 1624 #define MC_CMD_PTP_IN_FPGAREAD_ADDR_LEN 4 1625 #define MC_CMD_PTP_IN_FPGAREAD_NUMBYTES_OFST 12 1626 #define MC_CMD_PTP_IN_FPGAREAD_NUMBYTES_LEN 4 1627 1628 /* MC_CMD_PTP_IN_FPGAWRITE msgrequest */ 1629 #define MC_CMD_PTP_IN_FPGAWRITE_LENMIN 13 1630 #define MC_CMD_PTP_IN_FPGAWRITE_LENMAX 252 1631 #define MC_CMD_PTP_IN_FPGAWRITE_LEN(num) (12+1*(num)) 1632 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1633 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1634 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1635 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1636 #define MC_CMD_PTP_IN_FPGAWRITE_ADDR_OFST 8 1637 #define MC_CMD_PTP_IN_FPGAWRITE_ADDR_LEN 4 1638 #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_OFST 12 1639 #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_LEN 1 1640 #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MINNUM 1 1641 #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MAXNUM 240 1642 1643 /* MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST msgrequest */ 1644 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_LEN 16 1645 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1646 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1647 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1648 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1649 /* Time adjustment in seconds */ 1650 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_SECONDS_OFST 8 1651 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_SECONDS_LEN 4 1652 /* Time adjustment major value */ 1653 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MAJOR_OFST 8 1654 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MAJOR_LEN 4 1655 /* Time adjustment in nanoseconds */ 1656 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_NANOSECONDS_OFST 12 1657 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_NANOSECONDS_LEN 4 1658 /* Time adjustment minor value */ 1659 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MINOR_OFST 12 1660 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MINOR_LEN 4 1661 1662 /* MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2 msgrequest */ 1663 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_LEN 20 1664 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1665 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1666 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1667 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1668 /* Time adjustment in seconds */ 1669 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_SECONDS_OFST 8 1670 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_SECONDS_LEN 4 1671 /* Time adjustment major value */ 1672 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MAJOR_OFST 8 1673 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MAJOR_LEN 4 1674 /* Time adjustment in nanoseconds */ 1675 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_NANOSECONDS_OFST 12 1676 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_NANOSECONDS_LEN 4 1677 /* Time adjustment minor value */ 1678 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MINOR_OFST 12 1679 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MINOR_LEN 4 1680 /* Upper 32bits of major time offset adjustment */ 1681 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MAJOR_HI_OFST 16 1682 #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MAJOR_HI_LEN 4 1683 1684 /* MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST msgrequest */ 1685 #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_LEN 16 1686 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1687 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1688 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1689 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1690 /* Frequency adjustment 40 bit fixed point ns */ 1691 #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_OFST 8 1692 #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LEN 8 1693 #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LO_OFST 8 1694 #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_HI_OFST 12 1695 /* Enum values, see field(s): */ 1696 /* MC_CMD_PTP/MC_CMD_PTP_IN_ADJUST/FREQ */ 1697 1698 /* MC_CMD_PTP_IN_RX_SET_VLAN_FILTER msgrequest */ 1699 #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_LEN 24 1700 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1701 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1702 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1703 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1704 /* Number of VLAN tags, 0 if not VLAN */ 1705 #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_NUM_VLAN_TAGS_OFST 8 1706 #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_NUM_VLAN_TAGS_LEN 4 1707 /* Set of VLAN tags to filter against */ 1708 #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_OFST 12 1709 #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_LEN 4 1710 #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_NUM 3 1711 1712 /* MC_CMD_PTP_IN_RX_SET_UUID_FILTER msgrequest */ 1713 #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_LEN 20 1714 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1715 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1716 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1717 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1718 /* 1 to enable UUID filtering, 0 to disable */ 1719 #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_ENABLE_OFST 8 1720 #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_ENABLE_LEN 4 1721 /* UUID to filter against */ 1722 #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_OFST 12 1723 #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LEN 8 1724 #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LO_OFST 12 1725 #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_HI_OFST 16 1726 1727 /* MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER msgrequest */ 1728 #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_LEN 16 1729 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1730 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1731 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1732 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1733 /* 1 to enable Domain filtering, 0 to disable */ 1734 #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_ENABLE_OFST 8 1735 #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_ENABLE_LEN 4 1736 /* Domain number to filter against */ 1737 #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_DOMAIN_OFST 12 1738 #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_DOMAIN_LEN 4 1739 1740 /* MC_CMD_PTP_IN_SET_CLK_SRC msgrequest */ 1741 #define MC_CMD_PTP_IN_SET_CLK_SRC_LEN 12 1742 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1743 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1744 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1745 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1746 /* Set the clock source. */ 1747 #define MC_CMD_PTP_IN_SET_CLK_SRC_CLK_OFST 8 1748 #define MC_CMD_PTP_IN_SET_CLK_SRC_CLK_LEN 4 1749 /* enum: Internal. */ 1750 #define MC_CMD_PTP_CLK_SRC_INTERNAL 0x0 1751 /* enum: External. */ 1752 #define MC_CMD_PTP_CLK_SRC_EXTERNAL 0x1 1753 1754 /* MC_CMD_PTP_IN_RST_CLK msgrequest: Reset value of Timer Reg. */ 1755 #define MC_CMD_PTP_IN_RST_CLK_LEN 8 1756 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1757 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1758 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1759 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1760 1761 /* MC_CMD_PTP_IN_PPS_ENABLE msgrequest */ 1762 #define MC_CMD_PTP_IN_PPS_ENABLE_LEN 12 1763 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1764 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1765 /* Enable or disable */ 1766 #define MC_CMD_PTP_IN_PPS_ENABLE_OP_OFST 4 1767 #define MC_CMD_PTP_IN_PPS_ENABLE_OP_LEN 4 1768 /* enum: Enable */ 1769 #define MC_CMD_PTP_ENABLE_PPS 0x0 1770 /* enum: Disable */ 1771 #define MC_CMD_PTP_DISABLE_PPS 0x1 1772 /* Not used. Events are always sent to function relative queue 0. */ 1773 #define MC_CMD_PTP_IN_PPS_ENABLE_QUEUE_ID_OFST 8 1774 #define MC_CMD_PTP_IN_PPS_ENABLE_QUEUE_ID_LEN 4 1775 1776 /* MC_CMD_PTP_IN_GET_TIME_FORMAT msgrequest */ 1777 #define MC_CMD_PTP_IN_GET_TIME_FORMAT_LEN 8 1778 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1779 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1780 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1781 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1782 1783 /* MC_CMD_PTP_IN_GET_ATTRIBUTES msgrequest */ 1784 #define MC_CMD_PTP_IN_GET_ATTRIBUTES_LEN 8 1785 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1786 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1787 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1788 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1789 1790 /* MC_CMD_PTP_IN_GET_TIMESTAMP_CORRECTIONS msgrequest */ 1791 #define MC_CMD_PTP_IN_GET_TIMESTAMP_CORRECTIONS_LEN 8 1792 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1793 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1794 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1795 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1796 1797 /* MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE msgrequest */ 1798 #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_LEN 12 1799 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1800 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1801 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1802 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1803 /* Original field containing queue ID. Now extended to include flags. */ 1804 #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_OFST 8 1805 #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_LEN 4 1806 #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_ID_LBN 0 1807 #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_ID_WIDTH 16 1808 #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_REPORT_SYNC_STATUS_LBN 31 1809 #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_REPORT_SYNC_STATUS_WIDTH 1 1810 1811 /* MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE msgrequest */ 1812 #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_LEN 16 1813 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1814 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1815 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1816 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1817 /* Unsubscribe options */ 1818 #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_CONTROL_OFST 8 1819 #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_CONTROL_LEN 4 1820 /* enum: Unsubscribe a single queue */ 1821 #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_SINGLE 0x0 1822 /* enum: Unsubscribe all queues */ 1823 #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_ALL 0x1 1824 /* Event queue ID */ 1825 #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_QUEUE_OFST 12 1826 #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_QUEUE_LEN 4 1827 1828 /* MC_CMD_PTP_IN_MANFTEST_PPS msgrequest */ 1829 #define MC_CMD_PTP_IN_MANFTEST_PPS_LEN 12 1830 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1831 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1832 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1833 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1834 /* 1 to enable PPS test mode, 0 to disable and return result. */ 1835 #define MC_CMD_PTP_IN_MANFTEST_PPS_TEST_ENABLE_OFST 8 1836 #define MC_CMD_PTP_IN_MANFTEST_PPS_TEST_ENABLE_LEN 4 1837 1838 /* MC_CMD_PTP_IN_SET_SYNC_STATUS msgrequest */ 1839 #define MC_CMD_PTP_IN_SET_SYNC_STATUS_LEN 24 1840 /* MC_CMD_PTP_IN_CMD_OFST 0 */ 1841 /* MC_CMD_PTP_IN_CMD_LEN 4 */ 1842 /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ 1843 /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ 1844 /* NIC - Host System Clock Synchronization status */ 1845 #define MC_CMD_PTP_IN_SET_SYNC_STATUS_STATUS_OFST 8 1846 #define MC_CMD_PTP_IN_SET_SYNC_STATUS_STATUS_LEN 4 1847 /* enum: Host System clock and NIC clock are not in sync */ 1848 #define MC_CMD_PTP_IN_SET_SYNC_STATUS_NOT_IN_SYNC 0x0 1849 /* enum: Host System clock and NIC clock are synchronized */ 1850 #define MC_CMD_PTP_IN_SET_SYNC_STATUS_IN_SYNC 0x1 1851 /* If synchronized, number of seconds until clocks should be considered to be 1852 * no longer in sync. 1853 */ 1854 #define MC_CMD_PTP_IN_SET_SYNC_STATUS_TIMEOUT_OFST 12 1855 #define MC_CMD_PTP_IN_SET_SYNC_STATUS_TIMEOUT_LEN 4 1856 #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED0_OFST 16 1857 #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED0_LEN 4 1858 #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED1_OFST 20 1859 #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED1_LEN 4 1860 1861 /* MC_CMD_PTP_OUT msgresponse */ 1862 #define MC_CMD_PTP_OUT_LEN 0 1863 1864 /* MC_CMD_PTP_OUT_TRANSMIT msgresponse */ 1865 #define MC_CMD_PTP_OUT_TRANSMIT_LEN 8 1866 /* Value of seconds timestamp */ 1867 #define MC_CMD_PTP_OUT_TRANSMIT_SECONDS_OFST 0 1868 #define MC_CMD_PTP_OUT_TRANSMIT_SECONDS_LEN 4 1869 /* Timestamp major value */ 1870 #define MC_CMD_PTP_OUT_TRANSMIT_MAJOR_OFST 0 1871 #define MC_CMD_PTP_OUT_TRANSMIT_MAJOR_LEN 4 1872 /* Value of nanoseconds timestamp */ 1873 #define MC_CMD_PTP_OUT_TRANSMIT_NANOSECONDS_OFST 4 1874 #define MC_CMD_PTP_OUT_TRANSMIT_NANOSECONDS_LEN 4 1875 /* Timestamp minor value */ 1876 #define MC_CMD_PTP_OUT_TRANSMIT_MINOR_OFST 4 1877 #define MC_CMD_PTP_OUT_TRANSMIT_MINOR_LEN 4 1878 1879 /* MC_CMD_PTP_OUT_TIME_EVENT_SUBSCRIBE msgresponse */ 1880 #define MC_CMD_PTP_OUT_TIME_EVENT_SUBSCRIBE_LEN 0 1881 1882 /* MC_CMD_PTP_OUT_TIME_EVENT_UNSUBSCRIBE msgresponse */ 1883 #define MC_CMD_PTP_OUT_TIME_EVENT_UNSUBSCRIBE_LEN 0 1884 1885 /* MC_CMD_PTP_OUT_READ_NIC_TIME msgresponse */ 1886 #define MC_CMD_PTP_OUT_READ_NIC_TIME_LEN 8 1887 /* Value of seconds timestamp */ 1888 #define MC_CMD_PTP_OUT_READ_NIC_TIME_SECONDS_OFST 0 1889 #define MC_CMD_PTP_OUT_READ_NIC_TIME_SECONDS_LEN 4 1890 /* Timestamp major value */ 1891 #define MC_CMD_PTP_OUT_READ_NIC_TIME_MAJOR_OFST 0 1892 #define MC_CMD_PTP_OUT_READ_NIC_TIME_MAJOR_LEN 4 1893 /* Value of nanoseconds timestamp */ 1894 #define MC_CMD_PTP_OUT_READ_NIC_TIME_NANOSECONDS_OFST 4 1895 #define MC_CMD_PTP_OUT_READ_NIC_TIME_NANOSECONDS_LEN 4 1896 /* Timestamp minor value */ 1897 #define MC_CMD_PTP_OUT_READ_NIC_TIME_MINOR_OFST 4 1898 #define MC_CMD_PTP_OUT_READ_NIC_TIME_MINOR_LEN 4 1899 1900 /* MC_CMD_PTP_OUT_READ_NIC_TIME_V2 msgresponse */ 1901 #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_LEN 12 1902 /* Value of seconds timestamp */ 1903 #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_SECONDS_OFST 0 1904 #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_SECONDS_LEN 4 1905 /* Timestamp major value */ 1906 #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MAJOR_OFST 0 1907 #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MAJOR_LEN 4 1908 /* Value of nanoseconds timestamp */ 1909 #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_NANOSECONDS_OFST 4 1910 #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_NANOSECONDS_LEN 4 1911 /* Timestamp minor value */ 1912 #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MINOR_OFST 4 1913 #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MINOR_LEN 4 1914 /* Upper 32bits of major timestamp value */ 1915 #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MAJOR_HI_OFST 8 1916 #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MAJOR_HI_LEN 4 1917 1918 /* MC_CMD_PTP_OUT_STATUS msgresponse */ 1919 #define MC_CMD_PTP_OUT_STATUS_LEN 64 1920 /* Frequency of NIC's hardware clock */ 1921 #define MC_CMD_PTP_OUT_STATUS_CLOCK_FREQ_OFST 0 1922 #define MC_CMD_PTP_OUT_STATUS_CLOCK_FREQ_LEN 4 1923 /* Number of packets transmitted and timestamped */ 1924 #define MC_CMD_PTP_OUT_STATUS_STATS_TX_OFST 4 1925 #define MC_CMD_PTP_OUT_STATUS_STATS_TX_LEN 4 1926 /* Number of packets received and timestamped */ 1927 #define MC_CMD_PTP_OUT_STATUS_STATS_RX_OFST 8 1928 #define MC_CMD_PTP_OUT_STATUS_STATS_RX_LEN 4 1929 /* Number of packets timestamped by the FPGA */ 1930 #define MC_CMD_PTP_OUT_STATUS_STATS_TS_OFST 12 1931 #define MC_CMD_PTP_OUT_STATUS_STATS_TS_LEN 4 1932 /* Number of packets filter matched */ 1933 #define MC_CMD_PTP_OUT_STATUS_STATS_FM_OFST 16 1934 #define MC_CMD_PTP_OUT_STATUS_STATS_FM_LEN 4 1935 /* Number of packets not filter matched */ 1936 #define MC_CMD_PTP_OUT_STATUS_STATS_NFM_OFST 20 1937 #define MC_CMD_PTP_OUT_STATUS_STATS_NFM_LEN 4 1938 /* Number of PPS overflows (noise on input?) */ 1939 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFLOW_OFST 24 1940 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFLOW_LEN 4 1941 /* Number of PPS bad periods */ 1942 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_BAD_OFST 28 1943 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_BAD_LEN 4 1944 /* Minimum period of PPS pulse in nanoseconds */ 1945 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MIN_OFST 32 1946 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MIN_LEN 4 1947 /* Maximum period of PPS pulse in nanoseconds */ 1948 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MAX_OFST 36 1949 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MAX_LEN 4 1950 /* Last period of PPS pulse in nanoseconds */ 1951 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_LAST_OFST 40 1952 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_LAST_LEN 4 1953 /* Mean period of PPS pulse in nanoseconds */ 1954 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MEAN_OFST 44 1955 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MEAN_LEN 4 1956 /* Minimum offset of PPS pulse in nanoseconds (signed) */ 1957 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MIN_OFST 48 1958 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MIN_LEN 4 1959 /* Maximum offset of PPS pulse in nanoseconds (signed) */ 1960 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MAX_OFST 52 1961 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MAX_LEN 4 1962 /* Last offset of PPS pulse in nanoseconds (signed) */ 1963 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_LAST_OFST 56 1964 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_LAST_LEN 4 1965 /* Mean offset of PPS pulse in nanoseconds (signed) */ 1966 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MEAN_OFST 60 1967 #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MEAN_LEN 4 1968 1969 /* MC_CMD_PTP_OUT_SYNCHRONIZE msgresponse */ 1970 #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMIN 20 1971 #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMAX 240 1972 #define MC_CMD_PTP_OUT_SYNCHRONIZE_LEN(num) (0+20*(num)) 1973 /* A set of host and NIC times */ 1974 #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_OFST 0 1975 #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_LEN 20 1976 #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MINNUM 1 1977 #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MAXNUM 12 1978 /* Host time immediately before NIC's hardware clock read */ 1979 #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTSTART_OFST 0 1980 #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTSTART_LEN 4 1981 /* Value of seconds timestamp */ 1982 #define MC_CMD_PTP_OUT_SYNCHRONIZE_SECONDS_OFST 4 1983 #define MC_CMD_PTP_OUT_SYNCHRONIZE_SECONDS_LEN 4 1984 /* Timestamp major value */ 1985 #define MC_CMD_PTP_OUT_SYNCHRONIZE_MAJOR_OFST 4 1986 #define MC_CMD_PTP_OUT_SYNCHRONIZE_MAJOR_LEN 4 1987 /* Value of nanoseconds timestamp */ 1988 #define MC_CMD_PTP_OUT_SYNCHRONIZE_NANOSECONDS_OFST 8 1989 #define MC_CMD_PTP_OUT_SYNCHRONIZE_NANOSECONDS_LEN 4 1990 /* Timestamp minor value */ 1991 #define MC_CMD_PTP_OUT_SYNCHRONIZE_MINOR_OFST 8 1992 #define MC_CMD_PTP_OUT_SYNCHRONIZE_MINOR_LEN 4 1993 /* Host time immediately after NIC's hardware clock read */ 1994 #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTEND_OFST 12 1995 #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTEND_LEN 4 1996 /* Number of nanoseconds waited after reading NIC's hardware clock */ 1997 #define MC_CMD_PTP_OUT_SYNCHRONIZE_WAITNS_OFST 16 1998 #define MC_CMD_PTP_OUT_SYNCHRONIZE_WAITNS_LEN 4 1999 2000 /* MC_CMD_PTP_OUT_MANFTEST_BASIC msgresponse */ 2001 #define MC_CMD_PTP_OUT_MANFTEST_BASIC_LEN 8 2002 /* Results of testing */ 2003 #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_RESULT_OFST 0 2004 #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_RESULT_LEN 4 2005 /* enum: Successful test */ 2006 #define MC_CMD_PTP_MANF_SUCCESS 0x0 2007 /* enum: FPGA load failed */ 2008 #define MC_CMD_PTP_MANF_FPGA_LOAD 0x1 2009 /* enum: FPGA version invalid */ 2010 #define MC_CMD_PTP_MANF_FPGA_VERSION 0x2 2011 /* enum: FPGA registers incorrect */ 2012 #define MC_CMD_PTP_MANF_FPGA_REGISTERS 0x3 2013 /* enum: Oscillator possibly not working? */ 2014 #define MC_CMD_PTP_MANF_OSCILLATOR 0x4 2015 /* enum: Timestamps not increasing */ 2016 #define MC_CMD_PTP_MANF_TIMESTAMPS 0x5 2017 /* enum: Mismatched packet count */ 2018 #define MC_CMD_PTP_MANF_PACKET_COUNT 0x6 2019 /* enum: Mismatched packet count (Siena filter and FPGA) */ 2020 #define MC_CMD_PTP_MANF_FILTER_COUNT 0x7 2021 /* enum: Not enough packets to perform timestamp check */ 2022 #define MC_CMD_PTP_MANF_PACKET_ENOUGH 0x8 2023 /* enum: Timestamp trigger GPIO not working */ 2024 #define MC_CMD_PTP_MANF_GPIO_TRIGGER 0x9 2025 /* enum: Insufficient PPS events to perform checks */ 2026 #define MC_CMD_PTP_MANF_PPS_ENOUGH 0xa 2027 /* enum: PPS time event period not sufficiently close to 1s. */ 2028 #define MC_CMD_PTP_MANF_PPS_PERIOD 0xb 2029 /* enum: PPS time event nS reading not sufficiently close to zero. */ 2030 #define MC_CMD_PTP_MANF_PPS_NS 0xc 2031 /* enum: PTP peripheral registers incorrect */ 2032 #define MC_CMD_PTP_MANF_REGISTERS 0xd 2033 /* enum: Failed to read time from PTP peripheral */ 2034 #define MC_CMD_PTP_MANF_CLOCK_READ 0xe 2035 /* Presence of external oscillator */ 2036 #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_EXTOSC_OFST 4 2037 #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_EXTOSC_LEN 4 2038 2039 /* MC_CMD_PTP_OUT_MANFTEST_PACKET msgresponse */ 2040 #define MC_CMD_PTP_OUT_MANFTEST_PACKET_LEN 12 2041 /* Results of testing */ 2042 #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_RESULT_OFST 0 2043 #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_RESULT_LEN 4 2044 /* Number of packets received by FPGA */ 2045 #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FPGACOUNT_OFST 4 2046 #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FPGACOUNT_LEN 4 2047 /* Number of packets received by Siena filters */ 2048 #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FILTERCOUNT_OFST 8 2049 #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FILTERCOUNT_LEN 4 2050 2051 /* MC_CMD_PTP_OUT_FPGAREAD msgresponse */ 2052 #define MC_CMD_PTP_OUT_FPGAREAD_LENMIN 1 2053 #define MC_CMD_PTP_OUT_FPGAREAD_LENMAX 252 2054 #define MC_CMD_PTP_OUT_FPGAREAD_LEN(num) (0+1*(num)) 2055 #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_OFST 0 2056 #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_LEN 1 2057 #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MINNUM 1 2058 #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MAXNUM 252 2059 2060 /* MC_CMD_PTP_OUT_GET_TIME_FORMAT msgresponse */ 2061 #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_LEN 4 2062 /* Time format required/used by for this NIC. Applies to all PTP MCDI 2063 * operations that pass times between the host and firmware. If this operation 2064 * is not supported (older firmware) a format of seconds and nanoseconds should 2065 * be assumed. Note this enum is deprecated. Do not add to it- use the 2066 * TIME_FORMAT field in MC_CMD_PTP_OUT_GET_ATTRIBUTES instead. 2067 */ 2068 #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_FORMAT_OFST 0 2069 #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_FORMAT_LEN 4 2070 /* enum: Times are in seconds and nanoseconds */ 2071 #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_SECONDS_NANOSECONDS 0x0 2072 /* enum: Major register has units of 16 second per tick, minor 8 ns per tick */ 2073 #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_16SECONDS_8NANOSECONDS 0x1 2074 /* enum: Major register has units of seconds, minor 2^-27s per tick */ 2075 #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_SECONDS_27FRACTION 0x2 2076 2077 /* MC_CMD_PTP_OUT_GET_ATTRIBUTES msgresponse */ 2078 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_LEN 24 2079 /* Time format required/used by for this NIC. Applies to all PTP MCDI 2080 * operations that pass times between the host and firmware. If this operation 2081 * is not supported (older firmware) a format of seconds and nanoseconds should 2082 * be assumed. 2083 */ 2084 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_TIME_FORMAT_OFST 0 2085 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_TIME_FORMAT_LEN 4 2086 /* enum: Times are in seconds and nanoseconds */ 2087 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_NANOSECONDS 0x0 2088 /* enum: Major register has units of 16 second per tick, minor 8 ns per tick */ 2089 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_16SECONDS_8NANOSECONDS 0x1 2090 /* enum: Major register has units of seconds, minor 2^-27s per tick */ 2091 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_27FRACTION 0x2 2092 /* enum: Major register units are seconds, minor units are quarter nanoseconds 2093 */ 2094 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_QTR_NANOSECONDS 0x3 2095 /* Minimum acceptable value for a corrected synchronization timeset. When 2096 * comparing host and NIC clock times, the MC returns a set of samples that 2097 * contain the host start and end time, the MC time when the host start was 2098 * detected and the time the MC waited between reading the time and detecting 2099 * the host end. The corrected sync window is the difference between the host 2100 * end and start times minus the time that the MC waited for host end. 2101 */ 2102 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SYNC_WINDOW_MIN_OFST 4 2103 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SYNC_WINDOW_MIN_LEN 4 2104 /* Various PTP capabilities */ 2105 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_CAPABILITIES_OFST 8 2106 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_CAPABILITIES_LEN 4 2107 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_REPORT_SYNC_STATUS_LBN 0 2108 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_REPORT_SYNC_STATUS_WIDTH 1 2109 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RX_TSTAMP_OOB_LBN 1 2110 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RX_TSTAMP_OOB_WIDTH 1 2111 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_64BIT_SECONDS_LBN 2 2112 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_64BIT_SECONDS_WIDTH 1 2113 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_FP44_FREQ_ADJ_LBN 3 2114 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_FP44_FREQ_ADJ_WIDTH 1 2115 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED0_OFST 12 2116 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED0_LEN 4 2117 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED1_OFST 16 2118 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED1_LEN 4 2119 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED2_OFST 20 2120 #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED2_LEN 4 2121 2122 /* MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS msgresponse */ 2123 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_LEN 16 2124 /* Uncorrected error on PTP transmit timestamps in NIC clock format */ 2125 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_TRANSMIT_OFST 0 2126 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_TRANSMIT_LEN 4 2127 /* Uncorrected error on PTP receive timestamps in NIC clock format */ 2128 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_RECEIVE_OFST 4 2129 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_RECEIVE_LEN 4 2130 /* Uncorrected error on PPS output in NIC clock format */ 2131 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_OUT_OFST 8 2132 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_OUT_LEN 4 2133 /* Uncorrected error on PPS input in NIC clock format */ 2134 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_IN_OFST 12 2135 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_IN_LEN 4 2136 2137 /* MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2 msgresponse */ 2138 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_LEN 24 2139 /* Uncorrected error on PTP transmit timestamps in NIC clock format */ 2140 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_TX_OFST 0 2141 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_TX_LEN 4 2142 /* Uncorrected error on PTP receive timestamps in NIC clock format */ 2143 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_RX_OFST 4 2144 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_RX_LEN 4 2145 /* Uncorrected error on PPS output in NIC clock format */ 2146 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_OUT_OFST 8 2147 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_OUT_LEN 4 2148 /* Uncorrected error on PPS input in NIC clock format */ 2149 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_IN_OFST 12 2150 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_IN_LEN 4 2151 /* Uncorrected error on non-PTP transmit timestamps in NIC clock format */ 2152 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_TX_OFST 16 2153 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_TX_LEN 4 2154 /* Uncorrected error on non-PTP receive timestamps in NIC clock format */ 2155 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_RX_OFST 20 2156 #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_RX_LEN 4 2157 2158 /* MC_CMD_PTP_OUT_MANFTEST_PPS msgresponse */ 2159 #define MC_CMD_PTP_OUT_MANFTEST_PPS_LEN 4 2160 /* Results of testing */ 2161 #define MC_CMD_PTP_OUT_MANFTEST_PPS_TEST_RESULT_OFST 0 2162 #define MC_CMD_PTP_OUT_MANFTEST_PPS_TEST_RESULT_LEN 4 2163 /* Enum values, see field(s): */ 2164 /* MC_CMD_PTP_OUT_MANFTEST_BASIC/TEST_RESULT */ 2165 2166 /* MC_CMD_PTP_OUT_SET_SYNC_STATUS msgresponse */ 2167 #define MC_CMD_PTP_OUT_SET_SYNC_STATUS_LEN 0 2168 2169 /***********************************/ 2170 /* MC_CMD_CSR_READ32 2171 * Read 32bit words from the indirect memory map. 2172 */ 2173 #define MC_CMD_CSR_READ32 0xc 2174 #undef MC_CMD_0xc_PRIVILEGE_CTG 2175 2176 #define MC_CMD_0xc_PRIVILEGE_CTG SRIOV_CTG_INSECURE 2177 2178 /* MC_CMD_CSR_READ32_IN msgrequest */ 2179 #define MC_CMD_CSR_READ32_IN_LEN 12 2180 /* Address */ 2181 #define MC_CMD_CSR_READ32_IN_ADDR_OFST 0 2182 #define MC_CMD_CSR_READ32_IN_ADDR_LEN 4 2183 #define MC_CMD_CSR_READ32_IN_STEP_OFST 4 2184 #define MC_CMD_CSR_READ32_IN_STEP_LEN 4 2185 #define MC_CMD_CSR_READ32_IN_NUMWORDS_OFST 8 2186 #define MC_CMD_CSR_READ32_IN_NUMWORDS_LEN 4 2187 2188 /* MC_CMD_CSR_READ32_OUT msgresponse */ 2189 #define MC_CMD_CSR_READ32_OUT_LENMIN 4 2190 #define MC_CMD_CSR_READ32_OUT_LENMAX 252 2191 #define MC_CMD_CSR_READ32_OUT_LEN(num) (0+4*(num)) 2192 /* The last dword is the status, not a value read */ 2193 #define MC_CMD_CSR_READ32_OUT_BUFFER_OFST 0 2194 #define MC_CMD_CSR_READ32_OUT_BUFFER_LEN 4 2195 #define MC_CMD_CSR_READ32_OUT_BUFFER_MINNUM 1 2196 #define MC_CMD_CSR_READ32_OUT_BUFFER_MAXNUM 63 2197 2198 /***********************************/ 2199 /* MC_CMD_CSR_WRITE32 2200 * Write 32bit dwords to the indirect memory map. 2201 */ 2202 #define MC_CMD_CSR_WRITE32 0xd 2203 #undef MC_CMD_0xd_PRIVILEGE_CTG 2204 2205 #define MC_CMD_0xd_PRIVILEGE_CTG SRIOV_CTG_INSECURE 2206 2207 /* MC_CMD_CSR_WRITE32_IN msgrequest */ 2208 #define MC_CMD_CSR_WRITE32_IN_LENMIN 12 2209 #define MC_CMD_CSR_WRITE32_IN_LENMAX 252 2210 #define MC_CMD_CSR_WRITE32_IN_LEN(num) (8+4*(num)) 2211 /* Address */ 2212 #define MC_CMD_CSR_WRITE32_IN_ADDR_OFST 0 2213 #define MC_CMD_CSR_WRITE32_IN_ADDR_LEN 4 2214 #define MC_CMD_CSR_WRITE32_IN_STEP_OFST 4 2215 #define MC_CMD_CSR_WRITE32_IN_STEP_LEN 4 2216 #define MC_CMD_CSR_WRITE32_IN_BUFFER_OFST 8 2217 #define MC_CMD_CSR_WRITE32_IN_BUFFER_LEN 4 2218 #define MC_CMD_CSR_WRITE32_IN_BUFFER_MINNUM 1 2219 #define MC_CMD_CSR_WRITE32_IN_BUFFER_MAXNUM 61 2220 2221 /* MC_CMD_CSR_WRITE32_OUT msgresponse */ 2222 #define MC_CMD_CSR_WRITE32_OUT_LEN 4 2223 #define MC_CMD_CSR_WRITE32_OUT_STATUS_OFST 0 2224 #define MC_CMD_CSR_WRITE32_OUT_STATUS_LEN 4 2225 2226 /***********************************/ 2227 /* MC_CMD_HP 2228 * These commands are used for HP related features. They are grouped under one 2229 * MCDI command to avoid creating too many MCDI commands. 2230 */ 2231 #define MC_CMD_HP 0x54 2232 #undef MC_CMD_0x54_PRIVILEGE_CTG 2233 2234 #define MC_CMD_0x54_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 2235 2236 /* MC_CMD_HP_IN msgrequest */ 2237 #define MC_CMD_HP_IN_LEN 16 2238 /* HP OCSD sub-command. When address is not NULL, request activation of OCSD at 2239 * the specified address with the specified interval.When address is NULL, 2240 * INTERVAL is interpreted as a command: 0: stop OCSD / 1: Report OCSD current 2241 * state / 2: (debug) Show temperature reported by one of the supported 2242 * sensors. 2243 */ 2244 #define MC_CMD_HP_IN_SUBCMD_OFST 0 2245 #define MC_CMD_HP_IN_SUBCMD_LEN 4 2246 /* enum: OCSD (Option Card Sensor Data) sub-command. */ 2247 #define MC_CMD_HP_IN_OCSD_SUBCMD 0x0 2248 /* enum: Last known valid HP sub-command. */ 2249 #define MC_CMD_HP_IN_LAST_SUBCMD 0x0 2250 /* The address to the array of sensor fields. (Or NULL to use a sub-command.) 2251 */ 2252 #define MC_CMD_HP_IN_OCSD_ADDR_OFST 4 2253 #define MC_CMD_HP_IN_OCSD_ADDR_LEN 8 2254 #define MC_CMD_HP_IN_OCSD_ADDR_LO_OFST 4 2255 #define MC_CMD_HP_IN_OCSD_ADDR_HI_OFST 8 2256 /* The requested update interval, in seconds. (Or the sub-command if ADDR is 2257 * NULL.) 2258 */ 2259 #define MC_CMD_HP_IN_OCSD_INTERVAL_OFST 12 2260 #define MC_CMD_HP_IN_OCSD_INTERVAL_LEN 4 2261 2262 /* MC_CMD_HP_OUT msgresponse */ 2263 #define MC_CMD_HP_OUT_LEN 4 2264 #define MC_CMD_HP_OUT_OCSD_STATUS_OFST 0 2265 #define MC_CMD_HP_OUT_OCSD_STATUS_LEN 4 2266 /* enum: OCSD stopped for this card. */ 2267 #define MC_CMD_HP_OUT_OCSD_STOPPED 0x1 2268 /* enum: OCSD was successfully started with the address provided. */ 2269 #define MC_CMD_HP_OUT_OCSD_STARTED 0x2 2270 /* enum: OCSD was already started for this card. */ 2271 #define MC_CMD_HP_OUT_OCSD_ALREADY_STARTED 0x3 2272 2273 /***********************************/ 2274 /* MC_CMD_STACKINFO 2275 * Get stack information. 2276 */ 2277 #define MC_CMD_STACKINFO 0xf 2278 #undef MC_CMD_0xf_PRIVILEGE_CTG 2279 2280 #define MC_CMD_0xf_PRIVILEGE_CTG SRIOV_CTG_ADMIN 2281 2282 /* MC_CMD_STACKINFO_IN msgrequest */ 2283 #define MC_CMD_STACKINFO_IN_LEN 0 2284 2285 /* MC_CMD_STACKINFO_OUT msgresponse */ 2286 #define MC_CMD_STACKINFO_OUT_LENMIN 12 2287 #define MC_CMD_STACKINFO_OUT_LENMAX 252 2288 #define MC_CMD_STACKINFO_OUT_LEN(num) (0+12*(num)) 2289 /* (thread ptr, stack size, free space) for each thread in system */ 2290 #define MC_CMD_STACKINFO_OUT_THREAD_INFO_OFST 0 2291 #define MC_CMD_STACKINFO_OUT_THREAD_INFO_LEN 12 2292 #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MINNUM 1 2293 #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MAXNUM 21 2294 2295 /***********************************/ 2296 /* MC_CMD_MDIO_READ 2297 * MDIO register read. 2298 */ 2299 #define MC_CMD_MDIO_READ 0x10 2300 #undef MC_CMD_0x10_PRIVILEGE_CTG 2301 2302 #define MC_CMD_0x10_PRIVILEGE_CTG SRIOV_CTG_GENERAL 2303 2304 /* MC_CMD_MDIO_READ_IN msgrequest */ 2305 #define MC_CMD_MDIO_READ_IN_LEN 16 2306 /* Bus number; there are two MDIO buses: one for the internal PHY, and one for 2307 * external devices. 2308 */ 2309 #define MC_CMD_MDIO_READ_IN_BUS_OFST 0 2310 #define MC_CMD_MDIO_READ_IN_BUS_LEN 4 2311 /* enum: Internal. */ 2312 #define MC_CMD_MDIO_BUS_INTERNAL 0x0 2313 /* enum: External. */ 2314 #define MC_CMD_MDIO_BUS_EXTERNAL 0x1 2315 /* Port address */ 2316 #define MC_CMD_MDIO_READ_IN_PRTAD_OFST 4 2317 #define MC_CMD_MDIO_READ_IN_PRTAD_LEN 4 2318 /* Device Address or clause 22. */ 2319 #define MC_CMD_MDIO_READ_IN_DEVAD_OFST 8 2320 #define MC_CMD_MDIO_READ_IN_DEVAD_LEN 4 2321 /* enum: By default all the MCDI MDIO operations perform clause45 mode. If you 2322 * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22. 2323 */ 2324 #define MC_CMD_MDIO_CLAUSE22 0x20 2325 /* Address */ 2326 #define MC_CMD_MDIO_READ_IN_ADDR_OFST 12 2327 #define MC_CMD_MDIO_READ_IN_ADDR_LEN 4 2328 2329 /* MC_CMD_MDIO_READ_OUT msgresponse */ 2330 #define MC_CMD_MDIO_READ_OUT_LEN 8 2331 /* Value */ 2332 #define MC_CMD_MDIO_READ_OUT_VALUE_OFST 0 2333 #define MC_CMD_MDIO_READ_OUT_VALUE_LEN 4 2334 /* Status the MDIO commands return the raw status bits from the MDIO block. A 2335 * "good" transaction should have the DONE bit set and all other bits clear. 2336 */ 2337 #define MC_CMD_MDIO_READ_OUT_STATUS_OFST 4 2338 #define MC_CMD_MDIO_READ_OUT_STATUS_LEN 4 2339 /* enum: Good. */ 2340 #define MC_CMD_MDIO_STATUS_GOOD 0x8 2341 2342 /***********************************/ 2343 /* MC_CMD_MDIO_WRITE 2344 * MDIO register write. 2345 */ 2346 #define MC_CMD_MDIO_WRITE 0x11 2347 #undef MC_CMD_0x11_PRIVILEGE_CTG 2348 2349 #define MC_CMD_0x11_PRIVILEGE_CTG SRIOV_CTG_ADMIN 2350 2351 /* MC_CMD_MDIO_WRITE_IN msgrequest */ 2352 #define MC_CMD_MDIO_WRITE_IN_LEN 20 2353 /* Bus number; there are two MDIO buses: one for the internal PHY, and one for 2354 * external devices. 2355 */ 2356 #define MC_CMD_MDIO_WRITE_IN_BUS_OFST 0 2357 #define MC_CMD_MDIO_WRITE_IN_BUS_LEN 4 2358 /* enum: Internal. */ 2359 /* MC_CMD_MDIO_BUS_INTERNAL 0x0 */ 2360 /* enum: External. */ 2361 /* MC_CMD_MDIO_BUS_EXTERNAL 0x1 */ 2362 /* Port address */ 2363 #define MC_CMD_MDIO_WRITE_IN_PRTAD_OFST 4 2364 #define MC_CMD_MDIO_WRITE_IN_PRTAD_LEN 4 2365 /* Device Address or clause 22. */ 2366 #define MC_CMD_MDIO_WRITE_IN_DEVAD_OFST 8 2367 #define MC_CMD_MDIO_WRITE_IN_DEVAD_LEN 4 2368 /* enum: By default all the MCDI MDIO operations perform clause45 mode. If you 2369 * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22. 2370 */ 2371 /* MC_CMD_MDIO_CLAUSE22 0x20 */ 2372 /* Address */ 2373 #define MC_CMD_MDIO_WRITE_IN_ADDR_OFST 12 2374 #define MC_CMD_MDIO_WRITE_IN_ADDR_LEN 4 2375 /* Value */ 2376 #define MC_CMD_MDIO_WRITE_IN_VALUE_OFST 16 2377 #define MC_CMD_MDIO_WRITE_IN_VALUE_LEN 4 2378 2379 /* MC_CMD_MDIO_WRITE_OUT msgresponse */ 2380 #define MC_CMD_MDIO_WRITE_OUT_LEN 4 2381 /* Status; the MDIO commands return the raw status bits from the MDIO block. A 2382 * "good" transaction should have the DONE bit set and all other bits clear. 2383 */ 2384 #define MC_CMD_MDIO_WRITE_OUT_STATUS_OFST 0 2385 #define MC_CMD_MDIO_WRITE_OUT_STATUS_LEN 4 2386 /* enum: Good. */ 2387 /* MC_CMD_MDIO_STATUS_GOOD 0x8 */ 2388 2389 /***********************************/ 2390 /* MC_CMD_DBI_WRITE 2391 * Write DBI register(s). 2392 */ 2393 #define MC_CMD_DBI_WRITE 0x12 2394 #undef MC_CMD_0x12_PRIVILEGE_CTG 2395 2396 #define MC_CMD_0x12_PRIVILEGE_CTG SRIOV_CTG_INSECURE 2397 2398 /* MC_CMD_DBI_WRITE_IN msgrequest */ 2399 #define MC_CMD_DBI_WRITE_IN_LENMIN 12 2400 #define MC_CMD_DBI_WRITE_IN_LENMAX 252 2401 #define MC_CMD_DBI_WRITE_IN_LEN(num) (0+12*(num)) 2402 /* Each write op consists of an address (offset 0), byte enable/VF/CS2 (offset 2403 * 32) and value (offset 64). See MC_CMD_DBIWROP_TYPEDEF. 2404 */ 2405 #define MC_CMD_DBI_WRITE_IN_DBIWROP_OFST 0 2406 #define MC_CMD_DBI_WRITE_IN_DBIWROP_LEN 12 2407 #define MC_CMD_DBI_WRITE_IN_DBIWROP_MINNUM 1 2408 #define MC_CMD_DBI_WRITE_IN_DBIWROP_MAXNUM 21 2409 2410 /* MC_CMD_DBI_WRITE_OUT msgresponse */ 2411 #define MC_CMD_DBI_WRITE_OUT_LEN 0 2412 2413 /* MC_CMD_DBIWROP_TYPEDEF structuredef */ 2414 #define MC_CMD_DBIWROP_TYPEDEF_LEN 12 2415 #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST 0 2416 #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_LEN 4 2417 #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_LBN 0 2418 #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_WIDTH 32 2419 #define MC_CMD_DBIWROP_TYPEDEF_PARMS_OFST 4 2420 #define MC_CMD_DBIWROP_TYPEDEF_PARMS_LEN 4 2421 #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_LBN 16 2422 #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_WIDTH 16 2423 #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_LBN 15 2424 #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_WIDTH 1 2425 #define MC_CMD_DBIWROP_TYPEDEF_CS2_LBN 14 2426 #define MC_CMD_DBIWROP_TYPEDEF_CS2_WIDTH 1 2427 #define MC_CMD_DBIWROP_TYPEDEF_PARMS_LBN 32 2428 #define MC_CMD_DBIWROP_TYPEDEF_PARMS_WIDTH 32 2429 #define MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST 8 2430 #define MC_CMD_DBIWROP_TYPEDEF_VALUE_LEN 4 2431 #define MC_CMD_DBIWROP_TYPEDEF_VALUE_LBN 64 2432 #define MC_CMD_DBIWROP_TYPEDEF_VALUE_WIDTH 32 2433 2434 /***********************************/ 2435 /* MC_CMD_PORT_READ32 2436 * Read a 32-bit register from the indirect port register map. The port to 2437 * access is implied by the Shared memory channel used. 2438 */ 2439 #define MC_CMD_PORT_READ32 0x14 2440 2441 /* MC_CMD_PORT_READ32_IN msgrequest */ 2442 #define MC_CMD_PORT_READ32_IN_LEN 4 2443 /* Address */ 2444 #define MC_CMD_PORT_READ32_IN_ADDR_OFST 0 2445 #define MC_CMD_PORT_READ32_IN_ADDR_LEN 4 2446 2447 /* MC_CMD_PORT_READ32_OUT msgresponse */ 2448 #define MC_CMD_PORT_READ32_OUT_LEN 8 2449 /* Value */ 2450 #define MC_CMD_PORT_READ32_OUT_VALUE_OFST 0 2451 #define MC_CMD_PORT_READ32_OUT_VALUE_LEN 4 2452 /* Status */ 2453 #define MC_CMD_PORT_READ32_OUT_STATUS_OFST 4 2454 #define MC_CMD_PORT_READ32_OUT_STATUS_LEN 4 2455 2456 /***********************************/ 2457 /* MC_CMD_PORT_WRITE32 2458 * Write a 32-bit register to the indirect port register map. The port to 2459 * access is implied by the Shared memory channel used. 2460 */ 2461 #define MC_CMD_PORT_WRITE32 0x15 2462 2463 /* MC_CMD_PORT_WRITE32_IN msgrequest */ 2464 #define MC_CMD_PORT_WRITE32_IN_LEN 8 2465 /* Address */ 2466 #define MC_CMD_PORT_WRITE32_IN_ADDR_OFST 0 2467 #define MC_CMD_PORT_WRITE32_IN_ADDR_LEN 4 2468 /* Value */ 2469 #define MC_CMD_PORT_WRITE32_IN_VALUE_OFST 4 2470 #define MC_CMD_PORT_WRITE32_IN_VALUE_LEN 4 2471 2472 /* MC_CMD_PORT_WRITE32_OUT msgresponse */ 2473 #define MC_CMD_PORT_WRITE32_OUT_LEN 4 2474 /* Status */ 2475 #define MC_CMD_PORT_WRITE32_OUT_STATUS_OFST 0 2476 #define MC_CMD_PORT_WRITE32_OUT_STATUS_LEN 4 2477 2478 /***********************************/ 2479 /* MC_CMD_PORT_READ128 2480 * Read a 128-bit register from the indirect port register map. The port to 2481 * access is implied by the Shared memory channel used. 2482 */ 2483 #define MC_CMD_PORT_READ128 0x16 2484 2485 /* MC_CMD_PORT_READ128_IN msgrequest */ 2486 #define MC_CMD_PORT_READ128_IN_LEN 4 2487 /* Address */ 2488 #define MC_CMD_PORT_READ128_IN_ADDR_OFST 0 2489 #define MC_CMD_PORT_READ128_IN_ADDR_LEN 4 2490 2491 /* MC_CMD_PORT_READ128_OUT msgresponse */ 2492 #define MC_CMD_PORT_READ128_OUT_LEN 20 2493 /* Value */ 2494 #define MC_CMD_PORT_READ128_OUT_VALUE_OFST 0 2495 #define MC_CMD_PORT_READ128_OUT_VALUE_LEN 16 2496 /* Status */ 2497 #define MC_CMD_PORT_READ128_OUT_STATUS_OFST 16 2498 #define MC_CMD_PORT_READ128_OUT_STATUS_LEN 4 2499 2500 /***********************************/ 2501 /* MC_CMD_PORT_WRITE128 2502 * Write a 128-bit register to the indirect port register map. The port to 2503 * access is implied by the Shared memory channel used. 2504 */ 2505 #define MC_CMD_PORT_WRITE128 0x17 2506 2507 /* MC_CMD_PORT_WRITE128_IN msgrequest */ 2508 #define MC_CMD_PORT_WRITE128_IN_LEN 20 2509 /* Address */ 2510 #define MC_CMD_PORT_WRITE128_IN_ADDR_OFST 0 2511 #define MC_CMD_PORT_WRITE128_IN_ADDR_LEN 4 2512 /* Value */ 2513 #define MC_CMD_PORT_WRITE128_IN_VALUE_OFST 4 2514 #define MC_CMD_PORT_WRITE128_IN_VALUE_LEN 16 2515 2516 /* MC_CMD_PORT_WRITE128_OUT msgresponse */ 2517 #define MC_CMD_PORT_WRITE128_OUT_LEN 4 2518 /* Status */ 2519 #define MC_CMD_PORT_WRITE128_OUT_STATUS_OFST 0 2520 #define MC_CMD_PORT_WRITE128_OUT_STATUS_LEN 4 2521 2522 /* MC_CMD_CAPABILITIES structuredef */ 2523 #define MC_CMD_CAPABILITIES_LEN 4 2524 /* Small buf table. */ 2525 #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_LBN 0 2526 #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_WIDTH 1 2527 /* Turbo mode (for Maranello). */ 2528 #define MC_CMD_CAPABILITIES_TURBO_LBN 1 2529 #define MC_CMD_CAPABILITIES_TURBO_WIDTH 1 2530 /* Turbo mode active (for Maranello). */ 2531 #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN 2 2532 #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_WIDTH 1 2533 /* PTP offload. */ 2534 #define MC_CMD_CAPABILITIES_PTP_LBN 3 2535 #define MC_CMD_CAPABILITIES_PTP_WIDTH 1 2536 /* AOE mode. */ 2537 #define MC_CMD_CAPABILITIES_AOE_LBN 4 2538 #define MC_CMD_CAPABILITIES_AOE_WIDTH 1 2539 /* AOE mode active. */ 2540 #define MC_CMD_CAPABILITIES_AOE_ACTIVE_LBN 5 2541 #define MC_CMD_CAPABILITIES_AOE_ACTIVE_WIDTH 1 2542 /* AOE mode active. */ 2543 #define MC_CMD_CAPABILITIES_FC_ACTIVE_LBN 6 2544 #define MC_CMD_CAPABILITIES_FC_ACTIVE_WIDTH 1 2545 #define MC_CMD_CAPABILITIES_RESERVED_LBN 7 2546 #define MC_CMD_CAPABILITIES_RESERVED_WIDTH 25 2547 2548 /***********************************/ 2549 /* MC_CMD_GET_BOARD_CFG 2550 * Returns the MC firmware configuration structure. 2551 */ 2552 #define MC_CMD_GET_BOARD_CFG 0x18 2553 #undef MC_CMD_0x18_PRIVILEGE_CTG 2554 2555 #define MC_CMD_0x18_PRIVILEGE_CTG SRIOV_CTG_GENERAL 2556 2557 /* MC_CMD_GET_BOARD_CFG_IN msgrequest */ 2558 #define MC_CMD_GET_BOARD_CFG_IN_LEN 0 2559 2560 /* MC_CMD_GET_BOARD_CFG_OUT msgresponse */ 2561 #define MC_CMD_GET_BOARD_CFG_OUT_LENMIN 96 2562 #define MC_CMD_GET_BOARD_CFG_OUT_LENMAX 136 2563 #define MC_CMD_GET_BOARD_CFG_OUT_LEN(num) (72+2*(num)) 2564 #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_TYPE_OFST 0 2565 #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_TYPE_LEN 4 2566 #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_OFST 4 2567 #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_LEN 32 2568 /* Capabilities for Siena Port0 (see struct MC_CMD_CAPABILITIES). Unused on 2569 * EF10 and later (use MC_CMD_GET_CAPABILITIES). 2570 */ 2571 #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT0_OFST 36 2572 #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT0_LEN 4 2573 /* Capabilities for Siena Port1 (see struct MC_CMD_CAPABILITIES). Unused on 2574 * EF10 and later (use MC_CMD_GET_CAPABILITIES). 2575 */ 2576 #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT1_OFST 40 2577 #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT1_LEN 4 2578 /* Base MAC address for Siena Port0. Unused on EF10 and later (use 2579 * MC_CMD_GET_MAC_ADDRESSES). 2580 */ 2581 #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_OFST 44 2582 #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_LEN 6 2583 /* Base MAC address for Siena Port1. Unused on EF10 and later (use 2584 * MC_CMD_GET_MAC_ADDRESSES). 2585 */ 2586 #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_OFST 50 2587 #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_LEN 6 2588 /* Size of MAC address pool for Siena Port0. Unused on EF10 and later (use 2589 * MC_CMD_GET_MAC_ADDRESSES). 2590 */ 2591 #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT0_OFST 56 2592 #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT0_LEN 4 2593 /* Size of MAC address pool for Siena Port1. Unused on EF10 and later (use 2594 * MC_CMD_GET_MAC_ADDRESSES). 2595 */ 2596 #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT1_OFST 60 2597 #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT1_LEN 4 2598 /* Increment between addresses in MAC address pool for Siena Port0. Unused on 2599 * EF10 and later (use MC_CMD_GET_MAC_ADDRESSES). 2600 */ 2601 #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT0_OFST 64 2602 #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT0_LEN 4 2603 /* Increment between addresses in MAC address pool for Siena Port1. Unused on 2604 * EF10 and later (use MC_CMD_GET_MAC_ADDRESSES). 2605 */ 2606 #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT1_OFST 68 2607 #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT1_LEN 4 2608 /* Siena only. This field contains a 16-bit value for each of the types of 2609 * NVRAM area. The values are defined in the firmware/mc/platform/.c file for a 2610 * specific board type, but otherwise have no meaning to the MC; they are used 2611 * by the driver to manage selection of appropriate firmware updates. Unused on 2612 * EF10 and later (use MC_CMD_NVRAM_METADATA). 2613 */ 2614 #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_OFST 72 2615 #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_LEN 2 2616 #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MINNUM 12 2617 #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM 32 2618 2619 /***********************************/ 2620 /* MC_CMD_DBI_READX 2621 * Read DBI register(s) -- extended functionality 2622 */ 2623 #define MC_CMD_DBI_READX 0x19 2624 #undef MC_CMD_0x19_PRIVILEGE_CTG 2625 2626 #define MC_CMD_0x19_PRIVILEGE_CTG SRIOV_CTG_INSECURE 2627 2628 /* MC_CMD_DBI_READX_IN msgrequest */ 2629 #define MC_CMD_DBI_READX_IN_LENMIN 8 2630 #define MC_CMD_DBI_READX_IN_LENMAX 248 2631 #define MC_CMD_DBI_READX_IN_LEN(num) (0+8*(num)) 2632 /* Each Read op consists of an address (offset 0), VF/CS2) */ 2633 #define MC_CMD_DBI_READX_IN_DBIRDOP_OFST 0 2634 #define MC_CMD_DBI_READX_IN_DBIRDOP_LEN 8 2635 #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_OFST 0 2636 #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_OFST 4 2637 #define MC_CMD_DBI_READX_IN_DBIRDOP_MINNUM 1 2638 #define MC_CMD_DBI_READX_IN_DBIRDOP_MAXNUM 31 2639 2640 /* MC_CMD_DBI_READX_OUT msgresponse */ 2641 #define MC_CMD_DBI_READX_OUT_LENMIN 4 2642 #define MC_CMD_DBI_READX_OUT_LENMAX 252 2643 #define MC_CMD_DBI_READX_OUT_LEN(num) (0+4*(num)) 2644 /* Value */ 2645 #define MC_CMD_DBI_READX_OUT_VALUE_OFST 0 2646 #define MC_CMD_DBI_READX_OUT_VALUE_LEN 4 2647 #define MC_CMD_DBI_READX_OUT_VALUE_MINNUM 1 2648 #define MC_CMD_DBI_READX_OUT_VALUE_MAXNUM 63 2649 2650 /* MC_CMD_DBIRDOP_TYPEDEF structuredef */ 2651 #define MC_CMD_DBIRDOP_TYPEDEF_LEN 8 2652 #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_OFST 0 2653 #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_LEN 4 2654 #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_LBN 0 2655 #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_WIDTH 32 2656 #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_OFST 4 2657 #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_LEN 4 2658 #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_LBN 16 2659 #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_WIDTH 16 2660 #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_LBN 15 2661 #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_WIDTH 1 2662 #define MC_CMD_DBIRDOP_TYPEDEF_CS2_LBN 14 2663 #define MC_CMD_DBIRDOP_TYPEDEF_CS2_WIDTH 1 2664 #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_LBN 32 2665 #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_WIDTH 32 2666 2667 /***********************************/ 2668 /* MC_CMD_SET_RAND_SEED 2669 * Set the 16byte seed for the MC pseudo-random generator. 2670 */ 2671 #define MC_CMD_SET_RAND_SEED 0x1a 2672 #undef MC_CMD_0x1a_PRIVILEGE_CTG 2673 2674 #define MC_CMD_0x1a_PRIVILEGE_CTG SRIOV_CTG_INSECURE 2675 2676 /* MC_CMD_SET_RAND_SEED_IN msgrequest */ 2677 #define MC_CMD_SET_RAND_SEED_IN_LEN 16 2678 /* Seed value. */ 2679 #define MC_CMD_SET_RAND_SEED_IN_SEED_OFST 0 2680 #define MC_CMD_SET_RAND_SEED_IN_SEED_LEN 16 2681 2682 /* MC_CMD_SET_RAND_SEED_OUT msgresponse */ 2683 #define MC_CMD_SET_RAND_SEED_OUT_LEN 0 2684 2685 /***********************************/ 2686 /* MC_CMD_LTSSM_HIST 2687 * Retrieve the history of the LTSSM, if the build supports it. 2688 */ 2689 #define MC_CMD_LTSSM_HIST 0x1b 2690 2691 /* MC_CMD_LTSSM_HIST_IN msgrequest */ 2692 #define MC_CMD_LTSSM_HIST_IN_LEN 0 2693 2694 /* MC_CMD_LTSSM_HIST_OUT msgresponse */ 2695 #define MC_CMD_LTSSM_HIST_OUT_LENMIN 0 2696 #define MC_CMD_LTSSM_HIST_OUT_LENMAX 252 2697 #define MC_CMD_LTSSM_HIST_OUT_LEN(num) (0+4*(num)) 2698 /* variable number of LTSSM values, as bytes. The history is read-to-clear. */ 2699 #define MC_CMD_LTSSM_HIST_OUT_DATA_OFST 0 2700 #define MC_CMD_LTSSM_HIST_OUT_DATA_LEN 4 2701 #define MC_CMD_LTSSM_HIST_OUT_DATA_MINNUM 0 2702 #define MC_CMD_LTSSM_HIST_OUT_DATA_MAXNUM 63 2703 2704 /***********************************/ 2705 /* MC_CMD_DRV_ATTACH 2706 * Inform MCPU that this port is managed on the host (i.e. driver active). For 2707 * Huntington, also request the preferred datapath firmware to use if possible 2708 * (it may not be possible for this request to be fulfilled; the driver must 2709 * issue a subsequent MC_CMD_GET_CAPABILITIES command to determine which 2710 * features are actually available). The FIRMWARE_ID field is ignored by older 2711 * platforms. 2712 */ 2713 #define MC_CMD_DRV_ATTACH 0x1c 2714 #undef MC_CMD_0x1c_PRIVILEGE_CTG 2715 2716 #define MC_CMD_0x1c_PRIVILEGE_CTG SRIOV_CTG_GENERAL 2717 2718 /* MC_CMD_DRV_ATTACH_IN msgrequest */ 2719 #define MC_CMD_DRV_ATTACH_IN_LEN 12 2720 /* new state to set if UPDATE=1 */ 2721 #define MC_CMD_DRV_ATTACH_IN_NEW_STATE_OFST 0 2722 #define MC_CMD_DRV_ATTACH_IN_NEW_STATE_LEN 4 2723 #define MC_CMD_DRV_ATTACH_LBN 0 2724 #define MC_CMD_DRV_ATTACH_WIDTH 1 2725 #define MC_CMD_DRV_ATTACH_IN_ATTACH_LBN 0 2726 #define MC_CMD_DRV_ATTACH_IN_ATTACH_WIDTH 1 2727 #define MC_CMD_DRV_PREBOOT_LBN 1 2728 #define MC_CMD_DRV_PREBOOT_WIDTH 1 2729 #define MC_CMD_DRV_ATTACH_IN_PREBOOT_LBN 1 2730 #define MC_CMD_DRV_ATTACH_IN_PREBOOT_WIDTH 1 2731 #define MC_CMD_DRV_ATTACH_IN_SUBVARIANT_AWARE_LBN 2 2732 #define MC_CMD_DRV_ATTACH_IN_SUBVARIANT_AWARE_WIDTH 1 2733 #define MC_CMD_DRV_ATTACH_IN_WANT_VI_SPREADING_LBN 3 2734 #define MC_CMD_DRV_ATTACH_IN_WANT_VI_SPREADING_WIDTH 1 2735 /* 1 to set new state, or 0 to just report the existing state */ 2736 #define MC_CMD_DRV_ATTACH_IN_UPDATE_OFST 4 2737 #define MC_CMD_DRV_ATTACH_IN_UPDATE_LEN 4 2738 /* preferred datapath firmware (for Huntington; ignored for Siena) */ 2739 #define MC_CMD_DRV_ATTACH_IN_FIRMWARE_ID_OFST 8 2740 #define MC_CMD_DRV_ATTACH_IN_FIRMWARE_ID_LEN 4 2741 /* enum: Prefer to use full featured firmware */ 2742 #define MC_CMD_FW_FULL_FEATURED 0x0 2743 /* enum: Prefer to use firmware with fewer features but lower latency */ 2744 #define MC_CMD_FW_LOW_LATENCY 0x1 2745 /* enum: Prefer to use firmware for SolarCapture packed stream mode */ 2746 #define MC_CMD_FW_PACKED_STREAM 0x2 2747 /* enum: Prefer to use firmware with fewer features and simpler TX event 2748 * batching but higher TX packet rate 2749 */ 2750 #define MC_CMD_FW_HIGH_TX_RATE 0x3 2751 /* enum: Reserved value */ 2752 #define MC_CMD_FW_PACKED_STREAM_HASH_MODE_1 0x4 2753 /* enum: Prefer to use firmware with additional "rules engine" filtering 2754 * support 2755 */ 2756 #define MC_CMD_FW_RULES_ENGINE 0x5 2757 /* enum: Prefer to use firmware with additional DPDK support */ 2758 #define MC_CMD_FW_DPDK 0x6 2759 /* enum: Prefer to use "l3xudp" custom datapath firmware (see SF-119495-PD and 2760 * bug69716) 2761 */ 2762 #define MC_CMD_FW_L3XUDP 0x7 2763 /* enum: Requests that the MC keep whatever datapath firmware is currently 2764 * running. It's used for test purposes, where we want to be able to shmboot 2765 * special test firmware variants. This option is only recognised in eftest 2766 * (i.e. non-production) builds. 2767 */ 2768 #define MC_CMD_FW_KEEP_CURRENT_EFTEST_ONLY 0xfffffffe 2769 /* enum: Only this option is allowed for non-admin functions */ 2770 #define MC_CMD_FW_DONT_CARE 0xffffffff 2771 2772 /* MC_CMD_DRV_ATTACH_OUT msgresponse */ 2773 #define MC_CMD_DRV_ATTACH_OUT_LEN 4 2774 /* previous or existing state, see the bitmask at NEW_STATE */ 2775 #define MC_CMD_DRV_ATTACH_OUT_OLD_STATE_OFST 0 2776 #define MC_CMD_DRV_ATTACH_OUT_OLD_STATE_LEN 4 2777 2778 /* MC_CMD_DRV_ATTACH_EXT_OUT msgresponse */ 2779 #define MC_CMD_DRV_ATTACH_EXT_OUT_LEN 8 2780 /* previous or existing state, see the bitmask at NEW_STATE */ 2781 #define MC_CMD_DRV_ATTACH_EXT_OUT_OLD_STATE_OFST 0 2782 #define MC_CMD_DRV_ATTACH_EXT_OUT_OLD_STATE_LEN 4 2783 /* Flags associated with this function */ 2784 #define MC_CMD_DRV_ATTACH_EXT_OUT_FUNC_FLAGS_OFST 4 2785 #define MC_CMD_DRV_ATTACH_EXT_OUT_FUNC_FLAGS_LEN 4 2786 /* enum: Labels the lowest-numbered function visible to the OS */ 2787 #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_PRIMARY 0x0 2788 /* enum: The function can control the link state of the physical port it is 2789 * bound to. 2790 */ 2791 #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_LINKCTRL 0x1 2792 /* enum: The function can perform privileged operations */ 2793 #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_TRUSTED 0x2 2794 /* enum: The function does not have an active port associated with it. The port 2795 * refers to the Sorrento external FPGA port. 2796 */ 2797 #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_NO_ACTIVE_PORT 0x3 2798 /* enum: If set, indicates that VI spreading is currently enabled. Will always 2799 * indicate the current state, regardless of the value in the WANT_VI_SPREADING 2800 * input. 2801 */ 2802 #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_VI_SPREADING_ENABLED 0x4 2803 2804 /***********************************/ 2805 /* MC_CMD_SHMUART 2806 * Route UART output to circular buffer in shared memory instead. 2807 */ 2808 #define MC_CMD_SHMUART 0x1f 2809 2810 /* MC_CMD_SHMUART_IN msgrequest */ 2811 #define MC_CMD_SHMUART_IN_LEN 4 2812 /* ??? */ 2813 #define MC_CMD_SHMUART_IN_FLAG_OFST 0 2814 #define MC_CMD_SHMUART_IN_FLAG_LEN 4 2815 2816 /* MC_CMD_SHMUART_OUT msgresponse */ 2817 #define MC_CMD_SHMUART_OUT_LEN 0 2818 2819 /***********************************/ 2820 /* MC_CMD_PORT_RESET 2821 * Generic per-port reset. There is no equivalent for per-board reset. Locks 2822 * required: None; Return code: 0, ETIME. NOTE: This command is deprecated - 2823 * use MC_CMD_ENTITY_RESET instead. 2824 */ 2825 #define MC_CMD_PORT_RESET 0x20 2826 #undef MC_CMD_0x20_PRIVILEGE_CTG 2827 2828 #define MC_CMD_0x20_PRIVILEGE_CTG SRIOV_CTG_GENERAL 2829 2830 /* MC_CMD_PORT_RESET_IN msgrequest */ 2831 #define MC_CMD_PORT_RESET_IN_LEN 0 2832 2833 /* MC_CMD_PORT_RESET_OUT msgresponse */ 2834 #define MC_CMD_PORT_RESET_OUT_LEN 0 2835 2836 /***********************************/ 2837 /* MC_CMD_ENTITY_RESET 2838 * Generic per-resource reset. There is no equivalent for per-board reset. 2839 * Locks required: None; Return code: 0, ETIME. NOTE: This command is an 2840 * extended version of the deprecated MC_CMD_PORT_RESET with added fields. 2841 */ 2842 #define MC_CMD_ENTITY_RESET 0x20 2843 /* MC_CMD_0x20_PRIVILEGE_CTG SRIOV_CTG_GENERAL */ 2844 2845 /* MC_CMD_ENTITY_RESET_IN msgrequest */ 2846 #define MC_CMD_ENTITY_RESET_IN_LEN 4 2847 /* Optional flags field. Omitting this will perform a "legacy" reset action 2848 * (TBD). 2849 */ 2850 #define MC_CMD_ENTITY_RESET_IN_FLAG_OFST 0 2851 #define MC_CMD_ENTITY_RESET_IN_FLAG_LEN 4 2852 #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_LBN 0 2853 #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_WIDTH 1 2854 2855 /* MC_CMD_ENTITY_RESET_OUT msgresponse */ 2856 #define MC_CMD_ENTITY_RESET_OUT_LEN 0 2857 2858 /***********************************/ 2859 /* MC_CMD_PCIE_CREDITS 2860 * Read instantaneous and minimum flow control thresholds. 2861 */ 2862 #define MC_CMD_PCIE_CREDITS 0x21 2863 2864 /* MC_CMD_PCIE_CREDITS_IN msgrequest */ 2865 #define MC_CMD_PCIE_CREDITS_IN_LEN 8 2866 /* poll period. 0 is disabled */ 2867 #define MC_CMD_PCIE_CREDITS_IN_POLL_PERIOD_OFST 0 2868 #define MC_CMD_PCIE_CREDITS_IN_POLL_PERIOD_LEN 4 2869 /* wipe statistics */ 2870 #define MC_CMD_PCIE_CREDITS_IN_WIPE_OFST 4 2871 #define MC_CMD_PCIE_CREDITS_IN_WIPE_LEN 4 2872 2873 /* MC_CMD_PCIE_CREDITS_OUT msgresponse */ 2874 #define MC_CMD_PCIE_CREDITS_OUT_LEN 16 2875 #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_OFST 0 2876 #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_LEN 2 2877 #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_OFST 2 2878 #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_LEN 2 2879 #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_OFST 4 2880 #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_LEN 2 2881 #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_OFST 6 2882 #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_LEN 2 2883 #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_OFST 8 2884 #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_LEN 2 2885 #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_OFST 10 2886 #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_LEN 2 2887 #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_OFST 12 2888 #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_LEN 2 2889 #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_OFST 14 2890 #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_LEN 2 2891 2892 /***********************************/ 2893 /* MC_CMD_RXD_MONITOR 2894 * Get histogram of RX queue fill level. 2895 */ 2896 #define MC_CMD_RXD_MONITOR 0x22 2897 2898 /* MC_CMD_RXD_MONITOR_IN msgrequest */ 2899 #define MC_CMD_RXD_MONITOR_IN_LEN 12 2900 #define MC_CMD_RXD_MONITOR_IN_QID_OFST 0 2901 #define MC_CMD_RXD_MONITOR_IN_QID_LEN 4 2902 #define MC_CMD_RXD_MONITOR_IN_POLL_PERIOD_OFST 4 2903 #define MC_CMD_RXD_MONITOR_IN_POLL_PERIOD_LEN 4 2904 #define MC_CMD_RXD_MONITOR_IN_WIPE_OFST 8 2905 #define MC_CMD_RXD_MONITOR_IN_WIPE_LEN 4 2906 2907 /* MC_CMD_RXD_MONITOR_OUT msgresponse */ 2908 #define MC_CMD_RXD_MONITOR_OUT_LEN 80 2909 #define MC_CMD_RXD_MONITOR_OUT_QID_OFST 0 2910 #define MC_CMD_RXD_MONITOR_OUT_QID_LEN 4 2911 #define MC_CMD_RXD_MONITOR_OUT_RING_FILL_OFST 4 2912 #define MC_CMD_RXD_MONITOR_OUT_RING_FILL_LEN 4 2913 #define MC_CMD_RXD_MONITOR_OUT_CACHE_FILL_OFST 8 2914 #define MC_CMD_RXD_MONITOR_OUT_CACHE_FILL_LEN 4 2915 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_1_OFST 12 2916 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_1_LEN 4 2917 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_2_OFST 16 2918 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_2_LEN 4 2919 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_4_OFST 20 2920 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_4_LEN 4 2921 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_8_OFST 24 2922 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_8_LEN 4 2923 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_16_OFST 28 2924 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_16_LEN 4 2925 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_32_OFST 32 2926 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_32_LEN 4 2927 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_64_OFST 36 2928 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_64_LEN 4 2929 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_128_OFST 40 2930 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_128_LEN 4 2931 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_256_OFST 44 2932 #define MC_CMD_RXD_MONITOR_OUT_RING_LT_256_LEN 4 2933 #define MC_CMD_RXD_MONITOR_OUT_RING_GE_256_OFST 48 2934 #define MC_CMD_RXD_MONITOR_OUT_RING_GE_256_LEN 4 2935 #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_1_OFST 52 2936 #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_1_LEN 4 2937 #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_2_OFST 56 2938 #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_2_LEN 4 2939 #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_4_OFST 60 2940 #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_4_LEN 4 2941 #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_8_OFST 64 2942 #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_8_LEN 4 2943 #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_16_OFST 68 2944 #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_16_LEN 4 2945 #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_32_OFST 72 2946 #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_32_LEN 4 2947 #define MC_CMD_RXD_MONITOR_OUT_CACHE_GE_32_OFST 76 2948 #define MC_CMD_RXD_MONITOR_OUT_CACHE_GE_32_LEN 4 2949 2950 /***********************************/ 2951 /* MC_CMD_PUTS 2952 * Copy the given ASCII string out onto UART and/or out of the network port. 2953 */ 2954 #define MC_CMD_PUTS 0x23 2955 #undef MC_CMD_0x23_PRIVILEGE_CTG 2956 2957 #define MC_CMD_0x23_PRIVILEGE_CTG SRIOV_CTG_INSECURE 2958 2959 /* MC_CMD_PUTS_IN msgrequest */ 2960 #define MC_CMD_PUTS_IN_LENMIN 13 2961 #define MC_CMD_PUTS_IN_LENMAX 252 2962 #define MC_CMD_PUTS_IN_LEN(num) (12+1*(num)) 2963 #define MC_CMD_PUTS_IN_DEST_OFST 0 2964 #define MC_CMD_PUTS_IN_DEST_LEN 4 2965 #define MC_CMD_PUTS_IN_UART_LBN 0 2966 #define MC_CMD_PUTS_IN_UART_WIDTH 1 2967 #define MC_CMD_PUTS_IN_PORT_LBN 1 2968 #define MC_CMD_PUTS_IN_PORT_WIDTH 1 2969 #define MC_CMD_PUTS_IN_DHOST_OFST 4 2970 #define MC_CMD_PUTS_IN_DHOST_LEN 6 2971 #define MC_CMD_PUTS_IN_STRING_OFST 12 2972 #define MC_CMD_PUTS_IN_STRING_LEN 1 2973 #define MC_CMD_PUTS_IN_STRING_MINNUM 1 2974 #define MC_CMD_PUTS_IN_STRING_MAXNUM 240 2975 2976 /* MC_CMD_PUTS_OUT msgresponse */ 2977 #define MC_CMD_PUTS_OUT_LEN 0 2978 2979 /***********************************/ 2980 /* MC_CMD_GET_PHY_CFG 2981 * Report PHY configuration. This guarantees to succeed even if the PHY is in a 2982 * 'zombie' state. Locks required: None 2983 */ 2984 #define MC_CMD_GET_PHY_CFG 0x24 2985 #undef MC_CMD_0x24_PRIVILEGE_CTG 2986 2987 #define MC_CMD_0x24_PRIVILEGE_CTG SRIOV_CTG_GENERAL 2988 2989 /* MC_CMD_GET_PHY_CFG_IN msgrequest */ 2990 #define MC_CMD_GET_PHY_CFG_IN_LEN 0 2991 2992 /* MC_CMD_GET_PHY_CFG_OUT msgresponse */ 2993 #define MC_CMD_GET_PHY_CFG_OUT_LEN 72 2994 /* flags */ 2995 #define MC_CMD_GET_PHY_CFG_OUT_FLAGS_OFST 0 2996 #define MC_CMD_GET_PHY_CFG_OUT_FLAGS_LEN 4 2997 #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_LBN 0 2998 #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_WIDTH 1 2999 #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_LBN 1 3000 #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_WIDTH 1 3001 #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_LBN 2 3002 #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_WIDTH 1 3003 #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_LBN 3 3004 #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_WIDTH 1 3005 #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_LBN 4 3006 #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_WIDTH 1 3007 #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_LBN 5 3008 #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_WIDTH 1 3009 #define MC_CMD_GET_PHY_CFG_OUT_BIST_LBN 6 3010 #define MC_CMD_GET_PHY_CFG_OUT_BIST_WIDTH 1 3011 /* ?? */ 3012 #define MC_CMD_GET_PHY_CFG_OUT_TYPE_OFST 4 3013 #define MC_CMD_GET_PHY_CFG_OUT_TYPE_LEN 4 3014 /* Bitmask of supported capabilities */ 3015 #define MC_CMD_GET_PHY_CFG_OUT_SUPPORTED_CAP_OFST 8 3016 #define MC_CMD_GET_PHY_CFG_OUT_SUPPORTED_CAP_LEN 4 3017 #define MC_CMD_PHY_CAP_10HDX_LBN 1 3018 #define MC_CMD_PHY_CAP_10HDX_WIDTH 1 3019 #define MC_CMD_PHY_CAP_10FDX_LBN 2 3020 #define MC_CMD_PHY_CAP_10FDX_WIDTH 1 3021 #define MC_CMD_PHY_CAP_100HDX_LBN 3 3022 #define MC_CMD_PHY_CAP_100HDX_WIDTH 1 3023 #define MC_CMD_PHY_CAP_100FDX_LBN 4 3024 #define MC_CMD_PHY_CAP_100FDX_WIDTH 1 3025 #define MC_CMD_PHY_CAP_1000HDX_LBN 5 3026 #define MC_CMD_PHY_CAP_1000HDX_WIDTH 1 3027 #define MC_CMD_PHY_CAP_1000FDX_LBN 6 3028 #define MC_CMD_PHY_CAP_1000FDX_WIDTH 1 3029 #define MC_CMD_PHY_CAP_10000FDX_LBN 7 3030 #define MC_CMD_PHY_CAP_10000FDX_WIDTH 1 3031 #define MC_CMD_PHY_CAP_PAUSE_LBN 8 3032 #define MC_CMD_PHY_CAP_PAUSE_WIDTH 1 3033 #define MC_CMD_PHY_CAP_ASYM_LBN 9 3034 #define MC_CMD_PHY_CAP_ASYM_WIDTH 1 3035 #define MC_CMD_PHY_CAP_AN_LBN 10 3036 #define MC_CMD_PHY_CAP_AN_WIDTH 1 3037 #define MC_CMD_PHY_CAP_40000FDX_LBN 11 3038 #define MC_CMD_PHY_CAP_40000FDX_WIDTH 1 3039 #define MC_CMD_PHY_CAP_DDM_LBN 12 3040 #define MC_CMD_PHY_CAP_DDM_WIDTH 1 3041 #define MC_CMD_PHY_CAP_100000FDX_LBN 13 3042 #define MC_CMD_PHY_CAP_100000FDX_WIDTH 1 3043 #define MC_CMD_PHY_CAP_25000FDX_LBN 14 3044 #define MC_CMD_PHY_CAP_25000FDX_WIDTH 1 3045 #define MC_CMD_PHY_CAP_50000FDX_LBN 15 3046 #define MC_CMD_PHY_CAP_50000FDX_WIDTH 1 3047 #define MC_CMD_PHY_CAP_BASER_FEC_LBN 16 3048 #define MC_CMD_PHY_CAP_BASER_FEC_WIDTH 1 3049 #define MC_CMD_PHY_CAP_BASER_FEC_REQUESTED_LBN 17 3050 #define MC_CMD_PHY_CAP_BASER_FEC_REQUESTED_WIDTH 1 3051 #define MC_CMD_PHY_CAP_RS_FEC_LBN 18 3052 #define MC_CMD_PHY_CAP_RS_FEC_WIDTH 1 3053 #define MC_CMD_PHY_CAP_RS_FEC_REQUESTED_LBN 19 3054 #define MC_CMD_PHY_CAP_RS_FEC_REQUESTED_WIDTH 1 3055 #define MC_CMD_PHY_CAP_25G_BASER_FEC_LBN 20 3056 #define MC_CMD_PHY_CAP_25G_BASER_FEC_WIDTH 1 3057 #define MC_CMD_PHY_CAP_25G_BASER_FEC_REQUESTED_LBN 21 3058 #define MC_CMD_PHY_CAP_25G_BASER_FEC_REQUESTED_WIDTH 1 3059 /* ?? */ 3060 #define MC_CMD_GET_PHY_CFG_OUT_CHANNEL_OFST 12 3061 #define MC_CMD_GET_PHY_CFG_OUT_CHANNEL_LEN 4 3062 /* ?? */ 3063 #define MC_CMD_GET_PHY_CFG_OUT_PRT_OFST 16 3064 #define MC_CMD_GET_PHY_CFG_OUT_PRT_LEN 4 3065 /* ?? */ 3066 #define MC_CMD_GET_PHY_CFG_OUT_STATS_MASK_OFST 20 3067 #define MC_CMD_GET_PHY_CFG_OUT_STATS_MASK_LEN 4 3068 /* ?? */ 3069 #define MC_CMD_GET_PHY_CFG_OUT_NAME_OFST 24 3070 #define MC_CMD_GET_PHY_CFG_OUT_NAME_LEN 20 3071 /* ?? */ 3072 #define MC_CMD_GET_PHY_CFG_OUT_MEDIA_TYPE_OFST 44 3073 #define MC_CMD_GET_PHY_CFG_OUT_MEDIA_TYPE_LEN 4 3074 /* enum: Xaui. */ 3075 #define MC_CMD_MEDIA_XAUI 0x1 3076 /* enum: CX4. */ 3077 #define MC_CMD_MEDIA_CX4 0x2 3078 /* enum: KX4. */ 3079 #define MC_CMD_MEDIA_KX4 0x3 3080 /* enum: XFP Far. */ 3081 #define MC_CMD_MEDIA_XFP 0x4 3082 /* enum: SFP+. */ 3083 #define MC_CMD_MEDIA_SFP_PLUS 0x5 3084 /* enum: 10GBaseT. */ 3085 #define MC_CMD_MEDIA_BASE_T 0x6 3086 /* enum: QSFP+. */ 3087 #define MC_CMD_MEDIA_QSFP_PLUS 0x7 3088 #define MC_CMD_GET_PHY_CFG_OUT_MMD_MASK_OFST 48 3089 #define MC_CMD_GET_PHY_CFG_OUT_MMD_MASK_LEN 4 3090 /* enum: Native clause 22 */ 3091 #define MC_CMD_MMD_CLAUSE22 0x0 3092 #define MC_CMD_MMD_CLAUSE45_PMAPMD 0x1 /* enum */ 3093 #define MC_CMD_MMD_CLAUSE45_WIS 0x2 /* enum */ 3094 #define MC_CMD_MMD_CLAUSE45_PCS 0x3 /* enum */ 3095 #define MC_CMD_MMD_CLAUSE45_PHYXS 0x4 /* enum */ 3096 #define MC_CMD_MMD_CLAUSE45_DTEXS 0x5 /* enum */ 3097 #define MC_CMD_MMD_CLAUSE45_TC 0x6 /* enum */ 3098 #define MC_CMD_MMD_CLAUSE45_AN 0x7 /* enum */ 3099 /* enum: Clause22 proxied over clause45 by PHY. */ 3100 #define MC_CMD_MMD_CLAUSE45_C22EXT 0x1d 3101 #define MC_CMD_MMD_CLAUSE45_VEND1 0x1e /* enum */ 3102 #define MC_CMD_MMD_CLAUSE45_VEND2 0x1f /* enum */ 3103 #define MC_CMD_GET_PHY_CFG_OUT_REVISION_OFST 52 3104 #define MC_CMD_GET_PHY_CFG_OUT_REVISION_LEN 20 3105 3106 /***********************************/ 3107 /* MC_CMD_START_BIST 3108 * Start a BIST test on the PHY. Locks required: PHY_LOCK if doing a PHY BIST 3109 * Return code: 0, EINVAL, EACCES (if PHY_LOCK is not held) 3110 */ 3111 #define MC_CMD_START_BIST 0x25 3112 #undef MC_CMD_0x25_PRIVILEGE_CTG 3113 3114 #define MC_CMD_0x25_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 3115 3116 /* MC_CMD_START_BIST_IN msgrequest */ 3117 #define MC_CMD_START_BIST_IN_LEN 4 3118 /* Type of test. */ 3119 #define MC_CMD_START_BIST_IN_TYPE_OFST 0 3120 #define MC_CMD_START_BIST_IN_TYPE_LEN 4 3121 /* enum: Run the PHY's short cable BIST. */ 3122 #define MC_CMD_PHY_BIST_CABLE_SHORT 0x1 3123 /* enum: Run the PHY's long cable BIST. */ 3124 #define MC_CMD_PHY_BIST_CABLE_LONG 0x2 3125 /* enum: Run BIST on the currently selected BPX Serdes (XAUI or XFI) . */ 3126 #define MC_CMD_BPX_SERDES_BIST 0x3 3127 /* enum: Run the MC loopback tests. */ 3128 #define MC_CMD_MC_LOOPBACK_BIST 0x4 3129 /* enum: Run the PHY's standard BIST. */ 3130 #define MC_CMD_PHY_BIST 0x5 3131 /* enum: Run MC RAM test. */ 3132 #define MC_CMD_MC_MEM_BIST 0x6 3133 /* enum: Run Port RAM test. */ 3134 #define MC_CMD_PORT_MEM_BIST 0x7 3135 /* enum: Run register test. */ 3136 #define MC_CMD_REG_BIST 0x8 3137 3138 /* MC_CMD_START_BIST_OUT msgresponse */ 3139 #define MC_CMD_START_BIST_OUT_LEN 0 3140 3141 /***********************************/ 3142 /* MC_CMD_POLL_BIST 3143 * Poll for BIST completion. Returns a single status code, and optionally some 3144 * PHY specific bist output. The driver should only consume the BIST output 3145 * after validating OUTLEN and MC_CMD_GET_PHY_CFG.TYPE. If a driver can't 3146 * successfully parse the BIST output, it should still respect the pass/Fail in 3147 * OUT.RESULT. Locks required: PHY_LOCK if doing a PHY BIST. Return code: 0, 3148 * EACCES (if PHY_LOCK is not held). 3149 */ 3150 #define MC_CMD_POLL_BIST 0x26 3151 #undef MC_CMD_0x26_PRIVILEGE_CTG 3152 3153 #define MC_CMD_0x26_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 3154 3155 /* MC_CMD_POLL_BIST_IN msgrequest */ 3156 #define MC_CMD_POLL_BIST_IN_LEN 0 3157 3158 /* MC_CMD_POLL_BIST_OUT msgresponse */ 3159 #define MC_CMD_POLL_BIST_OUT_LEN 8 3160 /* result */ 3161 #define MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 3162 #define MC_CMD_POLL_BIST_OUT_RESULT_LEN 4 3163 /* enum: Running. */ 3164 #define MC_CMD_POLL_BIST_RUNNING 0x1 3165 /* enum: Passed. */ 3166 #define MC_CMD_POLL_BIST_PASSED 0x2 3167 /* enum: Failed. */ 3168 #define MC_CMD_POLL_BIST_FAILED 0x3 3169 /* enum: Timed-out. */ 3170 #define MC_CMD_POLL_BIST_TIMEOUT 0x4 3171 #define MC_CMD_POLL_BIST_OUT_PRIVATE_OFST 4 3172 #define MC_CMD_POLL_BIST_OUT_PRIVATE_LEN 4 3173 3174 /* MC_CMD_POLL_BIST_OUT_SFT9001 msgresponse */ 3175 #define MC_CMD_POLL_BIST_OUT_SFT9001_LEN 36 3176 /* result */ 3177 /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */ 3178 /* MC_CMD_POLL_BIST_OUT_RESULT_LEN 4 */ 3179 /* Enum values, see field(s): */ 3180 /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */ 3181 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_A_OFST 4 3182 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_A_LEN 4 3183 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_B_OFST 8 3184 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_B_LEN 4 3185 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_C_OFST 12 3186 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_C_LEN 4 3187 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_D_OFST 16 3188 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_D_LEN 4 3189 /* Status of each channel A */ 3190 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_A_OFST 20 3191 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_A_LEN 4 3192 /* enum: Ok. */ 3193 #define MC_CMD_POLL_BIST_SFT9001_PAIR_OK 0x1 3194 /* enum: Open. */ 3195 #define MC_CMD_POLL_BIST_SFT9001_PAIR_OPEN 0x2 3196 /* enum: Intra-pair short. */ 3197 #define MC_CMD_POLL_BIST_SFT9001_INTRA_PAIR_SHORT 0x3 3198 /* enum: Inter-pair short. */ 3199 #define MC_CMD_POLL_BIST_SFT9001_INTER_PAIR_SHORT 0x4 3200 /* enum: Busy. */ 3201 #define MC_CMD_POLL_BIST_SFT9001_PAIR_BUSY 0x9 3202 /* Status of each channel B */ 3203 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_B_OFST 24 3204 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_B_LEN 4 3205 /* Enum values, see field(s): */ 3206 /* CABLE_STATUS_A */ 3207 /* Status of each channel C */ 3208 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_C_OFST 28 3209 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_C_LEN 4 3210 /* Enum values, see field(s): */ 3211 /* CABLE_STATUS_A */ 3212 /* Status of each channel D */ 3213 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_D_OFST 32 3214 #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_D_LEN 4 3215 /* Enum values, see field(s): */ 3216 /* CABLE_STATUS_A */ 3217 3218 /* MC_CMD_POLL_BIST_OUT_MRSFP msgresponse */ 3219 #define MC_CMD_POLL_BIST_OUT_MRSFP_LEN 8 3220 /* result */ 3221 /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */ 3222 /* MC_CMD_POLL_BIST_OUT_RESULT_LEN 4 */ 3223 /* Enum values, see field(s): */ 3224 /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */ 3225 #define MC_CMD_POLL_BIST_OUT_MRSFP_TEST_OFST 4 3226 #define MC_CMD_POLL_BIST_OUT_MRSFP_TEST_LEN 4 3227 /* enum: Complete. */ 3228 #define MC_CMD_POLL_BIST_MRSFP_TEST_COMPLETE 0x0 3229 /* enum: Bus switch off I2C write. */ 3230 #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_WRITE 0x1 3231 /* enum: Bus switch off I2C no access IO exp. */ 3232 #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_IO_EXP 0x2 3233 /* enum: Bus switch off I2C no access module. */ 3234 #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_MODULE 0x3 3235 /* enum: IO exp I2C configure. */ 3236 #define MC_CMD_POLL_BIST_MRSFP_TEST_IO_EXP_I2C_CONFIGURE 0x4 3237 /* enum: Bus switch I2C no cross talk. */ 3238 #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_I2C_NO_CROSSTALK 0x5 3239 /* enum: Module presence. */ 3240 #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_PRESENCE 0x6 3241 /* enum: Module ID I2C access. */ 3242 #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_I2C_ACCESS 0x7 3243 /* enum: Module ID sane value. */ 3244 #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_SANE_VALUE 0x8 3245 3246 /* MC_CMD_POLL_BIST_OUT_MEM msgresponse */ 3247 #define MC_CMD_POLL_BIST_OUT_MEM_LEN 36 3248 /* result */ 3249 /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */ 3250 /* MC_CMD_POLL_BIST_OUT_RESULT_LEN 4 */ 3251 /* Enum values, see field(s): */ 3252 /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */ 3253 #define MC_CMD_POLL_BIST_OUT_MEM_TEST_OFST 4 3254 #define MC_CMD_POLL_BIST_OUT_MEM_TEST_LEN 4 3255 /* enum: Test has completed. */ 3256 #define MC_CMD_POLL_BIST_MEM_COMPLETE 0x0 3257 /* enum: RAM test - walk ones. */ 3258 #define MC_CMD_POLL_BIST_MEM_MEM_WALK_ONES 0x1 3259 /* enum: RAM test - walk zeros. */ 3260 #define MC_CMD_POLL_BIST_MEM_MEM_WALK_ZEROS 0x2 3261 /* enum: RAM test - walking inversions zeros/ones. */ 3262 #define MC_CMD_POLL_BIST_MEM_MEM_INV_ZERO_ONE 0x3 3263 /* enum: RAM test - walking inversions checkerboard. */ 3264 #define MC_CMD_POLL_BIST_MEM_MEM_INV_CHKBOARD 0x4 3265 /* enum: Register test - set / clear individual bits. */ 3266 #define MC_CMD_POLL_BIST_MEM_REG 0x5 3267 /* enum: ECC error detected. */ 3268 #define MC_CMD_POLL_BIST_MEM_ECC 0x6 3269 /* Failure address, only valid if result is POLL_BIST_FAILED */ 3270 #define MC_CMD_POLL_BIST_OUT_MEM_ADDR_OFST 8 3271 #define MC_CMD_POLL_BIST_OUT_MEM_ADDR_LEN 4 3272 /* Bus or address space to which the failure address corresponds */ 3273 #define MC_CMD_POLL_BIST_OUT_MEM_BUS_OFST 12 3274 #define MC_CMD_POLL_BIST_OUT_MEM_BUS_LEN 4 3275 /* enum: MC MIPS bus. */ 3276 #define MC_CMD_POLL_BIST_MEM_BUS_MC 0x0 3277 /* enum: CSR IREG bus. */ 3278 #define MC_CMD_POLL_BIST_MEM_BUS_CSR 0x1 3279 /* enum: RX0 DPCPU bus. */ 3280 #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_RX 0x2 3281 /* enum: TX0 DPCPU bus. */ 3282 #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX0 0x3 3283 /* enum: TX1 DPCPU bus. */ 3284 #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX1 0x4 3285 /* enum: RX0 DICPU bus. */ 3286 #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_RX 0x5 3287 /* enum: TX DICPU bus. */ 3288 #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_TX 0x6 3289 /* enum: RX1 DPCPU bus. */ 3290 #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_RX1 0x7 3291 /* enum: RX1 DICPU bus. */ 3292 #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_RX1 0x8 3293 /* Pattern written to RAM / register */ 3294 #define MC_CMD_POLL_BIST_OUT_MEM_EXPECT_OFST 16 3295 #define MC_CMD_POLL_BIST_OUT_MEM_EXPECT_LEN 4 3296 /* Actual value read from RAM / register */ 3297 #define MC_CMD_POLL_BIST_OUT_MEM_ACTUAL_OFST 20 3298 #define MC_CMD_POLL_BIST_OUT_MEM_ACTUAL_LEN 4 3299 /* ECC error mask */ 3300 #define MC_CMD_POLL_BIST_OUT_MEM_ECC_OFST 24 3301 #define MC_CMD_POLL_BIST_OUT_MEM_ECC_LEN 4 3302 /* ECC parity error mask */ 3303 #define MC_CMD_POLL_BIST_OUT_MEM_ECC_PARITY_OFST 28 3304 #define MC_CMD_POLL_BIST_OUT_MEM_ECC_PARITY_LEN 4 3305 /* ECC fatal error mask */ 3306 #define MC_CMD_POLL_BIST_OUT_MEM_ECC_FATAL_OFST 32 3307 #define MC_CMD_POLL_BIST_OUT_MEM_ECC_FATAL_LEN 4 3308 3309 /***********************************/ 3310 /* MC_CMD_FLUSH_RX_QUEUES 3311 * Flush receive queue(s). If SRIOV is enabled (via MC_CMD_SRIOV), then RXQ 3312 * flushes should be initiated via this MCDI operation, rather than via 3313 * directly writing FLUSH_CMD. 3314 * 3315 * The flush is completed (either done/fail) asynchronously (after this command 3316 * returns). The driver must still wait for flush done/failure events as usual. 3317 */ 3318 #define MC_CMD_FLUSH_RX_QUEUES 0x27 3319 3320 /* MC_CMD_FLUSH_RX_QUEUES_IN msgrequest */ 3321 #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMIN 4 3322 #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMAX 252 3323 #define MC_CMD_FLUSH_RX_QUEUES_IN_LEN(num) (0+4*(num)) 3324 #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_OFST 0 3325 #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_LEN 4 3326 #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MINNUM 1 3327 #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MAXNUM 63 3328 3329 /* MC_CMD_FLUSH_RX_QUEUES_OUT msgresponse */ 3330 #define MC_CMD_FLUSH_RX_QUEUES_OUT_LEN 0 3331 3332 /***********************************/ 3333 /* MC_CMD_GET_LOOPBACK_MODES 3334 * Returns a bitmask of loopback modes available at each speed. 3335 */ 3336 #define MC_CMD_GET_LOOPBACK_MODES 0x28 3337 #undef MC_CMD_0x28_PRIVILEGE_CTG 3338 3339 #define MC_CMD_0x28_PRIVILEGE_CTG SRIOV_CTG_GENERAL 3340 3341 /* MC_CMD_GET_LOOPBACK_MODES_IN msgrequest */ 3342 #define MC_CMD_GET_LOOPBACK_MODES_IN_LEN 0 3343 3344 /* MC_CMD_GET_LOOPBACK_MODES_OUT msgresponse */ 3345 #define MC_CMD_GET_LOOPBACK_MODES_OUT_LEN 40 3346 /* Supported loopbacks. */ 3347 #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_OFST 0 3348 #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LEN 8 3349 #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_OFST 0 3350 #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_OFST 4 3351 /* enum: None. */ 3352 #define MC_CMD_LOOPBACK_NONE 0x0 3353 /* enum: Data. */ 3354 #define MC_CMD_LOOPBACK_DATA 0x1 3355 /* enum: GMAC. */ 3356 #define MC_CMD_LOOPBACK_GMAC 0x2 3357 /* enum: XGMII. */ 3358 #define MC_CMD_LOOPBACK_XGMII 0x3 3359 /* enum: XGXS. */ 3360 #define MC_CMD_LOOPBACK_XGXS 0x4 3361 /* enum: XAUI. */ 3362 #define MC_CMD_LOOPBACK_XAUI 0x5 3363 /* enum: GMII. */ 3364 #define MC_CMD_LOOPBACK_GMII 0x6 3365 /* enum: SGMII. */ 3366 #define MC_CMD_LOOPBACK_SGMII 0x7 3367 /* enum: XGBR. */ 3368 #define MC_CMD_LOOPBACK_XGBR 0x8 3369 /* enum: XFI. */ 3370 #define MC_CMD_LOOPBACK_XFI 0x9 3371 /* enum: XAUI Far. */ 3372 #define MC_CMD_LOOPBACK_XAUI_FAR 0xa 3373 /* enum: GMII Far. */ 3374 #define MC_CMD_LOOPBACK_GMII_FAR 0xb 3375 /* enum: SGMII Far. */ 3376 #define MC_CMD_LOOPBACK_SGMII_FAR 0xc 3377 /* enum: XFI Far. */ 3378 #define MC_CMD_LOOPBACK_XFI_FAR 0xd 3379 /* enum: GPhy. */ 3380 #define MC_CMD_LOOPBACK_GPHY 0xe 3381 /* enum: PhyXS. */ 3382 #define MC_CMD_LOOPBACK_PHYXS 0xf 3383 /* enum: PCS. */ 3384 #define MC_CMD_LOOPBACK_PCS 0x10 3385 /* enum: PMA-PMD. */ 3386 #define MC_CMD_LOOPBACK_PMAPMD 0x11 3387 /* enum: Cross-Port. */ 3388 #define MC_CMD_LOOPBACK_XPORT 0x12 3389 /* enum: XGMII-Wireside. */ 3390 #define MC_CMD_LOOPBACK_XGMII_WS 0x13 3391 /* enum: XAUI Wireside. */ 3392 #define MC_CMD_LOOPBACK_XAUI_WS 0x14 3393 /* enum: XAUI Wireside Far. */ 3394 #define MC_CMD_LOOPBACK_XAUI_WS_FAR 0x15 3395 /* enum: XAUI Wireside near. */ 3396 #define MC_CMD_LOOPBACK_XAUI_WS_NEAR 0x16 3397 /* enum: GMII Wireside. */ 3398 #define MC_CMD_LOOPBACK_GMII_WS 0x17 3399 /* enum: XFI Wireside. */ 3400 #define MC_CMD_LOOPBACK_XFI_WS 0x18 3401 /* enum: XFI Wireside Far. */ 3402 #define MC_CMD_LOOPBACK_XFI_WS_FAR 0x19 3403 /* enum: PhyXS Wireside. */ 3404 #define MC_CMD_LOOPBACK_PHYXS_WS 0x1a 3405 /* enum: PMA lanes MAC-Serdes. */ 3406 #define MC_CMD_LOOPBACK_PMA_INT 0x1b 3407 /* enum: KR Serdes Parallel (Encoder). */ 3408 #define MC_CMD_LOOPBACK_SD_NEAR 0x1c 3409 /* enum: KR Serdes Serial. */ 3410 #define MC_CMD_LOOPBACK_SD_FAR 0x1d 3411 /* enum: PMA lanes MAC-Serdes Wireside. */ 3412 #define MC_CMD_LOOPBACK_PMA_INT_WS 0x1e 3413 /* enum: KR Serdes Parallel Wireside (Full PCS). */ 3414 #define MC_CMD_LOOPBACK_SD_FEP2_WS 0x1f 3415 /* enum: KR Serdes Parallel Wireside (Sym Aligner to TX). */ 3416 #define MC_CMD_LOOPBACK_SD_FEP1_5_WS 0x20 3417 /* enum: KR Serdes Parallel Wireside (Deserializer to Serializer). */ 3418 #define MC_CMD_LOOPBACK_SD_FEP_WS 0x21 3419 /* enum: KR Serdes Serial Wireside. */ 3420 #define MC_CMD_LOOPBACK_SD_FES_WS 0x22 3421 /* enum: Near side of AOE Siena side port */ 3422 #define MC_CMD_LOOPBACK_AOE_INT_NEAR 0x23 3423 /* enum: Medford Wireside datapath loopback */ 3424 #define MC_CMD_LOOPBACK_DATA_WS 0x24 3425 /* enum: Force link up without setting up any physical loopback (snapper use 3426 * only) 3427 */ 3428 #define MC_CMD_LOOPBACK_FORCE_EXT_LINK 0x25 3429 /* Supported loopbacks. */ 3430 #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_OFST 8 3431 #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LEN 8 3432 #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_OFST 8 3433 #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_OFST 12 3434 /* Enum values, see field(s): */ 3435 /* 100M */ 3436 /* Supported loopbacks. */ 3437 #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_OFST 16 3438 #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LEN 8 3439 #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_OFST 16 3440 #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_OFST 20 3441 /* Enum values, see field(s): */ 3442 /* 100M */ 3443 /* Supported loopbacks. */ 3444 #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_OFST 24 3445 #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LEN 8 3446 #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_OFST 24 3447 #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_OFST 28 3448 /* Enum values, see field(s): */ 3449 /* 100M */ 3450 /* Supported loopbacks. */ 3451 #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_OFST 32 3452 #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LEN 8 3453 #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LO_OFST 32 3454 #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_HI_OFST 36 3455 /* Enum values, see field(s): */ 3456 /* 100M */ 3457 3458 /* MC_CMD_GET_LOOPBACK_MODES_OUT_V2 msgresponse: Supported loopback modes for 3459 * newer NICs with 25G/50G/100G support 3460 */ 3461 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_LEN 64 3462 /* Supported loopbacks. */ 3463 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_OFST 0 3464 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_LEN 8 3465 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_LO_OFST 0 3466 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_HI_OFST 4 3467 /* enum: None. */ 3468 /* MC_CMD_LOOPBACK_NONE 0x0 */ 3469 /* enum: Data. */ 3470 /* MC_CMD_LOOPBACK_DATA 0x1 */ 3471 /* enum: GMAC. */ 3472 /* MC_CMD_LOOPBACK_GMAC 0x2 */ 3473 /* enum: XGMII. */ 3474 /* MC_CMD_LOOPBACK_XGMII 0x3 */ 3475 /* enum: XGXS. */ 3476 /* MC_CMD_LOOPBACK_XGXS 0x4 */ 3477 /* enum: XAUI. */ 3478 /* MC_CMD_LOOPBACK_XAUI 0x5 */ 3479 /* enum: GMII. */ 3480 /* MC_CMD_LOOPBACK_GMII 0x6 */ 3481 /* enum: SGMII. */ 3482 /* MC_CMD_LOOPBACK_SGMII 0x7 */ 3483 /* enum: XGBR. */ 3484 /* MC_CMD_LOOPBACK_XGBR 0x8 */ 3485 /* enum: XFI. */ 3486 /* MC_CMD_LOOPBACK_XFI 0x9 */ 3487 /* enum: XAUI Far. */ 3488 /* MC_CMD_LOOPBACK_XAUI_FAR 0xa */ 3489 /* enum: GMII Far. */ 3490 /* MC_CMD_LOOPBACK_GMII_FAR 0xb */ 3491 /* enum: SGMII Far. */ 3492 /* MC_CMD_LOOPBACK_SGMII_FAR 0xc */ 3493 /* enum: XFI Far. */ 3494 /* MC_CMD_LOOPBACK_XFI_FAR 0xd */ 3495 /* enum: GPhy. */ 3496 /* MC_CMD_LOOPBACK_GPHY 0xe */ 3497 /* enum: PhyXS. */ 3498 /* MC_CMD_LOOPBACK_PHYXS 0xf */ 3499 /* enum: PCS. */ 3500 /* MC_CMD_LOOPBACK_PCS 0x10 */ 3501 /* enum: PMA-PMD. */ 3502 /* MC_CMD_LOOPBACK_PMAPMD 0x11 */ 3503 /* enum: Cross-Port. */ 3504 /* MC_CMD_LOOPBACK_XPORT 0x12 */ 3505 /* enum: XGMII-Wireside. */ 3506 /* MC_CMD_LOOPBACK_XGMII_WS 0x13 */ 3507 /* enum: XAUI Wireside. */ 3508 /* MC_CMD_LOOPBACK_XAUI_WS 0x14 */ 3509 /* enum: XAUI Wireside Far. */ 3510 /* MC_CMD_LOOPBACK_XAUI_WS_FAR 0x15 */ 3511 /* enum: XAUI Wireside near. */ 3512 /* MC_CMD_LOOPBACK_XAUI_WS_NEAR 0x16 */ 3513 /* enum: GMII Wireside. */ 3514 /* MC_CMD_LOOPBACK_GMII_WS 0x17 */ 3515 /* enum: XFI Wireside. */ 3516 /* MC_CMD_LOOPBACK_XFI_WS 0x18 */ 3517 /* enum: XFI Wireside Far. */ 3518 /* MC_CMD_LOOPBACK_XFI_WS_FAR 0x19 */ 3519 /* enum: PhyXS Wireside. */ 3520 /* MC_CMD_LOOPBACK_PHYXS_WS 0x1a */ 3521 /* enum: PMA lanes MAC-Serdes. */ 3522 /* MC_CMD_LOOPBACK_PMA_INT 0x1b */ 3523 /* enum: KR Serdes Parallel (Encoder). */ 3524 /* MC_CMD_LOOPBACK_SD_NEAR 0x1c */ 3525 /* enum: KR Serdes Serial. */ 3526 /* MC_CMD_LOOPBACK_SD_FAR 0x1d */ 3527 /* enum: PMA lanes MAC-Serdes Wireside. */ 3528 /* MC_CMD_LOOPBACK_PMA_INT_WS 0x1e */ 3529 /* enum: KR Serdes Parallel Wireside (Full PCS). */ 3530 /* MC_CMD_LOOPBACK_SD_FEP2_WS 0x1f */ 3531 /* enum: KR Serdes Parallel Wireside (Sym Aligner to TX). */ 3532 /* MC_CMD_LOOPBACK_SD_FEP1_5_WS 0x20 */ 3533 /* enum: KR Serdes Parallel Wireside (Deserializer to Serializer). */ 3534 /* MC_CMD_LOOPBACK_SD_FEP_WS 0x21 */ 3535 /* enum: KR Serdes Serial Wireside. */ 3536 /* MC_CMD_LOOPBACK_SD_FES_WS 0x22 */ 3537 /* enum: Near side of AOE Siena side port */ 3538 /* MC_CMD_LOOPBACK_AOE_INT_NEAR 0x23 */ 3539 /* enum: Medford Wireside datapath loopback */ 3540 /* MC_CMD_LOOPBACK_DATA_WS 0x24 */ 3541 /* enum: Force link up without setting up any physical loopback (snapper use 3542 * only) 3543 */ 3544 /* MC_CMD_LOOPBACK_FORCE_EXT_LINK 0x25 */ 3545 /* Supported loopbacks. */ 3546 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_OFST 8 3547 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_LEN 8 3548 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_LO_OFST 8 3549 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_HI_OFST 12 3550 /* Enum values, see field(s): */ 3551 /* 100M */ 3552 /* Supported loopbacks. */ 3553 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_OFST 16 3554 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_LEN 8 3555 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_LO_OFST 16 3556 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_HI_OFST 20 3557 /* Enum values, see field(s): */ 3558 /* 100M */ 3559 /* Supported loopbacks. */ 3560 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_OFST 24 3561 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_LEN 8 3562 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_LO_OFST 24 3563 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_HI_OFST 28 3564 /* Enum values, see field(s): */ 3565 /* 100M */ 3566 /* Supported loopbacks. */ 3567 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_OFST 32 3568 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_LEN 8 3569 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_LO_OFST 32 3570 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_HI_OFST 36 3571 /* Enum values, see field(s): */ 3572 /* 100M */ 3573 /* Supported 25G loopbacks. */ 3574 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_OFST 40 3575 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_LEN 8 3576 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_LO_OFST 40 3577 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_HI_OFST 44 3578 /* Enum values, see field(s): */ 3579 /* 100M */ 3580 /* Supported 50 loopbacks. */ 3581 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_OFST 48 3582 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_LEN 8 3583 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_LO_OFST 48 3584 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_HI_OFST 52 3585 /* Enum values, see field(s): */ 3586 /* 100M */ 3587 /* Supported 100G loopbacks. */ 3588 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_OFST 56 3589 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_LEN 8 3590 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_LO_OFST 56 3591 #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_HI_OFST 60 3592 /* Enum values, see field(s): */ 3593 /* 100M */ 3594 3595 /* AN_TYPE structuredef: Auto-negotiation types defined in IEEE802.3 */ 3596 #define AN_TYPE_LEN 4 3597 #define AN_TYPE_TYPE_OFST 0 3598 #define AN_TYPE_TYPE_LEN 4 3599 /* enum: None, AN disabled or not supported */ 3600 #define MC_CMD_AN_NONE 0x0 3601 /* enum: Clause 28 - BASE-T */ 3602 #define MC_CMD_AN_CLAUSE28 0x1 3603 /* enum: Clause 37 - BASE-X */ 3604 #define MC_CMD_AN_CLAUSE37 0x2 3605 /* enum: Clause 73 - BASE-R startup protocol for backplane and copper cable 3606 * assemblies. Includes Clause 72/Clause 92 link-training. 3607 */ 3608 #define MC_CMD_AN_CLAUSE73 0x3 3609 #define AN_TYPE_TYPE_LBN 0 3610 #define AN_TYPE_TYPE_WIDTH 32 3611 3612 /* FEC_TYPE structuredef: Forward error correction types defined in IEEE802.3 3613 */ 3614 #define FEC_TYPE_LEN 4 3615 #define FEC_TYPE_TYPE_OFST 0 3616 #define FEC_TYPE_TYPE_LEN 4 3617 /* enum: No FEC */ 3618 #define MC_CMD_FEC_NONE 0x0 3619 /* enum: Clause 74 BASE-R FEC (a.k.a Firecode) */ 3620 #define MC_CMD_FEC_BASER 0x1 3621 /* enum: Clause 91/Clause 108 Reed-Solomon FEC */ 3622 #define MC_CMD_FEC_RS 0x2 3623 #define FEC_TYPE_TYPE_LBN 0 3624 #define FEC_TYPE_TYPE_WIDTH 32 3625 3626 /***********************************/ 3627 /* MC_CMD_GET_LINK 3628 * Read the unified MAC/PHY link state. Locks required: None Return code: 0, 3629 * ETIME. 3630 */ 3631 #define MC_CMD_GET_LINK 0x29 3632 #undef MC_CMD_0x29_PRIVILEGE_CTG 3633 3634 #define MC_CMD_0x29_PRIVILEGE_CTG SRIOV_CTG_GENERAL 3635 3636 /* MC_CMD_GET_LINK_IN msgrequest */ 3637 #define MC_CMD_GET_LINK_IN_LEN 0 3638 3639 /* MC_CMD_GET_LINK_OUT msgresponse */ 3640 #define MC_CMD_GET_LINK_OUT_LEN 28 3641 /* Near-side advertised capabilities. Refer to 3642 * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions. 3643 */ 3644 #define MC_CMD_GET_LINK_OUT_CAP_OFST 0 3645 #define MC_CMD_GET_LINK_OUT_CAP_LEN 4 3646 /* Link-partner advertised capabilities. Refer to 3647 * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions. 3648 */ 3649 #define MC_CMD_GET_LINK_OUT_LP_CAP_OFST 4 3650 #define MC_CMD_GET_LINK_OUT_LP_CAP_LEN 4 3651 /* Autonegotiated speed in mbit/s. The link may still be down even if this 3652 * reads non-zero. 3653 */ 3654 #define MC_CMD_GET_LINK_OUT_LINK_SPEED_OFST 8 3655 #define MC_CMD_GET_LINK_OUT_LINK_SPEED_LEN 4 3656 /* Current loopback setting. */ 3657 #define MC_CMD_GET_LINK_OUT_LOOPBACK_MODE_OFST 12 3658 #define MC_CMD_GET_LINK_OUT_LOOPBACK_MODE_LEN 4 3659 /* Enum values, see field(s): */ 3660 /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */ 3661 #define MC_CMD_GET_LINK_OUT_FLAGS_OFST 16 3662 #define MC_CMD_GET_LINK_OUT_FLAGS_LEN 4 3663 #define MC_CMD_GET_LINK_OUT_LINK_UP_LBN 0 3664 #define MC_CMD_GET_LINK_OUT_LINK_UP_WIDTH 1 3665 #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_LBN 1 3666 #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_WIDTH 1 3667 #define MC_CMD_GET_LINK_OUT_BPX_LINK_LBN 2 3668 #define MC_CMD_GET_LINK_OUT_BPX_LINK_WIDTH 1 3669 #define MC_CMD_GET_LINK_OUT_PHY_LINK_LBN 3 3670 #define MC_CMD_GET_LINK_OUT_PHY_LINK_WIDTH 1 3671 #define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_LBN 6 3672 #define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_WIDTH 1 3673 #define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_LBN 7 3674 #define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_WIDTH 1 3675 /* This returns the negotiated flow control value. */ 3676 #define MC_CMD_GET_LINK_OUT_FCNTL_OFST 20 3677 #define MC_CMD_GET_LINK_OUT_FCNTL_LEN 4 3678 /* Enum values, see field(s): */ 3679 /* MC_CMD_SET_MAC/MC_CMD_SET_MAC_IN/FCNTL */ 3680 #define MC_CMD_GET_LINK_OUT_MAC_FAULT_OFST 24 3681 #define MC_CMD_GET_LINK_OUT_MAC_FAULT_LEN 4 3682 #define MC_CMD_MAC_FAULT_XGMII_LOCAL_LBN 0 3683 #define MC_CMD_MAC_FAULT_XGMII_LOCAL_WIDTH 1 3684 #define MC_CMD_MAC_FAULT_XGMII_REMOTE_LBN 1 3685 #define MC_CMD_MAC_FAULT_XGMII_REMOTE_WIDTH 1 3686 #define MC_CMD_MAC_FAULT_SGMII_REMOTE_LBN 2 3687 #define MC_CMD_MAC_FAULT_SGMII_REMOTE_WIDTH 1 3688 #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_LBN 3 3689 #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_WIDTH 1 3690 3691 /* MC_CMD_GET_LINK_OUT_V2 msgresponse: Extended link state information */ 3692 #define MC_CMD_GET_LINK_OUT_V2_LEN 44 3693 /* Near-side advertised capabilities. Refer to 3694 * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions. 3695 */ 3696 #define MC_CMD_GET_LINK_OUT_V2_CAP_OFST 0 3697 #define MC_CMD_GET_LINK_OUT_V2_CAP_LEN 4 3698 /* Link-partner advertised capabilities. Refer to 3699 * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions. 3700 */ 3701 #define MC_CMD_GET_LINK_OUT_V2_LP_CAP_OFST 4 3702 #define MC_CMD_GET_LINK_OUT_V2_LP_CAP_LEN 4 3703 /* Autonegotiated speed in mbit/s. The link may still be down even if this 3704 * reads non-zero. 3705 */ 3706 #define MC_CMD_GET_LINK_OUT_V2_LINK_SPEED_OFST 8 3707 #define MC_CMD_GET_LINK_OUT_V2_LINK_SPEED_LEN 4 3708 /* Current loopback setting. */ 3709 #define MC_CMD_GET_LINK_OUT_V2_LOOPBACK_MODE_OFST 12 3710 #define MC_CMD_GET_LINK_OUT_V2_LOOPBACK_MODE_LEN 4 3711 /* Enum values, see field(s): */ 3712 /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */ 3713 #define MC_CMD_GET_LINK_OUT_V2_FLAGS_OFST 16 3714 #define MC_CMD_GET_LINK_OUT_V2_FLAGS_LEN 4 3715 #define MC_CMD_GET_LINK_OUT_V2_LINK_UP_LBN 0 3716 #define MC_CMD_GET_LINK_OUT_V2_LINK_UP_WIDTH 1 3717 #define MC_CMD_GET_LINK_OUT_V2_FULL_DUPLEX_LBN 1 3718 #define MC_CMD_GET_LINK_OUT_V2_FULL_DUPLEX_WIDTH 1 3719 #define MC_CMD_GET_LINK_OUT_V2_BPX_LINK_LBN 2 3720 #define MC_CMD_GET_LINK_OUT_V2_BPX_LINK_WIDTH 1 3721 #define MC_CMD_GET_LINK_OUT_V2_PHY_LINK_LBN 3 3722 #define MC_CMD_GET_LINK_OUT_V2_PHY_LINK_WIDTH 1 3723 #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_RX_LBN 6 3724 #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_RX_WIDTH 1 3725 #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_TX_LBN 7 3726 #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_TX_WIDTH 1 3727 /* This returns the negotiated flow control value. */ 3728 #define MC_CMD_GET_LINK_OUT_V2_FCNTL_OFST 20 3729 #define MC_CMD_GET_LINK_OUT_V2_FCNTL_LEN 4 3730 /* Enum values, see field(s): */ 3731 /* MC_CMD_SET_MAC/MC_CMD_SET_MAC_IN/FCNTL */ 3732 #define MC_CMD_GET_LINK_OUT_V2_MAC_FAULT_OFST 24 3733 #define MC_CMD_GET_LINK_OUT_V2_MAC_FAULT_LEN 4 3734 /* MC_CMD_MAC_FAULT_XGMII_LOCAL_LBN 0 */ 3735 /* MC_CMD_MAC_FAULT_XGMII_LOCAL_WIDTH 1 */ 3736 /* MC_CMD_MAC_FAULT_XGMII_REMOTE_LBN 1 */ 3737 /* MC_CMD_MAC_FAULT_XGMII_REMOTE_WIDTH 1 */ 3738 /* MC_CMD_MAC_FAULT_SGMII_REMOTE_LBN 2 */ 3739 /* MC_CMD_MAC_FAULT_SGMII_REMOTE_WIDTH 1 */ 3740 /* MC_CMD_MAC_FAULT_PENDING_RECONFIG_LBN 3 */ 3741 /* MC_CMD_MAC_FAULT_PENDING_RECONFIG_WIDTH 1 */ 3742 /* True local device capabilities (taking into account currently used PMD/MDI, 3743 * e.g. plugged-in module). In general, subset of 3744 * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP, but may include extra _FEC_REQUEST 3745 * bits, if the PMD requires FEC. 0 if unknown (e.g. module unplugged). Equal 3746 * to SUPPORTED_CAP for non-pluggable PMDs. Refer to 3747 * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions. 3748 */ 3749 #define MC_CMD_GET_LINK_OUT_V2_LD_CAP_OFST 28 3750 #define MC_CMD_GET_LINK_OUT_V2_LD_CAP_LEN 4 3751 /* Auto-negotiation type used on the link */ 3752 #define MC_CMD_GET_LINK_OUT_V2_AN_TYPE_OFST 32 3753 #define MC_CMD_GET_LINK_OUT_V2_AN_TYPE_LEN 4 3754 /* Enum values, see field(s): */ 3755 /* AN_TYPE/TYPE */ 3756 /* Forward error correction used on the link */ 3757 #define MC_CMD_GET_LINK_OUT_V2_FEC_TYPE_OFST 36 3758 #define MC_CMD_GET_LINK_OUT_V2_FEC_TYPE_LEN 4 3759 /* Enum values, see field(s): */ 3760 /* FEC_TYPE/TYPE */ 3761 #define MC_CMD_GET_LINK_OUT_V2_EXT_FLAGS_OFST 40 3762 #define MC_CMD_GET_LINK_OUT_V2_EXT_FLAGS_LEN 4 3763 #define MC_CMD_GET_LINK_OUT_V2_PMD_MDI_CONNECTED_LBN 0 3764 #define MC_CMD_GET_LINK_OUT_V2_PMD_MDI_CONNECTED_WIDTH 1 3765 #define MC_CMD_GET_LINK_OUT_V2_PMD_READY_LBN 1 3766 #define MC_CMD_GET_LINK_OUT_V2_PMD_READY_WIDTH 1 3767 #define MC_CMD_GET_LINK_OUT_V2_PMD_LINK_UP_LBN 2 3768 #define MC_CMD_GET_LINK_OUT_V2_PMD_LINK_UP_WIDTH 1 3769 #define MC_CMD_GET_LINK_OUT_V2_PMA_LINK_UP_LBN 3 3770 #define MC_CMD_GET_LINK_OUT_V2_PMA_LINK_UP_WIDTH 1 3771 #define MC_CMD_GET_LINK_OUT_V2_PCS_LOCK_LBN 4 3772 #define MC_CMD_GET_LINK_OUT_V2_PCS_LOCK_WIDTH 1 3773 #define MC_CMD_GET_LINK_OUT_V2_ALIGN_LOCK_LBN 5 3774 #define MC_CMD_GET_LINK_OUT_V2_ALIGN_LOCK_WIDTH 1 3775 #define MC_CMD_GET_LINK_OUT_V2_HI_BER_LBN 6 3776 #define MC_CMD_GET_LINK_OUT_V2_HI_BER_WIDTH 1 3777 #define MC_CMD_GET_LINK_OUT_V2_FEC_LOCK_LBN 7 3778 #define MC_CMD_GET_LINK_OUT_V2_FEC_LOCK_WIDTH 1 3779 #define MC_CMD_GET_LINK_OUT_V2_AN_DONE_LBN 8 3780 #define MC_CMD_GET_LINK_OUT_V2_AN_DONE_WIDTH 1 3781 3782 /***********************************/ 3783 /* MC_CMD_SET_LINK 3784 * Write the unified MAC/PHY link configuration. Locks required: None. Return 3785 * code: 0, EINVAL, ETIME 3786 */ 3787 #define MC_CMD_SET_LINK 0x2a 3788 #undef MC_CMD_0x2a_PRIVILEGE_CTG 3789 3790 #define MC_CMD_0x2a_PRIVILEGE_CTG SRIOV_CTG_LINK 3791 3792 /* MC_CMD_SET_LINK_IN msgrequest */ 3793 #define MC_CMD_SET_LINK_IN_LEN 16 3794 /* Near-side advertised capabilities. Refer to 3795 * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions. 3796 */ 3797 #define MC_CMD_SET_LINK_IN_CAP_OFST 0 3798 #define MC_CMD_SET_LINK_IN_CAP_LEN 4 3799 /* Flags */ 3800 #define MC_CMD_SET_LINK_IN_FLAGS_OFST 4 3801 #define MC_CMD_SET_LINK_IN_FLAGS_LEN 4 3802 #define MC_CMD_SET_LINK_IN_LOWPOWER_LBN 0 3803 #define MC_CMD_SET_LINK_IN_LOWPOWER_WIDTH 1 3804 #define MC_CMD_SET_LINK_IN_POWEROFF_LBN 1 3805 #define MC_CMD_SET_LINK_IN_POWEROFF_WIDTH 1 3806 #define MC_CMD_SET_LINK_IN_TXDIS_LBN 2 3807 #define MC_CMD_SET_LINK_IN_TXDIS_WIDTH 1 3808 /* Loopback mode. */ 3809 #define MC_CMD_SET_LINK_IN_LOOPBACK_MODE_OFST 8 3810 #define MC_CMD_SET_LINK_IN_LOOPBACK_MODE_LEN 4 3811 /* Enum values, see field(s): */ 3812 /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */ 3813 /* A loopback speed of "0" is supported, and means (choose any available 3814 * speed). 3815 */ 3816 #define MC_CMD_SET_LINK_IN_LOOPBACK_SPEED_OFST 12 3817 #define MC_CMD_SET_LINK_IN_LOOPBACK_SPEED_LEN 4 3818 3819 /* MC_CMD_SET_LINK_OUT msgresponse */ 3820 #define MC_CMD_SET_LINK_OUT_LEN 0 3821 3822 /***********************************/ 3823 /* MC_CMD_SET_ID_LED 3824 * Set identification LED state. Locks required: None. Return code: 0, EINVAL 3825 */ 3826 #define MC_CMD_SET_ID_LED 0x2b 3827 #undef MC_CMD_0x2b_PRIVILEGE_CTG 3828 3829 #define MC_CMD_0x2b_PRIVILEGE_CTG SRIOV_CTG_LINK 3830 3831 /* MC_CMD_SET_ID_LED_IN msgrequest */ 3832 #define MC_CMD_SET_ID_LED_IN_LEN 4 3833 /* Set LED state. */ 3834 #define MC_CMD_SET_ID_LED_IN_STATE_OFST 0 3835 #define MC_CMD_SET_ID_LED_IN_STATE_LEN 4 3836 #define MC_CMD_LED_OFF 0x0 /* enum */ 3837 #define MC_CMD_LED_ON 0x1 /* enum */ 3838 #define MC_CMD_LED_DEFAULT 0x2 /* enum */ 3839 3840 /* MC_CMD_SET_ID_LED_OUT msgresponse */ 3841 #define MC_CMD_SET_ID_LED_OUT_LEN 0 3842 3843 /***********************************/ 3844 /* MC_CMD_SET_MAC 3845 * Set MAC configuration. Locks required: None. Return code: 0, EINVAL 3846 */ 3847 #define MC_CMD_SET_MAC 0x2c 3848 #undef MC_CMD_0x2c_PRIVILEGE_CTG 3849 3850 #define MC_CMD_0x2c_PRIVILEGE_CTG SRIOV_CTG_GENERAL 3851 3852 /* MC_CMD_SET_MAC_IN msgrequest */ 3853 #define MC_CMD_SET_MAC_IN_LEN 28 3854 /* The MTU is the MTU programmed directly into the XMAC/GMAC (inclusive of 3855 * EtherII, VLAN, bug16011 padding). 3856 */ 3857 #define MC_CMD_SET_MAC_IN_MTU_OFST 0 3858 #define MC_CMD_SET_MAC_IN_MTU_LEN 4 3859 #define MC_CMD_SET_MAC_IN_DRAIN_OFST 4 3860 #define MC_CMD_SET_MAC_IN_DRAIN_LEN 4 3861 #define MC_CMD_SET_MAC_IN_ADDR_OFST 8 3862 #define MC_CMD_SET_MAC_IN_ADDR_LEN 8 3863 #define MC_CMD_SET_MAC_IN_ADDR_LO_OFST 8 3864 #define MC_CMD_SET_MAC_IN_ADDR_HI_OFST 12 3865 #define MC_CMD_SET_MAC_IN_REJECT_OFST 16 3866 #define MC_CMD_SET_MAC_IN_REJECT_LEN 4 3867 #define MC_CMD_SET_MAC_IN_REJECT_UNCST_LBN 0 3868 #define MC_CMD_SET_MAC_IN_REJECT_UNCST_WIDTH 1 3869 #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_LBN 1 3870 #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_WIDTH 1 3871 #define MC_CMD_SET_MAC_IN_FCNTL_OFST 20 3872 #define MC_CMD_SET_MAC_IN_FCNTL_LEN 4 3873 /* enum: Flow control is off. */ 3874 #define MC_CMD_FCNTL_OFF 0x0 3875 /* enum: Respond to flow control. */ 3876 #define MC_CMD_FCNTL_RESPOND 0x1 3877 /* enum: Respond to and Issue flow control. */ 3878 #define MC_CMD_FCNTL_BIDIR 0x2 3879 /* enum: Auto neg flow control. */ 3880 #define MC_CMD_FCNTL_AUTO 0x3 3881 /* enum: Priority flow control (eftest builds only). */ 3882 #define MC_CMD_FCNTL_QBB 0x4 3883 /* enum: Issue flow control. */ 3884 #define MC_CMD_FCNTL_GENERATE 0x5 3885 #define MC_CMD_SET_MAC_IN_FLAGS_OFST 24 3886 #define MC_CMD_SET_MAC_IN_FLAGS_LEN 4 3887 #define MC_CMD_SET_MAC_IN_FLAG_INCLUDE_FCS_LBN 0 3888 #define MC_CMD_SET_MAC_IN_FLAG_INCLUDE_FCS_WIDTH 1 3889 3890 /* MC_CMD_SET_MAC_EXT_IN msgrequest */ 3891 #define MC_CMD_SET_MAC_EXT_IN_LEN 32 3892 /* The MTU is the MTU programmed directly into the XMAC/GMAC (inclusive of 3893 * EtherII, VLAN, bug16011 padding). 3894 */ 3895 #define MC_CMD_SET_MAC_EXT_IN_MTU_OFST 0 3896 #define MC_CMD_SET_MAC_EXT_IN_MTU_LEN 4 3897 #define MC_CMD_SET_MAC_EXT_IN_DRAIN_OFST 4 3898 #define MC_CMD_SET_MAC_EXT_IN_DRAIN_LEN 4 3899 #define MC_CMD_SET_MAC_EXT_IN_ADDR_OFST 8 3900 #define MC_CMD_SET_MAC_EXT_IN_ADDR_LEN 8 3901 #define MC_CMD_SET_MAC_EXT_IN_ADDR_LO_OFST 8 3902 #define MC_CMD_SET_MAC_EXT_IN_ADDR_HI_OFST 12 3903 #define MC_CMD_SET_MAC_EXT_IN_REJECT_OFST 16 3904 #define MC_CMD_SET_MAC_EXT_IN_REJECT_LEN 4 3905 #define MC_CMD_SET_MAC_EXT_IN_REJECT_UNCST_LBN 0 3906 #define MC_CMD_SET_MAC_EXT_IN_REJECT_UNCST_WIDTH 1 3907 #define MC_CMD_SET_MAC_EXT_IN_REJECT_BRDCST_LBN 1 3908 #define MC_CMD_SET_MAC_EXT_IN_REJECT_BRDCST_WIDTH 1 3909 #define MC_CMD_SET_MAC_EXT_IN_FCNTL_OFST 20 3910 #define MC_CMD_SET_MAC_EXT_IN_FCNTL_LEN 4 3911 /* enum: Flow control is off. */ 3912 /* MC_CMD_FCNTL_OFF 0x0 */ 3913 /* enum: Respond to flow control. */ 3914 /* MC_CMD_FCNTL_RESPOND 0x1 */ 3915 /* enum: Respond to and Issue flow control. */ 3916 /* MC_CMD_FCNTL_BIDIR 0x2 */ 3917 /* enum: Auto neg flow control. */ 3918 /* MC_CMD_FCNTL_AUTO 0x3 */ 3919 /* enum: Priority flow control (eftest builds only). */ 3920 /* MC_CMD_FCNTL_QBB 0x4 */ 3921 /* enum: Issue flow control. */ 3922 /* MC_CMD_FCNTL_GENERATE 0x5 */ 3923 #define MC_CMD_SET_MAC_EXT_IN_FLAGS_OFST 24 3924 #define MC_CMD_SET_MAC_EXT_IN_FLAGS_LEN 4 3925 #define MC_CMD_SET_MAC_EXT_IN_FLAG_INCLUDE_FCS_LBN 0 3926 #define MC_CMD_SET_MAC_EXT_IN_FLAG_INCLUDE_FCS_WIDTH 1 3927 /* Select which parameters to configure. A parameter will only be modified if 3928 * the corresponding control flag is set. If SET_MAC_ENHANCED is not set in 3929 * capabilities then this field is ignored (and all flags are assumed to be 3930 * set). 3931 */ 3932 #define MC_CMD_SET_MAC_EXT_IN_CONTROL_OFST 28 3933 #define MC_CMD_SET_MAC_EXT_IN_CONTROL_LEN 4 3934 #define MC_CMD_SET_MAC_EXT_IN_CFG_MTU_LBN 0 3935 #define MC_CMD_SET_MAC_EXT_IN_CFG_MTU_WIDTH 1 3936 #define MC_CMD_SET_MAC_EXT_IN_CFG_DRAIN_LBN 1 3937 #define MC_CMD_SET_MAC_EXT_IN_CFG_DRAIN_WIDTH 1 3938 #define MC_CMD_SET_MAC_EXT_IN_CFG_REJECT_LBN 2 3939 #define MC_CMD_SET_MAC_EXT_IN_CFG_REJECT_WIDTH 1 3940 #define MC_CMD_SET_MAC_EXT_IN_CFG_FCNTL_LBN 3 3941 #define MC_CMD_SET_MAC_EXT_IN_CFG_FCNTL_WIDTH 1 3942 #define MC_CMD_SET_MAC_EXT_IN_CFG_FCS_LBN 4 3943 #define MC_CMD_SET_MAC_EXT_IN_CFG_FCS_WIDTH 1 3944 3945 /* MC_CMD_SET_MAC_OUT msgresponse */ 3946 #define MC_CMD_SET_MAC_OUT_LEN 0 3947 3948 /* MC_CMD_SET_MAC_V2_OUT msgresponse */ 3949 #define MC_CMD_SET_MAC_V2_OUT_LEN 4 3950 /* MTU as configured after processing the request. See comment at 3951 * MC_CMD_SET_MAC_IN/MTU. To query MTU without doing any changes, set CONTROL 3952 * to 0. 3953 */ 3954 #define MC_CMD_SET_MAC_V2_OUT_MTU_OFST 0 3955 #define MC_CMD_SET_MAC_V2_OUT_MTU_LEN 4 3956 3957 /***********************************/ 3958 /* MC_CMD_PHY_STATS 3959 * Get generic PHY statistics. This call returns the statistics for a generic 3960 * PHY in a sparse array (indexed by the enumerate). Each value is represented 3961 * by a 32bit number. If the DMA_ADDR is 0, then no DMA is performed, and the 3962 * statistics may be read from the message response. If DMA_ADDR != 0, then the 3963 * statistics are dmad to that (page-aligned location). Locks required: None. 3964 * Returns: 0, ETIME 3965 */ 3966 #define MC_CMD_PHY_STATS 0x2d 3967 #undef MC_CMD_0x2d_PRIVILEGE_CTG 3968 3969 #define MC_CMD_0x2d_PRIVILEGE_CTG SRIOV_CTG_LINK 3970 3971 /* MC_CMD_PHY_STATS_IN msgrequest */ 3972 #define MC_CMD_PHY_STATS_IN_LEN 8 3973 /* ??? */ 3974 #define MC_CMD_PHY_STATS_IN_DMA_ADDR_OFST 0 3975 #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LEN 8 3976 #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_OFST 0 3977 #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_OFST 4 3978 3979 /* MC_CMD_PHY_STATS_OUT_DMA msgresponse */ 3980 #define MC_CMD_PHY_STATS_OUT_DMA_LEN 0 3981 3982 /* MC_CMD_PHY_STATS_OUT_NO_DMA msgresponse */ 3983 #define MC_CMD_PHY_STATS_OUT_NO_DMA_LEN (((MC_CMD_PHY_NSTATS*32))>>3) 3984 #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_OFST 0 3985 #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_LEN 4 3986 #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_PHY_NSTATS 3987 /* enum: OUI. */ 3988 #define MC_CMD_OUI 0x0 3989 /* enum: PMA-PMD Link Up. */ 3990 #define MC_CMD_PMA_PMD_LINK_UP 0x1 3991 /* enum: PMA-PMD RX Fault. */ 3992 #define MC_CMD_PMA_PMD_RX_FAULT 0x2 3993 /* enum: PMA-PMD TX Fault. */ 3994 #define MC_CMD_PMA_PMD_TX_FAULT 0x3 3995 /* enum: PMA-PMD Signal */ 3996 #define MC_CMD_PMA_PMD_SIGNAL 0x4 3997 /* enum: PMA-PMD SNR A. */ 3998 #define MC_CMD_PMA_PMD_SNR_A 0x5 3999 /* enum: PMA-PMD SNR B. */ 4000 #define MC_CMD_PMA_PMD_SNR_B 0x6 4001 /* enum: PMA-PMD SNR C. */ 4002 #define MC_CMD_PMA_PMD_SNR_C 0x7 4003 /* enum: PMA-PMD SNR D. */ 4004 #define MC_CMD_PMA_PMD_SNR_D 0x8 4005 /* enum: PCS Link Up. */ 4006 #define MC_CMD_PCS_LINK_UP 0x9 4007 /* enum: PCS RX Fault. */ 4008 #define MC_CMD_PCS_RX_FAULT 0xa 4009 /* enum: PCS TX Fault. */ 4010 #define MC_CMD_PCS_TX_FAULT 0xb 4011 /* enum: PCS BER. */ 4012 #define MC_CMD_PCS_BER 0xc 4013 /* enum: PCS Block Errors. */ 4014 #define MC_CMD_PCS_BLOCK_ERRORS 0xd 4015 /* enum: PhyXS Link Up. */ 4016 #define MC_CMD_PHYXS_LINK_UP 0xe 4017 /* enum: PhyXS RX Fault. */ 4018 #define MC_CMD_PHYXS_RX_FAULT 0xf 4019 /* enum: PhyXS TX Fault. */ 4020 #define MC_CMD_PHYXS_TX_FAULT 0x10 4021 /* enum: PhyXS Align. */ 4022 #define MC_CMD_PHYXS_ALIGN 0x11 4023 /* enum: PhyXS Sync. */ 4024 #define MC_CMD_PHYXS_SYNC 0x12 4025 /* enum: AN link-up. */ 4026 #define MC_CMD_AN_LINK_UP 0x13 4027 /* enum: AN Complete. */ 4028 #define MC_CMD_AN_COMPLETE 0x14 4029 /* enum: AN 10GBaseT Status. */ 4030 #define MC_CMD_AN_10GBT_STATUS 0x15 4031 /* enum: Clause 22 Link-Up. */ 4032 #define MC_CMD_CL22_LINK_UP 0x16 4033 /* enum: (Last entry) */ 4034 #define MC_CMD_PHY_NSTATS 0x17 4035 4036 /***********************************/ 4037 /* MC_CMD_MAC_STATS 4038 * Get generic MAC statistics. This call returns unified statistics maintained 4039 * by the MC as it switches between the GMAC and XMAC. The MC will write out 4040 * all supported stats. The driver should zero initialise the buffer to 4041 * guarantee consistent results. If the DMA_ADDR is 0, then no DMA is 4042 * performed, and the statistics may be read from the message response. If 4043 * DMA_ADDR != 0, then the statistics are dmad to that (page-aligned location). 4044 * Locks required: None. The PERIODIC_CLEAR option is not used and now has no 4045 * effect. Returns: 0, ETIME 4046 */ 4047 #define MC_CMD_MAC_STATS 0x2e 4048 #undef MC_CMD_0x2e_PRIVILEGE_CTG 4049 4050 #define MC_CMD_0x2e_PRIVILEGE_CTG SRIOV_CTG_GENERAL 4051 4052 /* MC_CMD_MAC_STATS_IN msgrequest */ 4053 #define MC_CMD_MAC_STATS_IN_LEN 20 4054 /* ??? */ 4055 #define MC_CMD_MAC_STATS_IN_DMA_ADDR_OFST 0 4056 #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LEN 8 4057 #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_OFST 0 4058 #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_OFST 4 4059 #define MC_CMD_MAC_STATS_IN_CMD_OFST 8 4060 #define MC_CMD_MAC_STATS_IN_CMD_LEN 4 4061 #define MC_CMD_MAC_STATS_IN_DMA_LBN 0 4062 #define MC_CMD_MAC_STATS_IN_DMA_WIDTH 1 4063 #define MC_CMD_MAC_STATS_IN_CLEAR_LBN 1 4064 #define MC_CMD_MAC_STATS_IN_CLEAR_WIDTH 1 4065 #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_LBN 2 4066 #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_WIDTH 1 4067 #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_LBN 3 4068 #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_WIDTH 1 4069 #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_LBN 4 4070 #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_WIDTH 1 4071 #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_LBN 5 4072 #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_WIDTH 1 4073 #define MC_CMD_MAC_STATS_IN_PERIOD_MS_LBN 16 4074 #define MC_CMD_MAC_STATS_IN_PERIOD_MS_WIDTH 16 4075 /* DMA length. Should be set to MAC_STATS_NUM_STATS * sizeof(uint64_t), as 4076 * returned by MC_CMD_GET_CAPABILITIES_V4_OUT. For legacy firmware not 4077 * supporting MC_CMD_GET_CAPABILITIES_V4_OUT, DMA_LEN should be set to 4078 * MC_CMD_MAC_NSTATS * sizeof(uint64_t) 4079 */ 4080 #define MC_CMD_MAC_STATS_IN_DMA_LEN_OFST 12 4081 #define MC_CMD_MAC_STATS_IN_DMA_LEN_LEN 4 4082 /* port id so vadapter stats can be provided */ 4083 #define MC_CMD_MAC_STATS_IN_PORT_ID_OFST 16 4084 #define MC_CMD_MAC_STATS_IN_PORT_ID_LEN 4 4085 4086 /* MC_CMD_MAC_STATS_OUT_DMA msgresponse */ 4087 #define MC_CMD_MAC_STATS_OUT_DMA_LEN 0 4088 4089 /* MC_CMD_MAC_STATS_OUT_NO_DMA msgresponse */ 4090 #define MC_CMD_MAC_STATS_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS*64))>>3) 4091 #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_OFST 0 4092 #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LEN 8 4093 #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_OFST 0 4094 #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_OFST 4 4095 #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS 4096 #define MC_CMD_MAC_GENERATION_START 0x0 /* enum */ 4097 #define MC_CMD_MAC_DMABUF_START 0x1 /* enum */ 4098 #define MC_CMD_MAC_TX_PKTS 0x1 /* enum */ 4099 #define MC_CMD_MAC_TX_PAUSE_PKTS 0x2 /* enum */ 4100 #define MC_CMD_MAC_TX_CONTROL_PKTS 0x3 /* enum */ 4101 #define MC_CMD_MAC_TX_UNICAST_PKTS 0x4 /* enum */ 4102 #define MC_CMD_MAC_TX_MULTICAST_PKTS 0x5 /* enum */ 4103 #define MC_CMD_MAC_TX_BROADCAST_PKTS 0x6 /* enum */ 4104 #define MC_CMD_MAC_TX_BYTES 0x7 /* enum */ 4105 #define MC_CMD_MAC_TX_BAD_BYTES 0x8 /* enum */ 4106 #define MC_CMD_MAC_TX_LT64_PKTS 0x9 /* enum */ 4107 #define MC_CMD_MAC_TX_64_PKTS 0xa /* enum */ 4108 #define MC_CMD_MAC_TX_65_TO_127_PKTS 0xb /* enum */ 4109 #define MC_CMD_MAC_TX_128_TO_255_PKTS 0xc /* enum */ 4110 #define MC_CMD_MAC_TX_256_TO_511_PKTS 0xd /* enum */ 4111 #define MC_CMD_MAC_TX_512_TO_1023_PKTS 0xe /* enum */ 4112 #define MC_CMD_MAC_TX_1024_TO_15XX_PKTS 0xf /* enum */ 4113 #define MC_CMD_MAC_TX_15XX_TO_JUMBO_PKTS 0x10 /* enum */ 4114 #define MC_CMD_MAC_TX_GTJUMBO_PKTS 0x11 /* enum */ 4115 #define MC_CMD_MAC_TX_BAD_FCS_PKTS 0x12 /* enum */ 4116 #define MC_CMD_MAC_TX_SINGLE_COLLISION_PKTS 0x13 /* enum */ 4117 #define MC_CMD_MAC_TX_MULTIPLE_COLLISION_PKTS 0x14 /* enum */ 4118 #define MC_CMD_MAC_TX_EXCESSIVE_COLLISION_PKTS 0x15 /* enum */ 4119 #define MC_CMD_MAC_TX_LATE_COLLISION_PKTS 0x16 /* enum */ 4120 #define MC_CMD_MAC_TX_DEFERRED_PKTS 0x17 /* enum */ 4121 #define MC_CMD_MAC_TX_EXCESSIVE_DEFERRED_PKTS 0x18 /* enum */ 4122 #define MC_CMD_MAC_TX_NON_TCPUDP_PKTS 0x19 /* enum */ 4123 #define MC_CMD_MAC_TX_MAC_SRC_ERR_PKTS 0x1a /* enum */ 4124 #define MC_CMD_MAC_TX_IP_SRC_ERR_PKTS 0x1b /* enum */ 4125 #define MC_CMD_MAC_RX_PKTS 0x1c /* enum */ 4126 #define MC_CMD_MAC_RX_PAUSE_PKTS 0x1d /* enum */ 4127 #define MC_CMD_MAC_RX_GOOD_PKTS 0x1e /* enum */ 4128 #define MC_CMD_MAC_RX_CONTROL_PKTS 0x1f /* enum */ 4129 #define MC_CMD_MAC_RX_UNICAST_PKTS 0x20 /* enum */ 4130 #define MC_CMD_MAC_RX_MULTICAST_PKTS 0x21 /* enum */ 4131 #define MC_CMD_MAC_RX_BROADCAST_PKTS 0x22 /* enum */ 4132 #define MC_CMD_MAC_RX_BYTES 0x23 /* enum */ 4133 #define MC_CMD_MAC_RX_BAD_BYTES 0x24 /* enum */ 4134 #define MC_CMD_MAC_RX_64_PKTS 0x25 /* enum */ 4135 #define MC_CMD_MAC_RX_65_TO_127_PKTS 0x26 /* enum */ 4136 #define MC_CMD_MAC_RX_128_TO_255_PKTS 0x27 /* enum */ 4137 #define MC_CMD_MAC_RX_256_TO_511_PKTS 0x28 /* enum */ 4138 #define MC_CMD_MAC_RX_512_TO_1023_PKTS 0x29 /* enum */ 4139 #define MC_CMD_MAC_RX_1024_TO_15XX_PKTS 0x2a /* enum */ 4140 #define MC_CMD_MAC_RX_15XX_TO_JUMBO_PKTS 0x2b /* enum */ 4141 #define MC_CMD_MAC_RX_GTJUMBO_PKTS 0x2c /* enum */ 4142 #define MC_CMD_MAC_RX_UNDERSIZE_PKTS 0x2d /* enum */ 4143 #define MC_CMD_MAC_RX_BAD_FCS_PKTS 0x2e /* enum */ 4144 #define MC_CMD_MAC_RX_OVERFLOW_PKTS 0x2f /* enum */ 4145 #define MC_CMD_MAC_RX_FALSE_CARRIER_PKTS 0x30 /* enum */ 4146 #define MC_CMD_MAC_RX_SYMBOL_ERROR_PKTS 0x31 /* enum */ 4147 #define MC_CMD_MAC_RX_ALIGN_ERROR_PKTS 0x32 /* enum */ 4148 #define MC_CMD_MAC_RX_LENGTH_ERROR_PKTS 0x33 /* enum */ 4149 #define MC_CMD_MAC_RX_INTERNAL_ERROR_PKTS 0x34 /* enum */ 4150 #define MC_CMD_MAC_RX_JABBER_PKTS 0x35 /* enum */ 4151 #define MC_CMD_MAC_RX_NODESC_DROPS 0x36 /* enum */ 4152 #define MC_CMD_MAC_RX_LANES01_CHAR_ERR 0x37 /* enum */ 4153 #define MC_CMD_MAC_RX_LANES23_CHAR_ERR 0x38 /* enum */ 4154 #define MC_CMD_MAC_RX_LANES01_DISP_ERR 0x39 /* enum */ 4155 #define MC_CMD_MAC_RX_LANES23_DISP_ERR 0x3a /* enum */ 4156 #define MC_CMD_MAC_RX_MATCH_FAULT 0x3b /* enum */ 4157 /* enum: PM trunc_bb_overflow counter. Valid for EF10 with PM_AND_RXDP_COUNTERS 4158 * capability only. 4159 */ 4160 #define MC_CMD_MAC_PM_TRUNC_BB_OVERFLOW 0x3c 4161 /* enum: PM discard_bb_overflow counter. Valid for EF10 with 4162 * PM_AND_RXDP_COUNTERS capability only. 4163 */ 4164 #define MC_CMD_MAC_PM_DISCARD_BB_OVERFLOW 0x3d 4165 /* enum: PM trunc_vfifo_full counter. Valid for EF10 with PM_AND_RXDP_COUNTERS 4166 * capability only. 4167 */ 4168 #define MC_CMD_MAC_PM_TRUNC_VFIFO_FULL 0x3e 4169 /* enum: PM discard_vfifo_full counter. Valid for EF10 with 4170 * PM_AND_RXDP_COUNTERS capability only. 4171 */ 4172 #define MC_CMD_MAC_PM_DISCARD_VFIFO_FULL 0x3f 4173 /* enum: PM trunc_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS 4174 * capability only. 4175 */ 4176 #define MC_CMD_MAC_PM_TRUNC_QBB 0x40 4177 /* enum: PM discard_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS 4178 * capability only. 4179 */ 4180 #define MC_CMD_MAC_PM_DISCARD_QBB 0x41 4181 /* enum: PM discard_mapping counter. Valid for EF10 with PM_AND_RXDP_COUNTERS 4182 * capability only. 4183 */ 4184 #define MC_CMD_MAC_PM_DISCARD_MAPPING 0x42 4185 /* enum: RXDP counter: Number of packets dropped due to the queue being 4186 * disabled. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only. 4187 */ 4188 #define MC_CMD_MAC_RXDP_Q_DISABLED_PKTS 0x43 4189 /* enum: RXDP counter: Number of packets dropped by the DICPU. Valid for EF10 4190 * with PM_AND_RXDP_COUNTERS capability only. 4191 */ 4192 #define MC_CMD_MAC_RXDP_DI_DROPPED_PKTS 0x45 4193 /* enum: RXDP counter: Number of non-host packets. Valid for EF10 with 4194 * PM_AND_RXDP_COUNTERS capability only. 4195 */ 4196 #define MC_CMD_MAC_RXDP_STREAMING_PKTS 0x46 4197 /* enum: RXDP counter: Number of times an hlb descriptor fetch was performed. 4198 * Valid for EF10 with PM_AND_RXDP_COUNTERS capability only. 4199 */ 4200 #define MC_CMD_MAC_RXDP_HLB_FETCH_CONDITIONS 0x47 4201 /* enum: RXDP counter: Number of times the DPCPU waited for an existing 4202 * descriptor fetch. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only. 4203 */ 4204 #define MC_CMD_MAC_RXDP_HLB_WAIT_CONDITIONS 0x48 4205 #define MC_CMD_MAC_VADAPTER_RX_DMABUF_START 0x4c /* enum */ 4206 #define MC_CMD_MAC_VADAPTER_RX_UNICAST_PACKETS 0x4c /* enum */ 4207 #define MC_CMD_MAC_VADAPTER_RX_UNICAST_BYTES 0x4d /* enum */ 4208 #define MC_CMD_MAC_VADAPTER_RX_MULTICAST_PACKETS 0x4e /* enum */ 4209 #define MC_CMD_MAC_VADAPTER_RX_MULTICAST_BYTES 0x4f /* enum */ 4210 #define MC_CMD_MAC_VADAPTER_RX_BROADCAST_PACKETS 0x50 /* enum */ 4211 #define MC_CMD_MAC_VADAPTER_RX_BROADCAST_BYTES 0x51 /* enum */ 4212 #define MC_CMD_MAC_VADAPTER_RX_BAD_PACKETS 0x52 /* enum */ 4213 #define MC_CMD_MAC_VADAPTER_RX_BAD_BYTES 0x53 /* enum */ 4214 #define MC_CMD_MAC_VADAPTER_RX_OVERFLOW 0x54 /* enum */ 4215 #define MC_CMD_MAC_VADAPTER_TX_DMABUF_START 0x57 /* enum */ 4216 #define MC_CMD_MAC_VADAPTER_TX_UNICAST_PACKETS 0x57 /* enum */ 4217 #define MC_CMD_MAC_VADAPTER_TX_UNICAST_BYTES 0x58 /* enum */ 4218 #define MC_CMD_MAC_VADAPTER_TX_MULTICAST_PACKETS 0x59 /* enum */ 4219 #define MC_CMD_MAC_VADAPTER_TX_MULTICAST_BYTES 0x5a /* enum */ 4220 #define MC_CMD_MAC_VADAPTER_TX_BROADCAST_PACKETS 0x5b /* enum */ 4221 #define MC_CMD_MAC_VADAPTER_TX_BROADCAST_BYTES 0x5c /* enum */ 4222 #define MC_CMD_MAC_VADAPTER_TX_BAD_PACKETS 0x5d /* enum */ 4223 #define MC_CMD_MAC_VADAPTER_TX_BAD_BYTES 0x5e /* enum */ 4224 #define MC_CMD_MAC_VADAPTER_TX_OVERFLOW 0x5f /* enum */ 4225 /* enum: Start of GMAC stats buffer space, for Siena only. */ 4226 #define MC_CMD_GMAC_DMABUF_START 0x40 4227 /* enum: End of GMAC stats buffer space, for Siena only. */ 4228 #define MC_CMD_GMAC_DMABUF_END 0x5f 4229 /* enum: GENERATION_END value, used together with GENERATION_START to verify 4230 * consistency of DMAd data. For legacy firmware / drivers without extended 4231 * stats (more precisely, when DMA_LEN == MC_CMD_MAC_NSTATS * 4232 * sizeof(uint64_t)), this entry holds the GENERATION_END value. Otherwise, 4233 * this value is invalid/ reserved and GENERATION_END is written as the last 4234 * 64-bit word of the DMA buffer (at DMA_LEN - sizeof(uint64_t)). Note that 4235 * this is consistent with the legacy behaviour, in the sense that entry 96 is 4236 * the last 64-bit word in the buffer when DMA_LEN == MC_CMD_MAC_NSTATS * 4237 * sizeof(uint64_t). See SF-109306-TC, Section 9.2 for details. 4238 */ 4239 #define MC_CMD_MAC_GENERATION_END 0x60 4240 #define MC_CMD_MAC_NSTATS 0x61 /* enum */ 4241 4242 /* MC_CMD_MAC_STATS_V2_OUT_DMA msgresponse */ 4243 #define MC_CMD_MAC_STATS_V2_OUT_DMA_LEN 0 4244 4245 /* MC_CMD_MAC_STATS_V2_OUT_NO_DMA msgresponse */ 4246 #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS_V2*64))>>3) 4247 #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_OFST 0 4248 #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_LEN 8 4249 #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_LO_OFST 0 4250 #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_HI_OFST 4 4251 #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS_V2 4252 /* enum: Start of FEC stats buffer space, Medford2 and up */ 4253 #define MC_CMD_MAC_FEC_DMABUF_START 0x61 4254 /* enum: Number of uncorrected FEC codewords on link (RS-FEC only for Medford2) 4255 */ 4256 #define MC_CMD_MAC_FEC_UNCORRECTED_ERRORS 0x61 4257 /* enum: Number of corrected FEC codewords on link (RS-FEC only for Medford2) 4258 */ 4259 #define MC_CMD_MAC_FEC_CORRECTED_ERRORS 0x62 4260 /* enum: Number of corrected 10-bit symbol errors, lane 0 (RS-FEC only) */ 4261 #define MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE0 0x63 4262 /* enum: Number of corrected 10-bit symbol errors, lane 1 (RS-FEC only) */ 4263 #define MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE1 0x64 4264 /* enum: Number of corrected 10-bit symbol errors, lane 2 (RS-FEC only) */ 4265 #define MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE2 0x65 4266 /* enum: Number of corrected 10-bit symbol errors, lane 3 (RS-FEC only) */ 4267 #define MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE3 0x66 4268 /* enum: This includes the space at offset 103 which is the final 4269 * GENERATION_END in a MAC_STATS_V2 response and otherwise unused. 4270 */ 4271 #define MC_CMD_MAC_NSTATS_V2 0x68 4272 /* Other enum values, see field(s): */ 4273 /* MC_CMD_MAC_STATS_OUT_NO_DMA/STATISTICS */ 4274 4275 /* MC_CMD_MAC_STATS_V3_OUT_DMA msgresponse */ 4276 #define MC_CMD_MAC_STATS_V3_OUT_DMA_LEN 0 4277 4278 /* MC_CMD_MAC_STATS_V3_OUT_NO_DMA msgresponse */ 4279 #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS_V3*64))>>3) 4280 #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_OFST 0 4281 #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_LEN 8 4282 #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_LO_OFST 0 4283 #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_HI_OFST 4 4284 #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS_V3 4285 /* enum: Start of CTPIO stats buffer space, Medford2 and up */ 4286 #define MC_CMD_MAC_CTPIO_DMABUF_START 0x68 4287 /* enum: Number of CTPIO fallbacks because a DMA packet was in progress on the 4288 * target VI 4289 */ 4290 #define MC_CMD_MAC_CTPIO_VI_BUSY_FALLBACK 0x68 4291 /* enum: Number of times a CTPIO send wrote beyond frame end (informational 4292 * only) 4293 */ 4294 #define MC_CMD_MAC_CTPIO_LONG_WRITE_SUCCESS 0x69 4295 /* enum: Number of CTPIO failures because the TX doorbell was written before 4296 * the end of the frame data 4297 */ 4298 #define MC_CMD_MAC_CTPIO_MISSING_DBELL_FAIL 0x6a 4299 /* enum: Number of CTPIO failures because the internal FIFO overflowed */ 4300 #define MC_CMD_MAC_CTPIO_OVERFLOW_FAIL 0x6b 4301 /* enum: Number of CTPIO failures because the host did not deliver data fast 4302 * enough to avoid MAC underflow 4303 */ 4304 #define MC_CMD_MAC_CTPIO_UNDERFLOW_FAIL 0x6c 4305 /* enum: Number of CTPIO failures because the host did not deliver all the 4306 * frame data within the timeout 4307 */ 4308 #define MC_CMD_MAC_CTPIO_TIMEOUT_FAIL 0x6d 4309 /* enum: Number of CTPIO failures because the frame data arrived out of order 4310 * or with gaps 4311 */ 4312 #define MC_CMD_MAC_CTPIO_NONCONTIG_WR_FAIL 0x6e 4313 /* enum: Number of CTPIO failures because the host started a new frame before 4314 * completing the previous one 4315 */ 4316 #define MC_CMD_MAC_CTPIO_FRM_CLOBBER_FAIL 0x6f 4317 /* enum: Number of CTPIO failures because a write was not a multiple of 32 bits 4318 * or not 32-bit aligned 4319 */ 4320 #define MC_CMD_MAC_CTPIO_INVALID_WR_FAIL 0x70 4321 /* enum: Number of CTPIO fallbacks because another VI on the same port was 4322 * sending a CTPIO frame 4323 */ 4324 #define MC_CMD_MAC_CTPIO_VI_CLOBBER_FALLBACK 0x71 4325 /* enum: Number of CTPIO fallbacks because target VI did not have CTPIO enabled 4326 */ 4327 #define MC_CMD_MAC_CTPIO_UNQUALIFIED_FALLBACK 0x72 4328 /* enum: Number of CTPIO fallbacks because length in header was less than 29 4329 * bytes 4330 */ 4331 #define MC_CMD_MAC_CTPIO_RUNT_FALLBACK 0x73 4332 /* enum: Total number of successful CTPIO sends on this port */ 4333 #define MC_CMD_MAC_CTPIO_SUCCESS 0x74 4334 /* enum: Total number of CTPIO fallbacks on this port */ 4335 #define MC_CMD_MAC_CTPIO_FALLBACK 0x75 4336 /* enum: Total number of CTPIO poisoned frames on this port, whether erased or 4337 * not 4338 */ 4339 #define MC_CMD_MAC_CTPIO_POISON 0x76 4340 /* enum: Total number of CTPIO erased frames on this port */ 4341 #define MC_CMD_MAC_CTPIO_ERASE 0x77 4342 /* enum: This includes the space at offset 120 which is the final 4343 * GENERATION_END in a MAC_STATS_V3 response and otherwise unused. 4344 */ 4345 #define MC_CMD_MAC_NSTATS_V3 0x79 4346 /* Other enum values, see field(s): */ 4347 /* MC_CMD_MAC_STATS_V2_OUT_NO_DMA/STATISTICS */ 4348 4349 /* MC_CMD_MAC_STATS_V4_OUT_DMA msgresponse */ 4350 #define MC_CMD_MAC_STATS_V4_OUT_DMA_LEN 0 4351 4352 /* MC_CMD_MAC_STATS_V4_OUT_NO_DMA msgresponse */ 4353 #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS_V4*64))>>3) 4354 #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_OFST 0 4355 #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_LEN 8 4356 #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_LO_OFST 0 4357 #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_HI_OFST 4 4358 #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS_V4 4359 /* enum: Start of V4 stats buffer space */ 4360 #define MC_CMD_MAC_V4_DMABUF_START 0x79 4361 /* enum: RXDP counter: Number of packets truncated because scattering was 4362 * disabled. 4363 */ 4364 #define MC_CMD_MAC_RXDP_SCATTER_DISABLED_TRUNC 0x79 4365 /* enum: RXDP counter: Number of times the RXDP head of line blocked waiting 4366 * for descriptors. Will be zero unless RXDP_HLB_IDLE capability is set. 4367 */ 4368 #define MC_CMD_MAC_RXDP_HLB_IDLE 0x7a 4369 /* enum: RXDP counter: Number of times the RXDP timed out while head of line 4370 * blocking. Will be zero unless RXDP_HLB_IDLE capability is set. 4371 */ 4372 #define MC_CMD_MAC_RXDP_HLB_TIMEOUT 0x7b 4373 /* enum: This includes the space at offset 124 which is the final 4374 * GENERATION_END in a MAC_STATS_V4 response and otherwise unused. 4375 */ 4376 #define MC_CMD_MAC_NSTATS_V4 0x7d 4377 /* Other enum values, see field(s): */ 4378 /* MC_CMD_MAC_STATS_V3_OUT_NO_DMA/STATISTICS */ 4379 4380 /***********************************/ 4381 /* MC_CMD_SRIOV 4382 * to be documented 4383 */ 4384 #define MC_CMD_SRIOV 0x30 4385 4386 /* MC_CMD_SRIOV_IN msgrequest */ 4387 #define MC_CMD_SRIOV_IN_LEN 12 4388 #define MC_CMD_SRIOV_IN_ENABLE_OFST 0 4389 #define MC_CMD_SRIOV_IN_ENABLE_LEN 4 4390 #define MC_CMD_SRIOV_IN_VI_BASE_OFST 4 4391 #define MC_CMD_SRIOV_IN_VI_BASE_LEN 4 4392 #define MC_CMD_SRIOV_IN_VF_COUNT_OFST 8 4393 #define MC_CMD_SRIOV_IN_VF_COUNT_LEN 4 4394 4395 /* MC_CMD_SRIOV_OUT msgresponse */ 4396 #define MC_CMD_SRIOV_OUT_LEN 8 4397 #define MC_CMD_SRIOV_OUT_VI_SCALE_OFST 0 4398 #define MC_CMD_SRIOV_OUT_VI_SCALE_LEN 4 4399 #define MC_CMD_SRIOV_OUT_VF_TOTAL_OFST 4 4400 #define MC_CMD_SRIOV_OUT_VF_TOTAL_LEN 4 4401 4402 /* MC_CMD_MEMCPY_RECORD_TYPEDEF structuredef */ 4403 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LEN 32 4404 /* this is only used for the first record */ 4405 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_OFST 0 4406 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_LEN 4 4407 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_LBN 0 4408 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_WIDTH 32 4409 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_OFST 4 4410 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_LEN 4 4411 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_LBN 32 4412 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_WIDTH 32 4413 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_OFST 8 4414 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LEN 8 4415 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_OFST 8 4416 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_OFST 12 4417 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LBN 64 4418 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_WIDTH 64 4419 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_OFST 16 4420 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_LEN 4 4421 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_RID_INLINE 0x100 /* enum */ 4422 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_LBN 128 4423 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_WIDTH 32 4424 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_OFST 20 4425 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LEN 8 4426 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_OFST 20 4427 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_OFST 24 4428 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LBN 160 4429 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_WIDTH 64 4430 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_OFST 28 4431 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_LEN 4 4432 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_LBN 224 4433 #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_WIDTH 32 4434 4435 /***********************************/ 4436 /* MC_CMD_MEMCPY 4437 * DMA write data into (Rid,Addr), either by dma reading (Rid,Addr), or by data 4438 * embedded directly in the command. 4439 * 4440 * A common pattern is for a client to use generation counts to signal a dma 4441 * update of a datastructure. To facilitate this, this MCDI operation can 4442 * contain multiple requests which are executed in strict order. Requests take 4443 * the form of duplicating the entire MCDI request continuously (including the 4444 * requests record, which is ignored in all but the first structure) 4445 * 4446 * The source data can either come from a DMA from the host, or it can be 4447 * embedded within the request directly, thereby eliminating a DMA read. To 4448 * indicate this, the client sets FROM_RID=%RID_INLINE, ADDR_HI=0, and 4449 * ADDR_LO=offset, and inserts the data at %offset from the start of the 4450 * payload. It's the callers responsibility to ensure that the embedded data 4451 * doesn't overlap the records. 4452 * 4453 * Returns: 0, EINVAL (invalid RID) 4454 */ 4455 #define MC_CMD_MEMCPY 0x31 4456 4457 /* MC_CMD_MEMCPY_IN msgrequest */ 4458 #define MC_CMD_MEMCPY_IN_LENMIN 32 4459 #define MC_CMD_MEMCPY_IN_LENMAX 224 4460 #define MC_CMD_MEMCPY_IN_LEN(num) (0+32*(num)) 4461 /* see MC_CMD_MEMCPY_RECORD_TYPEDEF */ 4462 #define MC_CMD_MEMCPY_IN_RECORD_OFST 0 4463 #define MC_CMD_MEMCPY_IN_RECORD_LEN 32 4464 #define MC_CMD_MEMCPY_IN_RECORD_MINNUM 1 4465 #define MC_CMD_MEMCPY_IN_RECORD_MAXNUM 7 4466 4467 /* MC_CMD_MEMCPY_OUT msgresponse */ 4468 #define MC_CMD_MEMCPY_OUT_LEN 0 4469 4470 /***********************************/ 4471 /* MC_CMD_WOL_FILTER_SET 4472 * Set a WoL filter. 4473 */ 4474 #define MC_CMD_WOL_FILTER_SET 0x32 4475 #undef MC_CMD_0x32_PRIVILEGE_CTG 4476 4477 #define MC_CMD_0x32_PRIVILEGE_CTG SRIOV_CTG_LINK 4478 4479 /* MC_CMD_WOL_FILTER_SET_IN msgrequest */ 4480 #define MC_CMD_WOL_FILTER_SET_IN_LEN 192 4481 #define MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 4482 #define MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 4483 #define MC_CMD_FILTER_MODE_SIMPLE 0x0 /* enum */ 4484 #define MC_CMD_FILTER_MODE_STRUCTURED 0xffffffff /* enum */ 4485 /* A type value of 1 is unused. */ 4486 #define MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 4487 #define MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 4488 /* enum: Magic */ 4489 #define MC_CMD_WOL_TYPE_MAGIC 0x0 4490 /* enum: MS Windows Magic */ 4491 #define MC_CMD_WOL_TYPE_WIN_MAGIC 0x2 4492 /* enum: IPv4 Syn */ 4493 #define MC_CMD_WOL_TYPE_IPV4_SYN 0x3 4494 /* enum: IPv6 Syn */ 4495 #define MC_CMD_WOL_TYPE_IPV6_SYN 0x4 4496 /* enum: Bitmap */ 4497 #define MC_CMD_WOL_TYPE_BITMAP 0x5 4498 /* enum: Link */ 4499 #define MC_CMD_WOL_TYPE_LINK 0x6 4500 /* enum: (Above this for future use) */ 4501 #define MC_CMD_WOL_TYPE_MAX 0x7 4502 #define MC_CMD_WOL_FILTER_SET_IN_DATA_OFST 8 4503 #define MC_CMD_WOL_FILTER_SET_IN_DATA_LEN 4 4504 #define MC_CMD_WOL_FILTER_SET_IN_DATA_NUM 46 4505 4506 /* MC_CMD_WOL_FILTER_SET_IN_MAGIC msgrequest */ 4507 #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_LEN 16 4508 /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */ 4509 /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */ 4510 /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */ 4511 /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */ 4512 #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_OFST 8 4513 #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LEN 8 4514 #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_OFST 8 4515 #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_OFST 12 4516 4517 /* MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN msgrequest */ 4518 #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_LEN 20 4519 /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */ 4520 /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */ 4521 /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */ 4522 /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */ 4523 #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_IP_OFST 8 4524 #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_IP_LEN 4 4525 #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_IP_OFST 12 4526 #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_IP_LEN 4 4527 #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_OFST 16 4528 #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_LEN 2 4529 #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_OFST 18 4530 #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_LEN 2 4531 4532 /* MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN msgrequest */ 4533 #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_LEN 44 4534 /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */ 4535 /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */ 4536 /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */ 4537 /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */ 4538 #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_OFST 8 4539 #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_LEN 16 4540 #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_OFST 24 4541 #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_LEN 16 4542 #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_OFST 40 4543 #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_LEN 2 4544 #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_OFST 42 4545 #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_LEN 2 4546 4547 /* MC_CMD_WOL_FILTER_SET_IN_BITMAP msgrequest */ 4548 #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN 187 4549 /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */ 4550 /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */ 4551 /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */ 4552 /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */ 4553 #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_OFST 8 4554 #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_LEN 48 4555 #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_OFST 56 4556 #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_LEN 128 4557 #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_OFST 184 4558 #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_LEN 1 4559 #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_OFST 185 4560 #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_LEN 1 4561 #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_OFST 186 4562 #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_LEN 1 4563 4564 /* MC_CMD_WOL_FILTER_SET_IN_LINK msgrequest */ 4565 #define MC_CMD_WOL_FILTER_SET_IN_LINK_LEN 12 4566 /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */ 4567 /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */ 4568 /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */ 4569 /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */ 4570 #define MC_CMD_WOL_FILTER_SET_IN_LINK_MASK_OFST 8 4571 #define MC_CMD_WOL_FILTER_SET_IN_LINK_MASK_LEN 4 4572 #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_LBN 0 4573 #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_WIDTH 1 4574 #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_LBN 1 4575 #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_WIDTH 1 4576 4577 /* MC_CMD_WOL_FILTER_SET_OUT msgresponse */ 4578 #define MC_CMD_WOL_FILTER_SET_OUT_LEN 4 4579 #define MC_CMD_WOL_FILTER_SET_OUT_FILTER_ID_OFST 0 4580 #define MC_CMD_WOL_FILTER_SET_OUT_FILTER_ID_LEN 4 4581 4582 /***********************************/ 4583 /* MC_CMD_WOL_FILTER_REMOVE 4584 * Remove a WoL filter. Locks required: None. Returns: 0, EINVAL, ENOSYS 4585 */ 4586 #define MC_CMD_WOL_FILTER_REMOVE 0x33 4587 #undef MC_CMD_0x33_PRIVILEGE_CTG 4588 4589 #define MC_CMD_0x33_PRIVILEGE_CTG SRIOV_CTG_LINK 4590 4591 /* MC_CMD_WOL_FILTER_REMOVE_IN msgrequest */ 4592 #define MC_CMD_WOL_FILTER_REMOVE_IN_LEN 4 4593 #define MC_CMD_WOL_FILTER_REMOVE_IN_FILTER_ID_OFST 0 4594 #define MC_CMD_WOL_FILTER_REMOVE_IN_FILTER_ID_LEN 4 4595 4596 /* MC_CMD_WOL_FILTER_REMOVE_OUT msgresponse */ 4597 #define MC_CMD_WOL_FILTER_REMOVE_OUT_LEN 0 4598 4599 /***********************************/ 4600 /* MC_CMD_WOL_FILTER_RESET 4601 * Reset (i.e. remove all) WoL filters. Locks required: None. Returns: 0, 4602 * ENOSYS 4603 */ 4604 #define MC_CMD_WOL_FILTER_RESET 0x34 4605 #undef MC_CMD_0x34_PRIVILEGE_CTG 4606 4607 #define MC_CMD_0x34_PRIVILEGE_CTG SRIOV_CTG_LINK 4608 4609 /* MC_CMD_WOL_FILTER_RESET_IN msgrequest */ 4610 #define MC_CMD_WOL_FILTER_RESET_IN_LEN 4 4611 #define MC_CMD_WOL_FILTER_RESET_IN_MASK_OFST 0 4612 #define MC_CMD_WOL_FILTER_RESET_IN_MASK_LEN 4 4613 #define MC_CMD_WOL_FILTER_RESET_IN_WAKE_FILTERS 0x1 /* enum */ 4614 #define MC_CMD_WOL_FILTER_RESET_IN_LIGHTSOUT_OFFLOADS 0x2 /* enum */ 4615 4616 /* MC_CMD_WOL_FILTER_RESET_OUT msgresponse */ 4617 #define MC_CMD_WOL_FILTER_RESET_OUT_LEN 0 4618 4619 /***********************************/ 4620 /* MC_CMD_SET_MCAST_HASH 4621 * Set the MCAST hash value without otherwise reconfiguring the MAC 4622 */ 4623 #define MC_CMD_SET_MCAST_HASH 0x35 4624 4625 /* MC_CMD_SET_MCAST_HASH_IN msgrequest */ 4626 #define MC_CMD_SET_MCAST_HASH_IN_LEN 32 4627 #define MC_CMD_SET_MCAST_HASH_IN_HASH0_OFST 0 4628 #define MC_CMD_SET_MCAST_HASH_IN_HASH0_LEN 16 4629 #define MC_CMD_SET_MCAST_HASH_IN_HASH1_OFST 16 4630 #define MC_CMD_SET_MCAST_HASH_IN_HASH1_LEN 16 4631 4632 /* MC_CMD_SET_MCAST_HASH_OUT msgresponse */ 4633 #define MC_CMD_SET_MCAST_HASH_OUT_LEN 0 4634 4635 /***********************************/ 4636 /* MC_CMD_NVRAM_TYPES 4637 * Return bitfield indicating available types of virtual NVRAM partitions. 4638 * Locks required: none. Returns: 0 4639 */ 4640 #define MC_CMD_NVRAM_TYPES 0x36 4641 #undef MC_CMD_0x36_PRIVILEGE_CTG 4642 4643 #define MC_CMD_0x36_PRIVILEGE_CTG SRIOV_CTG_ADMIN 4644 4645 /* MC_CMD_NVRAM_TYPES_IN msgrequest */ 4646 #define MC_CMD_NVRAM_TYPES_IN_LEN 0 4647 4648 /* MC_CMD_NVRAM_TYPES_OUT msgresponse */ 4649 #define MC_CMD_NVRAM_TYPES_OUT_LEN 4 4650 /* Bit mask of supported types. */ 4651 #define MC_CMD_NVRAM_TYPES_OUT_TYPES_OFST 0 4652 #define MC_CMD_NVRAM_TYPES_OUT_TYPES_LEN 4 4653 /* enum: Disabled callisto. */ 4654 #define MC_CMD_NVRAM_TYPE_DISABLED_CALLISTO 0x0 4655 /* enum: MC firmware. */ 4656 #define MC_CMD_NVRAM_TYPE_MC_FW 0x1 4657 /* enum: MC backup firmware. */ 4658 #define MC_CMD_NVRAM_TYPE_MC_FW_BACKUP 0x2 4659 /* enum: Static configuration Port0. */ 4660 #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT0 0x3 4661 /* enum: Static configuration Port1. */ 4662 #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT1 0x4 4663 /* enum: Dynamic configuration Port0. */ 4664 #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT0 0x5 4665 /* enum: Dynamic configuration Port1. */ 4666 #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT1 0x6 4667 /* enum: Expansion Rom. */ 4668 #define MC_CMD_NVRAM_TYPE_EXP_ROM 0x7 4669 /* enum: Expansion Rom Configuration Port0. */ 4670 #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT0 0x8 4671 /* enum: Expansion Rom Configuration Port1. */ 4672 #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT1 0x9 4673 /* enum: Phy Configuration Port0. */ 4674 #define MC_CMD_NVRAM_TYPE_PHY_PORT0 0xa 4675 /* enum: Phy Configuration Port1. */ 4676 #define MC_CMD_NVRAM_TYPE_PHY_PORT1 0xb 4677 /* enum: Log. */ 4678 #define MC_CMD_NVRAM_TYPE_LOG 0xc 4679 /* enum: FPGA image. */ 4680 #define MC_CMD_NVRAM_TYPE_FPGA 0xd 4681 /* enum: FPGA backup image */ 4682 #define MC_CMD_NVRAM_TYPE_FPGA_BACKUP 0xe 4683 /* enum: FC firmware. */ 4684 #define MC_CMD_NVRAM_TYPE_FC_FW 0xf 4685 /* enum: FC backup firmware. */ 4686 #define MC_CMD_NVRAM_TYPE_FC_FW_BACKUP 0x10 4687 /* enum: CPLD image. */ 4688 #define MC_CMD_NVRAM_TYPE_CPLD 0x11 4689 /* enum: Licensing information. */ 4690 #define MC_CMD_NVRAM_TYPE_LICENSE 0x12 4691 /* enum: FC Log. */ 4692 #define MC_CMD_NVRAM_TYPE_FC_LOG 0x13 4693 /* enum: Additional flash on FPGA. */ 4694 #define MC_CMD_NVRAM_TYPE_FC_EXTRA 0x14 4695 4696 /***********************************/ 4697 /* MC_CMD_NVRAM_INFO 4698 * Read info about a virtual NVRAM partition. Locks required: none. Returns: 0, 4699 * EINVAL (bad type). 4700 */ 4701 #define MC_CMD_NVRAM_INFO 0x37 4702 #undef MC_CMD_0x37_PRIVILEGE_CTG 4703 4704 #define MC_CMD_0x37_PRIVILEGE_CTG SRIOV_CTG_ADMIN 4705 4706 /* MC_CMD_NVRAM_INFO_IN msgrequest */ 4707 #define MC_CMD_NVRAM_INFO_IN_LEN 4 4708 #define MC_CMD_NVRAM_INFO_IN_TYPE_OFST 0 4709 #define MC_CMD_NVRAM_INFO_IN_TYPE_LEN 4 4710 /* Enum values, see field(s): */ 4711 /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ 4712 4713 /* MC_CMD_NVRAM_INFO_OUT msgresponse */ 4714 #define MC_CMD_NVRAM_INFO_OUT_LEN 24 4715 #define MC_CMD_NVRAM_INFO_OUT_TYPE_OFST 0 4716 #define MC_CMD_NVRAM_INFO_OUT_TYPE_LEN 4 4717 /* Enum values, see field(s): */ 4718 /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ 4719 #define MC_CMD_NVRAM_INFO_OUT_SIZE_OFST 4 4720 #define MC_CMD_NVRAM_INFO_OUT_SIZE_LEN 4 4721 #define MC_CMD_NVRAM_INFO_OUT_ERASESIZE_OFST 8 4722 #define MC_CMD_NVRAM_INFO_OUT_ERASESIZE_LEN 4 4723 #define MC_CMD_NVRAM_INFO_OUT_FLAGS_OFST 12 4724 #define MC_CMD_NVRAM_INFO_OUT_FLAGS_LEN 4 4725 #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_LBN 0 4726 #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_WIDTH 1 4727 #define MC_CMD_NVRAM_INFO_OUT_TLV_LBN 1 4728 #define MC_CMD_NVRAM_INFO_OUT_TLV_WIDTH 1 4729 #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_IF_TSA_BOUND_LBN 2 4730 #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_IF_TSA_BOUND_WIDTH 1 4731 #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_LBN 5 4732 #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_WIDTH 1 4733 #define MC_CMD_NVRAM_INFO_OUT_CMAC_LBN 6 4734 #define MC_CMD_NVRAM_INFO_OUT_CMAC_WIDTH 1 4735 #define MC_CMD_NVRAM_INFO_OUT_A_B_LBN 7 4736 #define MC_CMD_NVRAM_INFO_OUT_A_B_WIDTH 1 4737 #define MC_CMD_NVRAM_INFO_OUT_PHYSDEV_OFST 16 4738 #define MC_CMD_NVRAM_INFO_OUT_PHYSDEV_LEN 4 4739 #define MC_CMD_NVRAM_INFO_OUT_PHYSADDR_OFST 20 4740 #define MC_CMD_NVRAM_INFO_OUT_PHYSADDR_LEN 4 4741 4742 /* MC_CMD_NVRAM_INFO_V2_OUT msgresponse */ 4743 #define MC_CMD_NVRAM_INFO_V2_OUT_LEN 28 4744 #define MC_CMD_NVRAM_INFO_V2_OUT_TYPE_OFST 0 4745 #define MC_CMD_NVRAM_INFO_V2_OUT_TYPE_LEN 4 4746 /* Enum values, see field(s): */ 4747 /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ 4748 #define MC_CMD_NVRAM_INFO_V2_OUT_SIZE_OFST 4 4749 #define MC_CMD_NVRAM_INFO_V2_OUT_SIZE_LEN 4 4750 #define MC_CMD_NVRAM_INFO_V2_OUT_ERASESIZE_OFST 8 4751 #define MC_CMD_NVRAM_INFO_V2_OUT_ERASESIZE_LEN 4 4752 #define MC_CMD_NVRAM_INFO_V2_OUT_FLAGS_OFST 12 4753 #define MC_CMD_NVRAM_INFO_V2_OUT_FLAGS_LEN 4 4754 #define MC_CMD_NVRAM_INFO_V2_OUT_PROTECTED_LBN 0 4755 #define MC_CMD_NVRAM_INFO_V2_OUT_PROTECTED_WIDTH 1 4756 #define MC_CMD_NVRAM_INFO_V2_OUT_TLV_LBN 1 4757 #define MC_CMD_NVRAM_INFO_V2_OUT_TLV_WIDTH 1 4758 #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_IF_TSA_BOUND_LBN 2 4759 #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_IF_TSA_BOUND_WIDTH 1 4760 #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_LBN 5 4761 #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_WIDTH 1 4762 #define MC_CMD_NVRAM_INFO_V2_OUT_A_B_LBN 7 4763 #define MC_CMD_NVRAM_INFO_V2_OUT_A_B_WIDTH 1 4764 #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSDEV_OFST 16 4765 #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSDEV_LEN 4 4766 #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSADDR_OFST 20 4767 #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSADDR_LEN 4 4768 /* Writes must be multiples of this size. Added to support the MUM on Sorrento. 4769 */ 4770 #define MC_CMD_NVRAM_INFO_V2_OUT_WRITESIZE_OFST 24 4771 #define MC_CMD_NVRAM_INFO_V2_OUT_WRITESIZE_LEN 4 4772 4773 /***********************************/ 4774 /* MC_CMD_NVRAM_UPDATE_START 4775 * Start a group of update operations on a virtual NVRAM partition. Locks 4776 * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad type), EACCES (if 4777 * PHY_LOCK required and not held). In an adapter bound to a TSA controller, 4778 * MC_CMD_NVRAM_UPDATE_START can only be used on a subset of partition types 4779 * i.e. static config, dynamic config and expansion ROM config. Attempting to 4780 * perform this operation on a restricted partition will return the error 4781 * EPERM. 4782 */ 4783 #define MC_CMD_NVRAM_UPDATE_START 0x38 4784 #undef MC_CMD_0x38_PRIVILEGE_CTG 4785 4786 #define MC_CMD_0x38_PRIVILEGE_CTG SRIOV_CTG_ADMIN 4787 4788 /* MC_CMD_NVRAM_UPDATE_START_IN msgrequest: Legacy NVRAM_UPDATE_START request. 4789 * Use NVRAM_UPDATE_START_V2_IN in new code 4790 */ 4791 #define MC_CMD_NVRAM_UPDATE_START_IN_LEN 4 4792 #define MC_CMD_NVRAM_UPDATE_START_IN_TYPE_OFST 0 4793 #define MC_CMD_NVRAM_UPDATE_START_IN_TYPE_LEN 4 4794 /* Enum values, see field(s): */ 4795 /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ 4796 4797 /* MC_CMD_NVRAM_UPDATE_START_V2_IN msgrequest: Extended NVRAM_UPDATE_START 4798 * request with additional flags indicating version of command in use. See 4799 * MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT for details of extended functionality. Use 4800 * paired up with NVRAM_UPDATE_FINISH_V2_IN. 4801 */ 4802 #define MC_CMD_NVRAM_UPDATE_START_V2_IN_LEN 8 4803 #define MC_CMD_NVRAM_UPDATE_START_V2_IN_TYPE_OFST 0 4804 #define MC_CMD_NVRAM_UPDATE_START_V2_IN_TYPE_LEN 4 4805 /* Enum values, see field(s): */ 4806 /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ 4807 #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAGS_OFST 4 4808 #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAGS_LEN 4 4809 #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAG_REPORT_VERIFY_RESULT_LBN 0 4810 #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAG_REPORT_VERIFY_RESULT_WIDTH 1 4811 4812 /* MC_CMD_NVRAM_UPDATE_START_OUT msgresponse */ 4813 #define MC_CMD_NVRAM_UPDATE_START_OUT_LEN 0 4814 4815 /***********************************/ 4816 /* MC_CMD_NVRAM_READ 4817 * Read data from a virtual NVRAM partition. Locks required: PHY_LOCK if 4818 * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if 4819 * PHY_LOCK required and not held) 4820 */ 4821 #define MC_CMD_NVRAM_READ 0x39 4822 #undef MC_CMD_0x39_PRIVILEGE_CTG 4823 4824 #define MC_CMD_0x39_PRIVILEGE_CTG SRIOV_CTG_ADMIN 4825 4826 /* MC_CMD_NVRAM_READ_IN msgrequest */ 4827 #define MC_CMD_NVRAM_READ_IN_LEN 12 4828 #define MC_CMD_NVRAM_READ_IN_TYPE_OFST 0 4829 #define MC_CMD_NVRAM_READ_IN_TYPE_LEN 4 4830 /* Enum values, see field(s): */ 4831 /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ 4832 #define MC_CMD_NVRAM_READ_IN_OFFSET_OFST 4 4833 #define MC_CMD_NVRAM_READ_IN_OFFSET_LEN 4 4834 /* amount to read in bytes */ 4835 #define MC_CMD_NVRAM_READ_IN_LENGTH_OFST 8 4836 #define MC_CMD_NVRAM_READ_IN_LENGTH_LEN 4 4837 4838 /* MC_CMD_NVRAM_READ_IN_V2 msgrequest */ 4839 #define MC_CMD_NVRAM_READ_IN_V2_LEN 16 4840 #define MC_CMD_NVRAM_READ_IN_V2_TYPE_OFST 0 4841 #define MC_CMD_NVRAM_READ_IN_V2_TYPE_LEN 4 4842 /* Enum values, see field(s): */ 4843 /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ 4844 #define MC_CMD_NVRAM_READ_IN_V2_OFFSET_OFST 4 4845 #define MC_CMD_NVRAM_READ_IN_V2_OFFSET_LEN 4 4846 /* amount to read in bytes */ 4847 #define MC_CMD_NVRAM_READ_IN_V2_LENGTH_OFST 8 4848 #define MC_CMD_NVRAM_READ_IN_V2_LENGTH_LEN 4 4849 /* Optional control info. If a partition is stored with an A/B versioning 4850 * scheme (i.e. in more than one physical partition in NVRAM) the host can set 4851 * this to control which underlying physical partition is used to read data 4852 * from. This allows it to perform a read-modify-write-verify with the write 4853 * lock continuously held by calling NVRAM_UPDATE_START, reading the old 4854 * contents using MODE=TARGET_CURRENT, overwriting the old partition and then 4855 * verifying by reading with MODE=TARGET_BACKUP. 4856 */ 4857 #define MC_CMD_NVRAM_READ_IN_V2_MODE_OFST 12 4858 #define MC_CMD_NVRAM_READ_IN_V2_MODE_LEN 4 4859 /* enum: Same as omitting MODE: caller sees data in current partition unless it 4860 * holds the write lock in which case it sees data in the partition it is 4861 * updating. 4862 */ 4863 #define MC_CMD_NVRAM_READ_IN_V2_DEFAULT 0x0 4864 /* enum: Read from the current partition of an A/B pair, even if holding the 4865 * write lock. 4866 */ 4867 #define MC_CMD_NVRAM_READ_IN_V2_TARGET_CURRENT 0x1 4868 /* enum: Read from the non-current (i.e. to be updated) partition of an A/B 4869 * pair 4870 */ 4871 #define MC_CMD_NVRAM_READ_IN_V2_TARGET_BACKUP 0x2 4872 4873 /* MC_CMD_NVRAM_READ_OUT msgresponse */ 4874 #define MC_CMD_NVRAM_READ_OUT_LENMIN 1 4875 #define MC_CMD_NVRAM_READ_OUT_LENMAX 252 4876 #define MC_CMD_NVRAM_READ_OUT_LEN(num) (0+1*(num)) 4877 #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_OFST 0 4878 #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_LEN 1 4879 #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MINNUM 1 4880 #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MAXNUM 252 4881 4882 /***********************************/ 4883 /* MC_CMD_NVRAM_WRITE 4884 * Write data to a virtual NVRAM partition. Locks required: PHY_LOCK if 4885 * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if 4886 * PHY_LOCK required and not held) 4887 */ 4888 #define MC_CMD_NVRAM_WRITE 0x3a 4889 #undef MC_CMD_0x3a_PRIVILEGE_CTG 4890 4891 #define MC_CMD_0x3a_PRIVILEGE_CTG SRIOV_CTG_ADMIN 4892 4893 /* MC_CMD_NVRAM_WRITE_IN msgrequest */ 4894 #define MC_CMD_NVRAM_WRITE_IN_LENMIN 13 4895 #define MC_CMD_NVRAM_WRITE_IN_LENMAX 252 4896 #define MC_CMD_NVRAM_WRITE_IN_LEN(num) (12+1*(num)) 4897 #define MC_CMD_NVRAM_WRITE_IN_TYPE_OFST 0 4898 #define MC_CMD_NVRAM_WRITE_IN_TYPE_LEN 4 4899 /* Enum values, see field(s): */ 4900 /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ 4901 #define MC_CMD_NVRAM_WRITE_IN_OFFSET_OFST 4 4902 #define MC_CMD_NVRAM_WRITE_IN_OFFSET_LEN 4 4903 #define MC_CMD_NVRAM_WRITE_IN_LENGTH_OFST 8 4904 #define MC_CMD_NVRAM_WRITE_IN_LENGTH_LEN 4 4905 #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_OFST 12 4906 #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_LEN 1 4907 #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MINNUM 1 4908 #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MAXNUM 240 4909 4910 /* MC_CMD_NVRAM_WRITE_OUT msgresponse */ 4911 #define MC_CMD_NVRAM_WRITE_OUT_LEN 0 4912 4913 /***********************************/ 4914 /* MC_CMD_NVRAM_ERASE 4915 * Erase sector(s) from a virtual NVRAM partition. Locks required: PHY_LOCK if 4916 * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if 4917 * PHY_LOCK required and not held) 4918 */ 4919 #define MC_CMD_NVRAM_ERASE 0x3b 4920 #undef MC_CMD_0x3b_PRIVILEGE_CTG 4921 4922 #define MC_CMD_0x3b_PRIVILEGE_CTG SRIOV_CTG_ADMIN 4923 4924 /* MC_CMD_NVRAM_ERASE_IN msgrequest */ 4925 #define MC_CMD_NVRAM_ERASE_IN_LEN 12 4926 #define MC_CMD_NVRAM_ERASE_IN_TYPE_OFST 0 4927 #define MC_CMD_NVRAM_ERASE_IN_TYPE_LEN 4 4928 /* Enum values, see field(s): */ 4929 /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ 4930 #define MC_CMD_NVRAM_ERASE_IN_OFFSET_OFST 4 4931 #define MC_CMD_NVRAM_ERASE_IN_OFFSET_LEN 4 4932 #define MC_CMD_NVRAM_ERASE_IN_LENGTH_OFST 8 4933 #define MC_CMD_NVRAM_ERASE_IN_LENGTH_LEN 4 4934 4935 /* MC_CMD_NVRAM_ERASE_OUT msgresponse */ 4936 #define MC_CMD_NVRAM_ERASE_OUT_LEN 0 4937 4938 /***********************************/ 4939 /* MC_CMD_NVRAM_UPDATE_FINISH 4940 * Finish a group of update operations on a virtual NVRAM partition. Locks 4941 * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad type/offset/ 4942 * length), EACCES (if PHY_LOCK required and not held). In an adapter bound to 4943 * a TSA controller, MC_CMD_NVRAM_UPDATE_FINISH can only be used on a subset of 4944 * partition types i.e. static config, dynamic config and expansion ROM config. 4945 * Attempting to perform this operation on a restricted partition will return 4946 * the error EPERM. 4947 */ 4948 #define MC_CMD_NVRAM_UPDATE_FINISH 0x3c 4949 #undef MC_CMD_0x3c_PRIVILEGE_CTG 4950 4951 #define MC_CMD_0x3c_PRIVILEGE_CTG SRIOV_CTG_ADMIN 4952 4953 /* MC_CMD_NVRAM_UPDATE_FINISH_IN msgrequest: Legacy NVRAM_UPDATE_FINISH 4954 * request. Use NVRAM_UPDATE_FINISH_V2_IN in new code 4955 */ 4956 #define MC_CMD_NVRAM_UPDATE_FINISH_IN_LEN 8 4957 #define MC_CMD_NVRAM_UPDATE_FINISH_IN_TYPE_OFST 0 4958 #define MC_CMD_NVRAM_UPDATE_FINISH_IN_TYPE_LEN 4 4959 /* Enum values, see field(s): */ 4960 /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ 4961 #define MC_CMD_NVRAM_UPDATE_FINISH_IN_REBOOT_OFST 4 4962 #define MC_CMD_NVRAM_UPDATE_FINISH_IN_REBOOT_LEN 4 4963 4964 /* MC_CMD_NVRAM_UPDATE_FINISH_V2_IN msgrequest: Extended NVRAM_UPDATE_FINISH 4965 * request with additional flags indicating version of NVRAM_UPDATE commands in 4966 * use. See MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT for details of extended 4967 * functionality. Use paired up with NVRAM_UPDATE_START_V2_IN. 4968 */ 4969 #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_LEN 12 4970 #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_TYPE_OFST 0 4971 #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_TYPE_LEN 4 4972 /* Enum values, see field(s): */ 4973 /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ 4974 #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_REBOOT_OFST 4 4975 #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_REBOOT_LEN 4 4976 #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAGS_OFST 8 4977 #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAGS_LEN 4 4978 #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_REPORT_VERIFY_RESULT_LBN 0 4979 #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_REPORT_VERIFY_RESULT_WIDTH 1 4980 4981 /* MC_CMD_NVRAM_UPDATE_FINISH_OUT msgresponse: Legacy NVRAM_UPDATE_FINISH 4982 * response. Use NVRAM_UPDATE_FINISH_V2_OUT in new code 4983 */ 4984 #define MC_CMD_NVRAM_UPDATE_FINISH_OUT_LEN 0 4985 4986 /* MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT msgresponse: 4987 * 4988 * Extended NVRAM_UPDATE_FINISH response that communicates the result of secure 4989 * firmware validation where applicable back to the host. 4990 * 4991 * Medford only: For signed firmware images, such as those for medford, the MC 4992 * firmware verifies the signature before marking the firmware image as valid. 4993 * This process takes a few seconds to complete. So is likely to take more than 4994 * the MCDI timeout. Hence signature verification is initiated when 4995 * MC_CMD_NVRAM_UPDATE_FINISH_V2_IN is received by the firmware, however, the 4996 * MCDI command is run in a background MCDI processing thread. This response 4997 * payload includes the results of the signature verification. Note that the 4998 * per-partition nvram lock in firmware is only released after the verification 4999 * has completed. 5000 */ 5001 #define MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT_LEN 4 5002 /* Result of nvram update completion processing */ 5003 #define MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT_RESULT_CODE_OFST 0 5004 #define MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT_RESULT_CODE_LEN 4 5005 /* enum: Invalid return code; only non-zero values are defined. Defined as 5006 * unknown for backwards compatibility with NVRAM_UPDATE_FINISH_OUT. 5007 */ 5008 #define MC_CMD_NVRAM_VERIFY_RC_UNKNOWN 0x0 5009 /* enum: Verify succeeded without any errors. */ 5010 #define MC_CMD_NVRAM_VERIFY_RC_SUCCESS 0x1 5011 /* enum: CMS format verification failed due to an internal error. */ 5012 #define MC_CMD_NVRAM_VERIFY_RC_CMS_CHECK_FAILED 0x2 5013 /* enum: Invalid CMS format in image metadata. */ 5014 #define MC_CMD_NVRAM_VERIFY_RC_INVALID_CMS_FORMAT 0x3 5015 /* enum: Message digest verification failed due to an internal error. */ 5016 #define MC_CMD_NVRAM_VERIFY_RC_MESSAGE_DIGEST_CHECK_FAILED 0x4 5017 /* enum: Error in message digest calculated over the reflash-header, payload 5018 * and reflash-trailer. 5019 */ 5020 #define MC_CMD_NVRAM_VERIFY_RC_BAD_MESSAGE_DIGEST 0x5 5021 /* enum: Signature verification failed due to an internal error. */ 5022 #define MC_CMD_NVRAM_VERIFY_RC_SIGNATURE_CHECK_FAILED 0x6 5023 /* enum: There are no valid signatures in the image. */ 5024 #define MC_CMD_NVRAM_VERIFY_RC_NO_VALID_SIGNATURES 0x7 5025 /* enum: Trusted approvers verification failed due to an internal error. */ 5026 #define MC_CMD_NVRAM_VERIFY_RC_TRUSTED_APPROVERS_CHECK_FAILED 0x8 5027 /* enum: The Trusted approver's list is empty. */ 5028 #define MC_CMD_NVRAM_VERIFY_RC_NO_TRUSTED_APPROVERS 0x9 5029 /* enum: Signature chain verification failed due to an internal error. */ 5030 #define MC_CMD_NVRAM_VERIFY_RC_SIGNATURE_CHAIN_CHECK_FAILED 0xa 5031 /* enum: The signers of the signatures in the image are not listed in the 5032 * Trusted approver's list. 5033 */ 5034 #define MC_CMD_NVRAM_VERIFY_RC_NO_SIGNATURE_MATCH 0xb 5035 /* enum: The image contains a test-signed certificate, but the adapter accepts 5036 * only production signed images. 5037 */ 5038 #define MC_CMD_NVRAM_VERIFY_RC_REJECT_TEST_SIGNED 0xc 5039 /* enum: The image has a lower security level than the current firmware. */ 5040 #define MC_CMD_NVRAM_VERIFY_RC_SECURITY_LEVEL_DOWNGRADE 0xd 5041 5042 /***********************************/ 5043 /* MC_CMD_REBOOT 5044 * Reboot the MC. 5045 * 5046 * The AFTER_ASSERTION flag is intended to be used when the driver notices an 5047 * assertion failure (at which point it is expected to perform a complete tear 5048 * down and reinitialise), to allow both ports to reset the MC once in an 5049 * atomic fashion. 5050 * 5051 * Production mc firmwares are generally compiled with REBOOT_ON_ASSERT=1, 5052 * which means that they will automatically reboot out of the assertion 5053 * handler, so this is in practise an optional operation. It is still 5054 * recommended that drivers execute this to support custom firmwares with 5055 * REBOOT_ON_ASSERT=0. 5056 * 5057 * Locks required: NONE Returns: Nothing. You get back a response with ERR=1, 5058 * DATALEN=0 5059 */ 5060 #define MC_CMD_REBOOT 0x3d 5061 #undef MC_CMD_0x3d_PRIVILEGE_CTG 5062 5063 #define MC_CMD_0x3d_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 5064 5065 /* MC_CMD_REBOOT_IN msgrequest */ 5066 #define MC_CMD_REBOOT_IN_LEN 4 5067 #define MC_CMD_REBOOT_IN_FLAGS_OFST 0 5068 #define MC_CMD_REBOOT_IN_FLAGS_LEN 4 5069 #define MC_CMD_REBOOT_FLAGS_AFTER_ASSERTION 0x1 /* enum */ 5070 5071 /* MC_CMD_REBOOT_OUT msgresponse */ 5072 #define MC_CMD_REBOOT_OUT_LEN 0 5073 5074 /***********************************/ 5075 /* MC_CMD_SCHEDINFO 5076 * Request scheduler info. Locks required: NONE. Returns: An array of 5077 * (timeslice,maximum overrun), one for each thread, in ascending order of 5078 * thread address. 5079 */ 5080 #define MC_CMD_SCHEDINFO 0x3e 5081 #undef MC_CMD_0x3e_PRIVILEGE_CTG 5082 5083 #define MC_CMD_0x3e_PRIVILEGE_CTG SRIOV_CTG_ADMIN 5084 5085 /* MC_CMD_SCHEDINFO_IN msgrequest */ 5086 #define MC_CMD_SCHEDINFO_IN_LEN 0 5087 5088 /* MC_CMD_SCHEDINFO_OUT msgresponse */ 5089 #define MC_CMD_SCHEDINFO_OUT_LENMIN 4 5090 #define MC_CMD_SCHEDINFO_OUT_LENMAX 252 5091 #define MC_CMD_SCHEDINFO_OUT_LEN(num) (0+4*(num)) 5092 #define MC_CMD_SCHEDINFO_OUT_DATA_OFST 0 5093 #define MC_CMD_SCHEDINFO_OUT_DATA_LEN 4 5094 #define MC_CMD_SCHEDINFO_OUT_DATA_MINNUM 1 5095 #define MC_CMD_SCHEDINFO_OUT_DATA_MAXNUM 63 5096 5097 /***********************************/ 5098 /* MC_CMD_REBOOT_MODE 5099 * Set the mode for the next MC reboot. Locks required: NONE. Sets the reboot 5100 * mode to the specified value. Returns the old mode. 5101 */ 5102 #define MC_CMD_REBOOT_MODE 0x3f 5103 #undef MC_CMD_0x3f_PRIVILEGE_CTG 5104 5105 #define MC_CMD_0x3f_PRIVILEGE_CTG SRIOV_CTG_INSECURE 5106 5107 /* MC_CMD_REBOOT_MODE_IN msgrequest */ 5108 #define MC_CMD_REBOOT_MODE_IN_LEN 4 5109 #define MC_CMD_REBOOT_MODE_IN_VALUE_OFST 0 5110 #define MC_CMD_REBOOT_MODE_IN_VALUE_LEN 4 5111 /* enum: Normal. */ 5112 #define MC_CMD_REBOOT_MODE_NORMAL 0x0 5113 /* enum: Power-on Reset. */ 5114 #define MC_CMD_REBOOT_MODE_POR 0x2 5115 /* enum: Snapper. */ 5116 #define MC_CMD_REBOOT_MODE_SNAPPER 0x3 5117 /* enum: snapper fake POR */ 5118 #define MC_CMD_REBOOT_MODE_SNAPPER_POR 0x4 5119 #define MC_CMD_REBOOT_MODE_IN_FAKE_LBN 7 5120 #define MC_CMD_REBOOT_MODE_IN_FAKE_WIDTH 1 5121 5122 /* MC_CMD_REBOOT_MODE_OUT msgresponse */ 5123 #define MC_CMD_REBOOT_MODE_OUT_LEN 4 5124 #define MC_CMD_REBOOT_MODE_OUT_VALUE_OFST 0 5125 #define MC_CMD_REBOOT_MODE_OUT_VALUE_LEN 4 5126 5127 /***********************************/ 5128 /* MC_CMD_SENSOR_INFO 5129 * Returns information about every available sensor. 5130 * 5131 * Each sensor has a single (16bit) value, and a corresponding state. The 5132 * mapping between value and state is nominally determined by the MC, but may 5133 * be implemented using up to 2 ranges per sensor. 5134 * 5135 * This call returns a mask (32bit) of the sensors that are supported by this 5136 * platform, then an array of sensor information structures, in order of sensor 5137 * type (but without gaps for unimplemented sensors). Each structure defines 5138 * the ranges for the corresponding sensor. An unused range is indicated by 5139 * equal limit values. If one range is used, a value outside that range results 5140 * in STATE_FATAL. If two ranges are used, a value outside the second range 5141 * results in STATE_FATAL while a value outside the first and inside the second 5142 * range results in STATE_WARNING. 5143 * 5144 * Sensor masks and sensor information arrays are organised into pages. For 5145 * backward compatibility, older host software can only use sensors in page 0. 5146 * Bit 32 in the sensor mask was previously unused, and is no reserved for use 5147 * as the next page flag. 5148 * 5149 * If the request does not contain a PAGE value then firmware will only return 5150 * page 0 of sensor information, with bit 31 in the sensor mask cleared. 5151 * 5152 * If the request contains a PAGE value then firmware responds with the sensor 5153 * mask and sensor information array for that page of sensors. In this case bit 5154 * 31 in the mask is set if another page exists. 5155 * 5156 * Locks required: None Returns: 0 5157 */ 5158 #define MC_CMD_SENSOR_INFO 0x41 5159 #undef MC_CMD_0x41_PRIVILEGE_CTG 5160 5161 #define MC_CMD_0x41_PRIVILEGE_CTG SRIOV_CTG_GENERAL 5162 5163 /* MC_CMD_SENSOR_INFO_IN msgrequest */ 5164 #define MC_CMD_SENSOR_INFO_IN_LEN 0 5165 5166 /* MC_CMD_SENSOR_INFO_EXT_IN msgrequest */ 5167 #define MC_CMD_SENSOR_INFO_EXT_IN_LEN 4 5168 /* Which page of sensors to report. 5169 * 5170 * Page 0 contains sensors 0 to 30 (sensor 31 is the next page bit). 5171 * 5172 * Page 1 contains sensors 32 to 62 (sensor 63 is the next page bit). etc. 5173 */ 5174 #define MC_CMD_SENSOR_INFO_EXT_IN_PAGE_OFST 0 5175 #define MC_CMD_SENSOR_INFO_EXT_IN_PAGE_LEN 4 5176 5177 /* MC_CMD_SENSOR_INFO_OUT msgresponse */ 5178 #define MC_CMD_SENSOR_INFO_OUT_LENMIN 4 5179 #define MC_CMD_SENSOR_INFO_OUT_LENMAX 252 5180 #define MC_CMD_SENSOR_INFO_OUT_LEN(num) (4+8*(num)) 5181 #define MC_CMD_SENSOR_INFO_OUT_MASK_OFST 0 5182 #define MC_CMD_SENSOR_INFO_OUT_MASK_LEN 4 5183 /* enum: Controller temperature: degC */ 5184 #define MC_CMD_SENSOR_CONTROLLER_TEMP 0x0 5185 /* enum: Phy common temperature: degC */ 5186 #define MC_CMD_SENSOR_PHY_COMMON_TEMP 0x1 5187 /* enum: Controller cooling: bool */ 5188 #define MC_CMD_SENSOR_CONTROLLER_COOLING 0x2 5189 /* enum: Phy 0 temperature: degC */ 5190 #define MC_CMD_SENSOR_PHY0_TEMP 0x3 5191 /* enum: Phy 0 cooling: bool */ 5192 #define MC_CMD_SENSOR_PHY0_COOLING 0x4 5193 /* enum: Phy 1 temperature: degC */ 5194 #define MC_CMD_SENSOR_PHY1_TEMP 0x5 5195 /* enum: Phy 1 cooling: bool */ 5196 #define MC_CMD_SENSOR_PHY1_COOLING 0x6 5197 /* enum: 1.0v power: mV */ 5198 #define MC_CMD_SENSOR_IN_1V0 0x7 5199 /* enum: 1.2v power: mV */ 5200 #define MC_CMD_SENSOR_IN_1V2 0x8 5201 /* enum: 1.8v power: mV */ 5202 #define MC_CMD_SENSOR_IN_1V8 0x9 5203 /* enum: 2.5v power: mV */ 5204 #define MC_CMD_SENSOR_IN_2V5 0xa 5205 /* enum: 3.3v power: mV */ 5206 #define MC_CMD_SENSOR_IN_3V3 0xb 5207 /* enum: 12v power: mV */ 5208 #define MC_CMD_SENSOR_IN_12V0 0xc 5209 /* enum: 1.2v analogue power: mV */ 5210 #define MC_CMD_SENSOR_IN_1V2A 0xd 5211 /* enum: reference voltage: mV */ 5212 #define MC_CMD_SENSOR_IN_VREF 0xe 5213 /* enum: AOE FPGA power: mV */ 5214 #define MC_CMD_SENSOR_OUT_VAOE 0xf 5215 /* enum: AOE FPGA temperature: degC */ 5216 #define MC_CMD_SENSOR_AOE_TEMP 0x10 5217 /* enum: AOE FPGA PSU temperature: degC */ 5218 #define MC_CMD_SENSOR_PSU_AOE_TEMP 0x11 5219 /* enum: AOE PSU temperature: degC */ 5220 #define MC_CMD_SENSOR_PSU_TEMP 0x12 5221 /* enum: Fan 0 speed: RPM */ 5222 #define MC_CMD_SENSOR_FAN_0 0x13 5223 /* enum: Fan 1 speed: RPM */ 5224 #define MC_CMD_SENSOR_FAN_1 0x14 5225 /* enum: Fan 2 speed: RPM */ 5226 #define MC_CMD_SENSOR_FAN_2 0x15 5227 /* enum: Fan 3 speed: RPM */ 5228 #define MC_CMD_SENSOR_FAN_3 0x16 5229 /* enum: Fan 4 speed: RPM */ 5230 #define MC_CMD_SENSOR_FAN_4 0x17 5231 /* enum: AOE FPGA input power: mV */ 5232 #define MC_CMD_SENSOR_IN_VAOE 0x18 5233 /* enum: AOE FPGA current: mA */ 5234 #define MC_CMD_SENSOR_OUT_IAOE 0x19 5235 /* enum: AOE FPGA input current: mA */ 5236 #define MC_CMD_SENSOR_IN_IAOE 0x1a 5237 /* enum: NIC power consumption: W */ 5238 #define MC_CMD_SENSOR_NIC_POWER 0x1b 5239 /* enum: 0.9v power voltage: mV */ 5240 #define MC_CMD_SENSOR_IN_0V9 0x1c 5241 /* enum: 0.9v power current: mA */ 5242 #define MC_CMD_SENSOR_IN_I0V9 0x1d 5243 /* enum: 1.2v power current: mA */ 5244 #define MC_CMD_SENSOR_IN_I1V2 0x1e 5245 /* enum: Not a sensor: reserved for the next page flag */ 5246 #define MC_CMD_SENSOR_PAGE0_NEXT 0x1f 5247 /* enum: 0.9v power voltage (at ADC): mV */ 5248 #define MC_CMD_SENSOR_IN_0V9_ADC 0x20 5249 /* enum: Controller temperature 2: degC */ 5250 #define MC_CMD_SENSOR_CONTROLLER_2_TEMP 0x21 5251 /* enum: Voltage regulator internal temperature: degC */ 5252 #define MC_CMD_SENSOR_VREG_INTERNAL_TEMP 0x22 5253 /* enum: 0.9V voltage regulator temperature: degC */ 5254 #define MC_CMD_SENSOR_VREG_0V9_TEMP 0x23 5255 /* enum: 1.2V voltage regulator temperature: degC */ 5256 #define MC_CMD_SENSOR_VREG_1V2_TEMP 0x24 5257 /* enum: controller internal temperature sensor voltage (internal ADC): mV */ 5258 #define MC_CMD_SENSOR_CONTROLLER_VPTAT 0x25 5259 /* enum: controller internal temperature (internal ADC): degC */ 5260 #define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP 0x26 5261 /* enum: controller internal temperature sensor voltage (external ADC): mV */ 5262 #define MC_CMD_SENSOR_CONTROLLER_VPTAT_EXTADC 0x27 5263 /* enum: controller internal temperature (external ADC): degC */ 5264 #define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP_EXTADC 0x28 5265 /* enum: ambient temperature: degC */ 5266 #define MC_CMD_SENSOR_AMBIENT_TEMP 0x29 5267 /* enum: air flow: bool */ 5268 #define MC_CMD_SENSOR_AIRFLOW 0x2a 5269 /* enum: voltage between VSS08D and VSS08D at CSR: mV */ 5270 #define MC_CMD_SENSOR_VDD08D_VSS08D_CSR 0x2b 5271 /* enum: voltage between VSS08D and VSS08D at CSR (external ADC): mV */ 5272 #define MC_CMD_SENSOR_VDD08D_VSS08D_CSR_EXTADC 0x2c 5273 /* enum: Hotpoint temperature: degC */ 5274 #define MC_CMD_SENSOR_HOTPOINT_TEMP 0x2d 5275 /* enum: Port 0 PHY power switch over-current: bool */ 5276 #define MC_CMD_SENSOR_PHY_POWER_PORT0 0x2e 5277 /* enum: Port 1 PHY power switch over-current: bool */ 5278 #define MC_CMD_SENSOR_PHY_POWER_PORT1 0x2f 5279 /* enum: Mop-up microcontroller reference voltage: mV */ 5280 #define MC_CMD_SENSOR_MUM_VCC 0x30 5281 /* enum: 0.9v power phase A voltage: mV */ 5282 #define MC_CMD_SENSOR_IN_0V9_A 0x31 5283 /* enum: 0.9v power phase A current: mA */ 5284 #define MC_CMD_SENSOR_IN_I0V9_A 0x32 5285 /* enum: 0.9V voltage regulator phase A temperature: degC */ 5286 #define MC_CMD_SENSOR_VREG_0V9_A_TEMP 0x33 5287 /* enum: 0.9v power phase B voltage: mV */ 5288 #define MC_CMD_SENSOR_IN_0V9_B 0x34 5289 /* enum: 0.9v power phase B current: mA */ 5290 #define MC_CMD_SENSOR_IN_I0V9_B 0x35 5291 /* enum: 0.9V voltage regulator phase B temperature: degC */ 5292 #define MC_CMD_SENSOR_VREG_0V9_B_TEMP 0x36 5293 /* enum: CCOM AVREG 1v2 supply (interval ADC): mV */ 5294 #define MC_CMD_SENSOR_CCOM_AVREG_1V2_SUPPLY 0x37 5295 /* enum: CCOM AVREG 1v2 supply (external ADC): mV */ 5296 #define MC_CMD_SENSOR_CCOM_AVREG_1V2_SUPPLY_EXTADC 0x38 5297 /* enum: CCOM AVREG 1v8 supply (interval ADC): mV */ 5298 #define MC_CMD_SENSOR_CCOM_AVREG_1V8_SUPPLY 0x39 5299 /* enum: CCOM AVREG 1v8 supply (external ADC): mV */ 5300 #define MC_CMD_SENSOR_CCOM_AVREG_1V8_SUPPLY_EXTADC 0x3a 5301 /* enum: CCOM RTS temperature: degC */ 5302 #define MC_CMD_SENSOR_CONTROLLER_RTS 0x3b 5303 /* enum: Not a sensor: reserved for the next page flag */ 5304 #define MC_CMD_SENSOR_PAGE1_NEXT 0x3f 5305 /* enum: controller internal temperature sensor voltage on master core 5306 * (internal ADC): mV 5307 */ 5308 #define MC_CMD_SENSOR_CONTROLLER_MASTER_VPTAT 0x40 5309 /* enum: controller internal temperature on master core (internal ADC): degC */ 5310 #define MC_CMD_SENSOR_CONTROLLER_MASTER_INTERNAL_TEMP 0x41 5311 /* enum: controller internal temperature sensor voltage on master core 5312 * (external ADC): mV 5313 */ 5314 #define MC_CMD_SENSOR_CONTROLLER_MASTER_VPTAT_EXTADC 0x42 5315 /* enum: controller internal temperature on master core (external ADC): degC */ 5316 #define MC_CMD_SENSOR_CONTROLLER_MASTER_INTERNAL_TEMP_EXTADC 0x43 5317 /* enum: controller internal temperature on slave core sensor voltage (internal 5318 * ADC): mV 5319 */ 5320 #define MC_CMD_SENSOR_CONTROLLER_SLAVE_VPTAT 0x44 5321 /* enum: controller internal temperature on slave core (internal ADC): degC */ 5322 #define MC_CMD_SENSOR_CONTROLLER_SLAVE_INTERNAL_TEMP 0x45 5323 /* enum: controller internal temperature on slave core sensor voltage (external 5324 * ADC): mV 5325 */ 5326 #define MC_CMD_SENSOR_CONTROLLER_SLAVE_VPTAT_EXTADC 0x46 5327 /* enum: controller internal temperature on slave core (external ADC): degC */ 5328 #define MC_CMD_SENSOR_CONTROLLER_SLAVE_INTERNAL_TEMP_EXTADC 0x47 5329 /* enum: Voltage supplied to the SODIMMs from their power supply: mV */ 5330 #define MC_CMD_SENSOR_SODIMM_VOUT 0x49 5331 /* enum: Temperature of SODIMM 0 (if installed): degC */ 5332 #define MC_CMD_SENSOR_SODIMM_0_TEMP 0x4a 5333 /* enum: Temperature of SODIMM 1 (if installed): degC */ 5334 #define MC_CMD_SENSOR_SODIMM_1_TEMP 0x4b 5335 /* enum: Voltage supplied to the QSFP #0 from their power supply: mV */ 5336 #define MC_CMD_SENSOR_PHY0_VCC 0x4c 5337 /* enum: Voltage supplied to the QSFP #1 from their power supply: mV */ 5338 #define MC_CMD_SENSOR_PHY1_VCC 0x4d 5339 /* enum: Controller die temperature (TDIODE): degC */ 5340 #define MC_CMD_SENSOR_CONTROLLER_TDIODE_TEMP 0x4e 5341 /* enum: Board temperature (front): degC */ 5342 #define MC_CMD_SENSOR_BOARD_FRONT_TEMP 0x4f 5343 /* enum: Board temperature (back): degC */ 5344 #define MC_CMD_SENSOR_BOARD_BACK_TEMP 0x50 5345 /* enum: 1.8v power current: mA */ 5346 #define MC_CMD_SENSOR_IN_I1V8 0x51 5347 /* enum: 2.5v power current: mA */ 5348 #define MC_CMD_SENSOR_IN_I2V5 0x52 5349 /* enum: 3.3v power current: mA */ 5350 #define MC_CMD_SENSOR_IN_I3V3 0x53 5351 /* enum: 12v power current: mA */ 5352 #define MC_CMD_SENSOR_IN_I12V0 0x54 5353 /* enum: 1.3v power: mV */ 5354 #define MC_CMD_SENSOR_IN_1V3 0x55 5355 /* enum: 1.3v power current: mA */ 5356 #define MC_CMD_SENSOR_IN_I1V3 0x56 5357 /* enum: Not a sensor: reserved for the next page flag */ 5358 #define MC_CMD_SENSOR_PAGE2_NEXT 0x5f 5359 /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */ 5360 #define MC_CMD_SENSOR_ENTRY_OFST 4 5361 #define MC_CMD_SENSOR_ENTRY_LEN 8 5362 #define MC_CMD_SENSOR_ENTRY_LO_OFST 4 5363 #define MC_CMD_SENSOR_ENTRY_HI_OFST 8 5364 #define MC_CMD_SENSOR_ENTRY_MINNUM 0 5365 #define MC_CMD_SENSOR_ENTRY_MAXNUM 31 5366 5367 /* MC_CMD_SENSOR_INFO_EXT_OUT msgresponse */ 5368 #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMIN 4 5369 #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMAX 252 5370 #define MC_CMD_SENSOR_INFO_EXT_OUT_LEN(num) (4+8*(num)) 5371 #define MC_CMD_SENSOR_INFO_EXT_OUT_MASK_OFST 0 5372 #define MC_CMD_SENSOR_INFO_EXT_OUT_MASK_LEN 4 5373 /* Enum values, see field(s): */ 5374 /* MC_CMD_SENSOR_INFO_OUT */ 5375 #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_LBN 31 5376 #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_WIDTH 1 5377 /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */ 5378 /* MC_CMD_SENSOR_ENTRY_OFST 4 */ 5379 /* MC_CMD_SENSOR_ENTRY_LEN 8 */ 5380 /* MC_CMD_SENSOR_ENTRY_LO_OFST 4 */ 5381 /* MC_CMD_SENSOR_ENTRY_HI_OFST 8 */ 5382 /* MC_CMD_SENSOR_ENTRY_MINNUM 0 */ 5383 /* MC_CMD_SENSOR_ENTRY_MAXNUM 31 */ 5384 5385 /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF structuredef */ 5386 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_LEN 8 5387 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_OFST 0 5388 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LEN 2 5389 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LBN 0 5390 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_WIDTH 16 5391 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_OFST 2 5392 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LEN 2 5393 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LBN 16 5394 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_WIDTH 16 5395 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_OFST 4 5396 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LEN 2 5397 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LBN 32 5398 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_WIDTH 16 5399 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_OFST 6 5400 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LEN 2 5401 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LBN 48 5402 #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_WIDTH 16 5403 5404 /***********************************/ 5405 /* MC_CMD_READ_SENSORS 5406 * Returns the current reading from each sensor. DMAs an array of sensor 5407 * readings, in order of sensor type (but without gaps for unimplemented 5408 * sensors), into host memory. Each array element is a 5409 * MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF dword. 5410 * 5411 * If the request does not contain the LENGTH field then only sensors 0 to 30 5412 * are reported, to avoid DMA buffer overflow in older host software. If the 5413 * sensor reading require more space than the LENGTH allows, then return 5414 * EINVAL. 5415 * 5416 * The MC will send a SENSOREVT event every time any sensor changes state. The 5417 * driver is responsible for ensuring that it doesn't miss any events. The 5418 * board will function normally if all sensors are in STATE_OK or 5419 * STATE_WARNING. Otherwise the board should not be expected to function. 5420 */ 5421 #define MC_CMD_READ_SENSORS 0x42 5422 #undef MC_CMD_0x42_PRIVILEGE_CTG 5423 5424 #define MC_CMD_0x42_PRIVILEGE_CTG SRIOV_CTG_GENERAL 5425 5426 /* MC_CMD_READ_SENSORS_IN msgrequest */ 5427 #define MC_CMD_READ_SENSORS_IN_LEN 8 5428 /* DMA address of host buffer for sensor readings (must be 4Kbyte aligned). */ 5429 #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_OFST 0 5430 #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LEN 8 5431 #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_OFST 0 5432 #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_OFST 4 5433 5434 /* MC_CMD_READ_SENSORS_EXT_IN msgrequest */ 5435 #define MC_CMD_READ_SENSORS_EXT_IN_LEN 12 5436 /* DMA address of host buffer for sensor readings (must be 4Kbyte aligned). */ 5437 #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_OFST 0 5438 #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LEN 8 5439 #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LO_OFST 0 5440 #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_HI_OFST 4 5441 /* Size in bytes of host buffer. */ 5442 #define MC_CMD_READ_SENSORS_EXT_IN_LENGTH_OFST 8 5443 #define MC_CMD_READ_SENSORS_EXT_IN_LENGTH_LEN 4 5444 5445 /* MC_CMD_READ_SENSORS_OUT msgresponse */ 5446 #define MC_CMD_READ_SENSORS_OUT_LEN 0 5447 5448 /* MC_CMD_READ_SENSORS_EXT_OUT msgresponse */ 5449 #define MC_CMD_READ_SENSORS_EXT_OUT_LEN 0 5450 5451 /* MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF structuredef */ 5452 #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_LEN 4 5453 #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_OFST 0 5454 #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LEN 2 5455 #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LBN 0 5456 #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_WIDTH 16 5457 #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_OFST 2 5458 #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LEN 1 5459 /* enum: Ok. */ 5460 #define MC_CMD_SENSOR_STATE_OK 0x0 5461 /* enum: Breached warning threshold. */ 5462 #define MC_CMD_SENSOR_STATE_WARNING 0x1 5463 /* enum: Breached fatal threshold. */ 5464 #define MC_CMD_SENSOR_STATE_FATAL 0x2 5465 /* enum: Fault with sensor. */ 5466 #define MC_CMD_SENSOR_STATE_BROKEN 0x3 5467 /* enum: Sensor is working but does not currently have a reading. */ 5468 #define MC_CMD_SENSOR_STATE_NO_READING 0x4 5469 /* enum: Sensor initialisation failed. */ 5470 #define MC_CMD_SENSOR_STATE_INIT_FAILED 0x5 5471 #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LBN 16 5472 #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_WIDTH 8 5473 #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_OFST 3 5474 #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LEN 1 5475 /* Enum values, see field(s): */ 5476 /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */ 5477 #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LBN 24 5478 #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_WIDTH 8 5479 5480 /***********************************/ 5481 /* MC_CMD_GET_PHY_STATE 5482 * Report current state of PHY. A 'zombie' PHY is a PHY that has failed to boot 5483 * (e.g. due to missing or corrupted firmware). Locks required: None. Return 5484 * code: 0 5485 */ 5486 #define MC_CMD_GET_PHY_STATE 0x43 5487 #undef MC_CMD_0x43_PRIVILEGE_CTG 5488 5489 #define MC_CMD_0x43_PRIVILEGE_CTG SRIOV_CTG_GENERAL 5490 5491 /* MC_CMD_GET_PHY_STATE_IN msgrequest */ 5492 #define MC_CMD_GET_PHY_STATE_IN_LEN 0 5493 5494 /* MC_CMD_GET_PHY_STATE_OUT msgresponse */ 5495 #define MC_CMD_GET_PHY_STATE_OUT_LEN 4 5496 #define MC_CMD_GET_PHY_STATE_OUT_STATE_OFST 0 5497 #define MC_CMD_GET_PHY_STATE_OUT_STATE_LEN 4 5498 /* enum: Ok. */ 5499 #define MC_CMD_PHY_STATE_OK 0x1 5500 /* enum: Faulty. */ 5501 #define MC_CMD_PHY_STATE_ZOMBIE 0x2 5502 5503 /***********************************/ 5504 /* MC_CMD_SETUP_8021QBB 5505 * 802.1Qbb control. 8 Tx queues that map to priorities 0 - 7. Use all 1s to 5506 * disable 802.Qbb for a given priority. 5507 */ 5508 #define MC_CMD_SETUP_8021QBB 0x44 5509 5510 /* MC_CMD_SETUP_8021QBB_IN msgrequest */ 5511 #define MC_CMD_SETUP_8021QBB_IN_LEN 32 5512 #define MC_CMD_SETUP_8021QBB_IN_TXQS_OFST 0 5513 #define MC_CMD_SETUP_8021QBB_IN_TXQS_LEN 32 5514 5515 /* MC_CMD_SETUP_8021QBB_OUT msgresponse */ 5516 #define MC_CMD_SETUP_8021QBB_OUT_LEN 0 5517 5518 /***********************************/ 5519 /* MC_CMD_WOL_FILTER_GET 5520 * Retrieve ID of any WoL filters. Locks required: None. Returns: 0, ENOSYS 5521 */ 5522 #define MC_CMD_WOL_FILTER_GET 0x45 5523 #undef MC_CMD_0x45_PRIVILEGE_CTG 5524 5525 #define MC_CMD_0x45_PRIVILEGE_CTG SRIOV_CTG_LINK 5526 5527 /* MC_CMD_WOL_FILTER_GET_IN msgrequest */ 5528 #define MC_CMD_WOL_FILTER_GET_IN_LEN 0 5529 5530 /* MC_CMD_WOL_FILTER_GET_OUT msgresponse */ 5531 #define MC_CMD_WOL_FILTER_GET_OUT_LEN 4 5532 #define MC_CMD_WOL_FILTER_GET_OUT_FILTER_ID_OFST 0 5533 #define MC_CMD_WOL_FILTER_GET_OUT_FILTER_ID_LEN 4 5534 5535 /***********************************/ 5536 /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD 5537 * Add a protocol offload to NIC for lights-out state. Locks required: None. 5538 * Returns: 0, ENOSYS 5539 */ 5540 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD 0x46 5541 #undef MC_CMD_0x46_PRIVILEGE_CTG 5542 5543 #define MC_CMD_0x46_PRIVILEGE_CTG SRIOV_CTG_LINK 5544 5545 /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN msgrequest */ 5546 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMIN 8 5547 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMAX 252 5548 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LEN(num) (4+4*(num)) 5549 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 5550 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_LEN 4 5551 #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_ARP 0x1 /* enum */ 5552 #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_NS 0x2 /* enum */ 5553 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_OFST 4 5554 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_LEN 4 5555 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MINNUM 1 5556 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MAXNUM 62 5557 5558 /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP msgrequest */ 5559 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_LEN 14 5560 /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */ 5561 /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_LEN 4 */ 5562 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_OFST 4 5563 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_LEN 6 5564 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_IP_OFST 10 5565 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_IP_LEN 4 5566 5567 /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS msgrequest */ 5568 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_LEN 42 5569 /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */ 5570 /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_LEN 4 */ 5571 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_OFST 4 5572 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_LEN 6 5573 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_OFST 10 5574 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_LEN 16 5575 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_OFST 26 5576 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_LEN 16 5577 5578 /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT msgresponse */ 5579 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_LEN 4 5580 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_FILTER_ID_OFST 0 5581 #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_FILTER_ID_LEN 4 5582 5583 /***********************************/ 5584 /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD 5585 * Remove a protocol offload from NIC for lights-out state. Locks required: 5586 * None. Returns: 0, ENOSYS 5587 */ 5588 #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD 0x47 5589 #undef MC_CMD_0x47_PRIVILEGE_CTG 5590 5591 #define MC_CMD_0x47_PRIVILEGE_CTG SRIOV_CTG_LINK 5592 5593 /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN msgrequest */ 5594 #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_LEN 8 5595 #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 5596 #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_LEN 4 5597 #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_FILTER_ID_OFST 4 5598 #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_FILTER_ID_LEN 4 5599 5600 /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT msgresponse */ 5601 #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT_LEN 0 5602 5603 /***********************************/ 5604 /* MC_CMD_MAC_RESET_RESTORE 5605 * Restore MAC after block reset. Locks required: None. Returns: 0. 5606 */ 5607 #define MC_CMD_MAC_RESET_RESTORE 0x48 5608 5609 /* MC_CMD_MAC_RESET_RESTORE_IN msgrequest */ 5610 #define MC_CMD_MAC_RESET_RESTORE_IN_LEN 0 5611 5612 /* MC_CMD_MAC_RESET_RESTORE_OUT msgresponse */ 5613 #define MC_CMD_MAC_RESET_RESTORE_OUT_LEN 0 5614 5615 /***********************************/ 5616 /* MC_CMD_TESTASSERT 5617 * Deliberately trigger an assert-detonation in the firmware for testing 5618 * purposes (i.e. to allow tests that the driver copes gracefully). Locks 5619 * required: None Returns: 0 5620 */ 5621 #define MC_CMD_TESTASSERT 0x49 5622 #undef MC_CMD_0x49_PRIVILEGE_CTG 5623 5624 #define MC_CMD_0x49_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 5625 5626 /* MC_CMD_TESTASSERT_IN msgrequest */ 5627 #define MC_CMD_TESTASSERT_IN_LEN 0 5628 5629 /* MC_CMD_TESTASSERT_OUT msgresponse */ 5630 #define MC_CMD_TESTASSERT_OUT_LEN 0 5631 5632 /* MC_CMD_TESTASSERT_V2_IN msgrequest */ 5633 #define MC_CMD_TESTASSERT_V2_IN_LEN 4 5634 /* How to provoke the assertion */ 5635 #define MC_CMD_TESTASSERT_V2_IN_TYPE_OFST 0 5636 #define MC_CMD_TESTASSERT_V2_IN_TYPE_LEN 4 5637 /* enum: Assert using the FAIL_ASSERTION_WITH_USEFUL_VALUES macro. Unless 5638 * you're testing firmware, this is what you want. 5639 */ 5640 #define MC_CMD_TESTASSERT_V2_IN_FAIL_ASSERTION_WITH_USEFUL_VALUES 0x0 5641 /* enum: Assert using assert(0); */ 5642 #define MC_CMD_TESTASSERT_V2_IN_ASSERT_FALSE 0x1 5643 /* enum: Deliberately trigger a watchdog */ 5644 #define MC_CMD_TESTASSERT_V2_IN_WATCHDOG 0x2 5645 /* enum: Deliberately trigger a trap by loading from an invalid address */ 5646 #define MC_CMD_TESTASSERT_V2_IN_LOAD_TRAP 0x3 5647 /* enum: Deliberately trigger a trap by storing to an invalid address */ 5648 #define MC_CMD_TESTASSERT_V2_IN_STORE_TRAP 0x4 5649 /* enum: Jump to an invalid address */ 5650 #define MC_CMD_TESTASSERT_V2_IN_JUMP_TRAP 0x5 5651 5652 /* MC_CMD_TESTASSERT_V2_OUT msgresponse */ 5653 #define MC_CMD_TESTASSERT_V2_OUT_LEN 0 5654 5655 /***********************************/ 5656 /* MC_CMD_WORKAROUND 5657 * Enable/Disable a given workaround. The mcfw will return EINVAL if it doesn't 5658 * understand the given workaround number - which should not be treated as a 5659 * hard error by client code. This op does not imply any semantics about each 5660 * workaround, that's between the driver and the mcfw on a per-workaround 5661 * basis. Locks required: None. Returns: 0, EINVAL . 5662 */ 5663 #define MC_CMD_WORKAROUND 0x4a 5664 #undef MC_CMD_0x4a_PRIVILEGE_CTG 5665 5666 #define MC_CMD_0x4a_PRIVILEGE_CTG SRIOV_CTG_ADMIN 5667 5668 /* MC_CMD_WORKAROUND_IN msgrequest */ 5669 #define MC_CMD_WORKAROUND_IN_LEN 8 5670 /* The enums here must correspond with those in MC_CMD_GET_WORKAROUND. */ 5671 #define MC_CMD_WORKAROUND_IN_TYPE_OFST 0 5672 #define MC_CMD_WORKAROUND_IN_TYPE_LEN 4 5673 /* enum: Bug 17230 work around. */ 5674 #define MC_CMD_WORKAROUND_BUG17230 0x1 5675 /* enum: Bug 35388 work around (unsafe EVQ writes). */ 5676 #define MC_CMD_WORKAROUND_BUG35388 0x2 5677 /* enum: Bug35017 workaround (A64 tables must be identity map) */ 5678 #define MC_CMD_WORKAROUND_BUG35017 0x3 5679 /* enum: Bug 41750 present (MC_CMD_TRIGGER_INTERRUPT won't work) */ 5680 #define MC_CMD_WORKAROUND_BUG41750 0x4 5681 /* enum: Bug 42008 present (Interrupts can overtake associated events). Caution 5682 * - before adding code that queries this workaround, remember that there's 5683 * released Monza firmware that doesn't understand MC_CMD_WORKAROUND_BUG42008, 5684 * and will hence (incorrectly) report that the bug doesn't exist. 5685 */ 5686 #define MC_CMD_WORKAROUND_BUG42008 0x5 5687 /* enum: Bug 26807 features present in firmware (multicast filter chaining) 5688 * This feature cannot be turned on/off while there are any filters already 5689 * present. The behaviour in such case depends on the acting client's privilege 5690 * level. If the client has the admin privilege, then all functions that have 5691 * filters installed will be FLRed and the FLR_DONE flag will be set. Otherwise 5692 * the command will fail with MC_CMD_ERR_FILTERS_PRESENT. 5693 */ 5694 #define MC_CMD_WORKAROUND_BUG26807 0x6 5695 /* enum: Bug 61265 work around (broken EVQ TMR writes). */ 5696 #define MC_CMD_WORKAROUND_BUG61265 0x7 5697 /* 0 = disable the workaround indicated by TYPE; any non-zero value = enable 5698 * the workaround 5699 */ 5700 #define MC_CMD_WORKAROUND_IN_ENABLED_OFST 4 5701 #define MC_CMD_WORKAROUND_IN_ENABLED_LEN 4 5702 5703 /* MC_CMD_WORKAROUND_OUT msgresponse */ 5704 #define MC_CMD_WORKAROUND_OUT_LEN 0 5705 5706 /* MC_CMD_WORKAROUND_EXT_OUT msgresponse: This response format will be used 5707 * when (TYPE == MC_CMD_WORKAROUND_BUG26807) 5708 */ 5709 #define MC_CMD_WORKAROUND_EXT_OUT_LEN 4 5710 #define MC_CMD_WORKAROUND_EXT_OUT_FLAGS_OFST 0 5711 #define MC_CMD_WORKAROUND_EXT_OUT_FLAGS_LEN 4 5712 #define MC_CMD_WORKAROUND_EXT_OUT_FLR_DONE_LBN 0 5713 #define MC_CMD_WORKAROUND_EXT_OUT_FLR_DONE_WIDTH 1 5714 5715 /***********************************/ 5716 /* MC_CMD_GET_PHY_MEDIA_INFO 5717 * Read media-specific data from PHY (e.g. SFP/SFP+ module ID information for 5718 * SFP+ PHYs). The 'media type' can be found via GET_PHY_CFG 5719 * (GET_PHY_CFG_OUT_MEDIA_TYPE); the valid 'page number' input values, and the 5720 * output data, are interpreted on a per-type basis. For SFP+: PAGE=0 or 1 5721 * returns a 128-byte block read from module I2C address 0xA0 offset 0 or 0x80. 5722 * Anything else: currently undefined. Locks required: None. Return code: 0. 5723 */ 5724 #define MC_CMD_GET_PHY_MEDIA_INFO 0x4b 5725 #undef MC_CMD_0x4b_PRIVILEGE_CTG 5726 5727 #define MC_CMD_0x4b_PRIVILEGE_CTG SRIOV_CTG_ADMIN 5728 5729 /* MC_CMD_GET_PHY_MEDIA_INFO_IN msgrequest */ 5730 #define MC_CMD_GET_PHY_MEDIA_INFO_IN_LEN 4 5731 #define MC_CMD_GET_PHY_MEDIA_INFO_IN_PAGE_OFST 0 5732 #define MC_CMD_GET_PHY_MEDIA_INFO_IN_PAGE_LEN 4 5733 5734 /* MC_CMD_GET_PHY_MEDIA_INFO_OUT msgresponse */ 5735 #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMIN 5 5736 #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMAX 252 5737 #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LEN(num) (4+1*(num)) 5738 /* in bytes */ 5739 #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATALEN_OFST 0 5740 #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATALEN_LEN 4 5741 #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_OFST 4 5742 #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_LEN 1 5743 #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MINNUM 1 5744 #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MAXNUM 248 5745 5746 /***********************************/ 5747 /* MC_CMD_NVRAM_TEST 5748 * Test a particular NVRAM partition for valid contents (where "valid" depends 5749 * on the type of partition). 5750 */ 5751 #define MC_CMD_NVRAM_TEST 0x4c 5752 #undef MC_CMD_0x4c_PRIVILEGE_CTG 5753 5754 #define MC_CMD_0x4c_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 5755 5756 /* MC_CMD_NVRAM_TEST_IN msgrequest */ 5757 #define MC_CMD_NVRAM_TEST_IN_LEN 4 5758 #define MC_CMD_NVRAM_TEST_IN_TYPE_OFST 0 5759 #define MC_CMD_NVRAM_TEST_IN_TYPE_LEN 4 5760 /* Enum values, see field(s): */ 5761 /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ 5762 5763 /* MC_CMD_NVRAM_TEST_OUT msgresponse */ 5764 #define MC_CMD_NVRAM_TEST_OUT_LEN 4 5765 #define MC_CMD_NVRAM_TEST_OUT_RESULT_OFST 0 5766 #define MC_CMD_NVRAM_TEST_OUT_RESULT_LEN 4 5767 /* enum: Passed. */ 5768 #define MC_CMD_NVRAM_TEST_PASS 0x0 5769 /* enum: Failed. */ 5770 #define MC_CMD_NVRAM_TEST_FAIL 0x1 5771 /* enum: Not supported. */ 5772 #define MC_CMD_NVRAM_TEST_NOTSUPP 0x2 5773 5774 /***********************************/ 5775 /* MC_CMD_MRSFP_TWEAK 5776 * Read status and/or set parameters for the 'mrsfp' driver in mr_rusty builds. 5777 * I2C I/O expander bits are always read; if equaliser parameters are supplied, 5778 * they are configured first. Locks required: None. Return code: 0, EINVAL. 5779 */ 5780 #define MC_CMD_MRSFP_TWEAK 0x4d 5781 5782 /* MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG msgrequest */ 5783 #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_LEN 16 5784 /* 0-6 low->high de-emph. */ 5785 #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_LEVEL_OFST 0 5786 #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_LEVEL_LEN 4 5787 /* 0-8 low->high ref.V */ 5788 #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_DT_CFG_OFST 4 5789 #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_DT_CFG_LEN 4 5790 /* 0-8 0-8 low->high boost */ 5791 #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_BOOST_OFST 8 5792 #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_BOOST_LEN 4 5793 /* 0-8 low->high ref.V */ 5794 #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_DT_CFG_OFST 12 5795 #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_DT_CFG_LEN 4 5796 5797 /* MC_CMD_MRSFP_TWEAK_IN_READ_ONLY msgrequest */ 5798 #define MC_CMD_MRSFP_TWEAK_IN_READ_ONLY_LEN 0 5799 5800 /* MC_CMD_MRSFP_TWEAK_OUT msgresponse */ 5801 #define MC_CMD_MRSFP_TWEAK_OUT_LEN 12 5802 /* input bits */ 5803 #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_INPUTS_OFST 0 5804 #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_INPUTS_LEN 4 5805 /* output bits */ 5806 #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_OUTPUTS_OFST 4 5807 #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_OUTPUTS_LEN 4 5808 /* direction */ 5809 #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OFST 8 5810 #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_LEN 4 5811 /* enum: Out. */ 5812 #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OUT 0x0 5813 /* enum: In. */ 5814 #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_IN 0x1 5815 5816 /***********************************/ 5817 /* MC_CMD_SENSOR_SET_LIMS 5818 * Adjusts the sensor limits. This is a warranty-voiding operation. Returns: 5819 * ENOENT if the sensor specified does not exist, EINVAL if the limits are out 5820 * of range. 5821 */ 5822 #define MC_CMD_SENSOR_SET_LIMS 0x4e 5823 #undef MC_CMD_0x4e_PRIVILEGE_CTG 5824 5825 #define MC_CMD_0x4e_PRIVILEGE_CTG SRIOV_CTG_INSECURE 5826 5827 /* MC_CMD_SENSOR_SET_LIMS_IN msgrequest */ 5828 #define MC_CMD_SENSOR_SET_LIMS_IN_LEN 20 5829 #define MC_CMD_SENSOR_SET_LIMS_IN_SENSOR_OFST 0 5830 #define MC_CMD_SENSOR_SET_LIMS_IN_SENSOR_LEN 4 5831 /* Enum values, see field(s): */ 5832 /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */ 5833 /* interpretation is sensor-specific. */ 5834 #define MC_CMD_SENSOR_SET_LIMS_IN_LOW0_OFST 4 5835 #define MC_CMD_SENSOR_SET_LIMS_IN_LOW0_LEN 4 5836 /* interpretation is sensor-specific. */ 5837 #define MC_CMD_SENSOR_SET_LIMS_IN_HI0_OFST 8 5838 #define MC_CMD_SENSOR_SET_LIMS_IN_HI0_LEN 4 5839 /* interpretation is sensor-specific. */ 5840 #define MC_CMD_SENSOR_SET_LIMS_IN_LOW1_OFST 12 5841 #define MC_CMD_SENSOR_SET_LIMS_IN_LOW1_LEN 4 5842 /* interpretation is sensor-specific. */ 5843 #define MC_CMD_SENSOR_SET_LIMS_IN_HI1_OFST 16 5844 #define MC_CMD_SENSOR_SET_LIMS_IN_HI1_LEN 4 5845 5846 /* MC_CMD_SENSOR_SET_LIMS_OUT msgresponse */ 5847 #define MC_CMD_SENSOR_SET_LIMS_OUT_LEN 0 5848 5849 /***********************************/ 5850 /* MC_CMD_GET_RESOURCE_LIMITS 5851 */ 5852 #define MC_CMD_GET_RESOURCE_LIMITS 0x4f 5853 5854 /* MC_CMD_GET_RESOURCE_LIMITS_IN msgrequest */ 5855 #define MC_CMD_GET_RESOURCE_LIMITS_IN_LEN 0 5856 5857 /* MC_CMD_GET_RESOURCE_LIMITS_OUT msgresponse */ 5858 #define MC_CMD_GET_RESOURCE_LIMITS_OUT_LEN 16 5859 #define MC_CMD_GET_RESOURCE_LIMITS_OUT_BUFTBL_OFST 0 5860 #define MC_CMD_GET_RESOURCE_LIMITS_OUT_BUFTBL_LEN 4 5861 #define MC_CMD_GET_RESOURCE_LIMITS_OUT_EVQ_OFST 4 5862 #define MC_CMD_GET_RESOURCE_LIMITS_OUT_EVQ_LEN 4 5863 #define MC_CMD_GET_RESOURCE_LIMITS_OUT_RXQ_OFST 8 5864 #define MC_CMD_GET_RESOURCE_LIMITS_OUT_RXQ_LEN 4 5865 #define MC_CMD_GET_RESOURCE_LIMITS_OUT_TXQ_OFST 12 5866 #define MC_CMD_GET_RESOURCE_LIMITS_OUT_TXQ_LEN 4 5867 5868 /***********************************/ 5869 /* MC_CMD_NVRAM_PARTITIONS 5870 * Reads the list of available virtual NVRAM partition types. Locks required: 5871 * none. Returns: 0, EINVAL (bad type). 5872 */ 5873 #define MC_CMD_NVRAM_PARTITIONS 0x51 5874 #undef MC_CMD_0x51_PRIVILEGE_CTG 5875 5876 #define MC_CMD_0x51_PRIVILEGE_CTG SRIOV_CTG_ADMIN 5877 5878 /* MC_CMD_NVRAM_PARTITIONS_IN msgrequest */ 5879 #define MC_CMD_NVRAM_PARTITIONS_IN_LEN 0 5880 5881 /* MC_CMD_NVRAM_PARTITIONS_OUT msgresponse */ 5882 #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMIN 4 5883 #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMAX 252 5884 #define MC_CMD_NVRAM_PARTITIONS_OUT_LEN(num) (4+4*(num)) 5885 /* total number of partitions */ 5886 #define MC_CMD_NVRAM_PARTITIONS_OUT_NUM_PARTITIONS_OFST 0 5887 #define MC_CMD_NVRAM_PARTITIONS_OUT_NUM_PARTITIONS_LEN 4 5888 /* type ID code for each of NUM_PARTITIONS partitions */ 5889 #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_OFST 4 5890 #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_LEN 4 5891 #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MINNUM 0 5892 #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MAXNUM 62 5893 5894 /***********************************/ 5895 /* MC_CMD_NVRAM_METADATA 5896 * Reads soft metadata for a virtual NVRAM partition type. Locks required: 5897 * none. Returns: 0, EINVAL (bad type). 5898 */ 5899 #define MC_CMD_NVRAM_METADATA 0x52 5900 #undef MC_CMD_0x52_PRIVILEGE_CTG 5901 5902 #define MC_CMD_0x52_PRIVILEGE_CTG SRIOV_CTG_ADMIN 5903 5904 /* MC_CMD_NVRAM_METADATA_IN msgrequest */ 5905 #define MC_CMD_NVRAM_METADATA_IN_LEN 4 5906 /* Partition type ID code */ 5907 #define MC_CMD_NVRAM_METADATA_IN_TYPE_OFST 0 5908 #define MC_CMD_NVRAM_METADATA_IN_TYPE_LEN 4 5909 5910 /* MC_CMD_NVRAM_METADATA_OUT msgresponse */ 5911 #define MC_CMD_NVRAM_METADATA_OUT_LENMIN 20 5912 #define MC_CMD_NVRAM_METADATA_OUT_LENMAX 252 5913 #define MC_CMD_NVRAM_METADATA_OUT_LEN(num) (20+1*(num)) 5914 /* Partition type ID code */ 5915 #define MC_CMD_NVRAM_METADATA_OUT_TYPE_OFST 0 5916 #define MC_CMD_NVRAM_METADATA_OUT_TYPE_LEN 4 5917 #define MC_CMD_NVRAM_METADATA_OUT_FLAGS_OFST 4 5918 #define MC_CMD_NVRAM_METADATA_OUT_FLAGS_LEN 4 5919 #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_LBN 0 5920 #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_WIDTH 1 5921 #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_LBN 1 5922 #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_WIDTH 1 5923 #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_LBN 2 5924 #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_WIDTH 1 5925 /* Subtype ID code for content of this partition */ 5926 #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_OFST 8 5927 #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_LEN 4 5928 /* 1st component of W.X.Y.Z version number for content of this partition */ 5929 #define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_OFST 12 5930 #define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_LEN 2 5931 /* 2nd component of W.X.Y.Z version number for content of this partition */ 5932 #define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_OFST 14 5933 #define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_LEN 2 5934 /* 3rd component of W.X.Y.Z version number for content of this partition */ 5935 #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_OFST 16 5936 #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_LEN 2 5937 /* 4th component of W.X.Y.Z version number for content of this partition */ 5938 #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_OFST 18 5939 #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_LEN 2 5940 /* Zero-terminated string describing the content of this partition */ 5941 #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_OFST 20 5942 #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_LEN 1 5943 #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MINNUM 0 5944 #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MAXNUM 232 5945 5946 /***********************************/ 5947 /* MC_CMD_GET_MAC_ADDRESSES 5948 * Returns the base MAC, count and stride for the requesting function 5949 */ 5950 #define MC_CMD_GET_MAC_ADDRESSES 0x55 5951 #undef MC_CMD_0x55_PRIVILEGE_CTG 5952 5953 #define MC_CMD_0x55_PRIVILEGE_CTG SRIOV_CTG_GENERAL 5954 5955 /* MC_CMD_GET_MAC_ADDRESSES_IN msgrequest */ 5956 #define MC_CMD_GET_MAC_ADDRESSES_IN_LEN 0 5957 5958 /* MC_CMD_GET_MAC_ADDRESSES_OUT msgresponse */ 5959 #define MC_CMD_GET_MAC_ADDRESSES_OUT_LEN 16 5960 /* Base MAC address */ 5961 #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_OFST 0 5962 #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_LEN 6 5963 /* Padding */ 5964 #define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_OFST 6 5965 #define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_LEN 2 5966 /* Number of allocated MAC addresses */ 5967 #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_COUNT_OFST 8 5968 #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_COUNT_LEN 4 5969 /* Spacing of allocated MAC addresses */ 5970 #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_STRIDE_OFST 12 5971 #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_STRIDE_LEN 4 5972 5973 /***********************************/ 5974 /* MC_CMD_CLP 5975 * Perform a CLP related operation 5976 */ 5977 #define MC_CMD_CLP 0x56 5978 #undef MC_CMD_0x56_PRIVILEGE_CTG 5979 5980 #define MC_CMD_0x56_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 5981 5982 /* MC_CMD_CLP_IN msgrequest */ 5983 #define MC_CMD_CLP_IN_LEN 4 5984 /* Sub operation */ 5985 #define MC_CMD_CLP_IN_OP_OFST 0 5986 #define MC_CMD_CLP_IN_OP_LEN 4 5987 /* enum: Return to factory default settings */ 5988 #define MC_CMD_CLP_OP_DEFAULT 0x1 5989 /* enum: Set MAC address */ 5990 #define MC_CMD_CLP_OP_SET_MAC 0x2 5991 /* enum: Get MAC address */ 5992 #define MC_CMD_CLP_OP_GET_MAC 0x3 5993 /* enum: Set UEFI/GPXE boot mode */ 5994 #define MC_CMD_CLP_OP_SET_BOOT 0x4 5995 /* enum: Get UEFI/GPXE boot mode */ 5996 #define MC_CMD_CLP_OP_GET_BOOT 0x5 5997 5998 /* MC_CMD_CLP_OUT msgresponse */ 5999 #define MC_CMD_CLP_OUT_LEN 0 6000 6001 /* MC_CMD_CLP_IN_DEFAULT msgrequest */ 6002 #define MC_CMD_CLP_IN_DEFAULT_LEN 4 6003 /* MC_CMD_CLP_IN_OP_OFST 0 */ 6004 /* MC_CMD_CLP_IN_OP_LEN 4 */ 6005 6006 /* MC_CMD_CLP_OUT_DEFAULT msgresponse */ 6007 #define MC_CMD_CLP_OUT_DEFAULT_LEN 0 6008 6009 /* MC_CMD_CLP_IN_SET_MAC msgrequest */ 6010 #define MC_CMD_CLP_IN_SET_MAC_LEN 12 6011 /* MC_CMD_CLP_IN_OP_OFST 0 */ 6012 /* MC_CMD_CLP_IN_OP_LEN 4 */ 6013 /* MAC address assigned to port */ 6014 #define MC_CMD_CLP_IN_SET_MAC_ADDR_OFST 4 6015 #define MC_CMD_CLP_IN_SET_MAC_ADDR_LEN 6 6016 /* Padding */ 6017 #define MC_CMD_CLP_IN_SET_MAC_RESERVED_OFST 10 6018 #define MC_CMD_CLP_IN_SET_MAC_RESERVED_LEN 2 6019 6020 /* MC_CMD_CLP_OUT_SET_MAC msgresponse */ 6021 #define MC_CMD_CLP_OUT_SET_MAC_LEN 0 6022 6023 /* MC_CMD_CLP_IN_GET_MAC msgrequest */ 6024 #define MC_CMD_CLP_IN_GET_MAC_LEN 4 6025 /* MC_CMD_CLP_IN_OP_OFST 0 */ 6026 /* MC_CMD_CLP_IN_OP_LEN 4 */ 6027 6028 /* MC_CMD_CLP_OUT_GET_MAC msgresponse */ 6029 #define MC_CMD_CLP_OUT_GET_MAC_LEN 8 6030 /* MAC address assigned to port */ 6031 #define MC_CMD_CLP_OUT_GET_MAC_ADDR_OFST 0 6032 #define MC_CMD_CLP_OUT_GET_MAC_ADDR_LEN 6 6033 /* Padding */ 6034 #define MC_CMD_CLP_OUT_GET_MAC_RESERVED_OFST 6 6035 #define MC_CMD_CLP_OUT_GET_MAC_RESERVED_LEN 2 6036 6037 /* MC_CMD_CLP_IN_SET_BOOT msgrequest */ 6038 #define MC_CMD_CLP_IN_SET_BOOT_LEN 5 6039 /* MC_CMD_CLP_IN_OP_OFST 0 */ 6040 /* MC_CMD_CLP_IN_OP_LEN 4 */ 6041 /* Boot flag */ 6042 #define MC_CMD_CLP_IN_SET_BOOT_FLAG_OFST 4 6043 #define MC_CMD_CLP_IN_SET_BOOT_FLAG_LEN 1 6044 6045 /* MC_CMD_CLP_OUT_SET_BOOT msgresponse */ 6046 #define MC_CMD_CLP_OUT_SET_BOOT_LEN 0 6047 6048 /* MC_CMD_CLP_IN_GET_BOOT msgrequest */ 6049 #define MC_CMD_CLP_IN_GET_BOOT_LEN 4 6050 /* MC_CMD_CLP_IN_OP_OFST 0 */ 6051 /* MC_CMD_CLP_IN_OP_LEN 4 */ 6052 6053 /* MC_CMD_CLP_OUT_GET_BOOT msgresponse */ 6054 #define MC_CMD_CLP_OUT_GET_BOOT_LEN 4 6055 /* Boot flag */ 6056 #define MC_CMD_CLP_OUT_GET_BOOT_FLAG_OFST 0 6057 #define MC_CMD_CLP_OUT_GET_BOOT_FLAG_LEN 1 6058 /* Padding */ 6059 #define MC_CMD_CLP_OUT_GET_BOOT_RESERVED_OFST 1 6060 #define MC_CMD_CLP_OUT_GET_BOOT_RESERVED_LEN 3 6061 6062 /***********************************/ 6063 /* MC_CMD_MUM 6064 * Perform a MUM operation 6065 */ 6066 #define MC_CMD_MUM 0x57 6067 #undef MC_CMD_0x57_PRIVILEGE_CTG 6068 6069 #define MC_CMD_0x57_PRIVILEGE_CTG SRIOV_CTG_INSECURE 6070 6071 /* MC_CMD_MUM_IN msgrequest */ 6072 #define MC_CMD_MUM_IN_LEN 4 6073 #define MC_CMD_MUM_IN_OP_HDR_OFST 0 6074 #define MC_CMD_MUM_IN_OP_HDR_LEN 4 6075 #define MC_CMD_MUM_IN_OP_LBN 0 6076 #define MC_CMD_MUM_IN_OP_WIDTH 8 6077 /* enum: NULL MCDI command to MUM */ 6078 #define MC_CMD_MUM_OP_NULL 0x1 6079 /* enum: Get MUM version */ 6080 #define MC_CMD_MUM_OP_GET_VERSION 0x2 6081 /* enum: Issue raw I2C command to MUM */ 6082 #define MC_CMD_MUM_OP_RAW_CMD 0x3 6083 /* enum: Read from registers on devices connected to MUM. */ 6084 #define MC_CMD_MUM_OP_READ 0x4 6085 /* enum: Write to registers on devices connected to MUM. */ 6086 #define MC_CMD_MUM_OP_WRITE 0x5 6087 /* enum: Control UART logging. */ 6088 #define MC_CMD_MUM_OP_LOG 0x6 6089 /* enum: Operations on MUM GPIO lines */ 6090 #define MC_CMD_MUM_OP_GPIO 0x7 6091 /* enum: Get sensor readings from MUM */ 6092 #define MC_CMD_MUM_OP_READ_SENSORS 0x8 6093 /* enum: Initiate clock programming on the MUM */ 6094 #define MC_CMD_MUM_OP_PROGRAM_CLOCKS 0x9 6095 /* enum: Initiate FPGA load from flash on the MUM */ 6096 #define MC_CMD_MUM_OP_FPGA_LOAD 0xa 6097 /* enum: Request sensor reading from MUM ADC resulting from earlier request via 6098 * MUM ATB 6099 */ 6100 #define MC_CMD_MUM_OP_READ_ATB_SENSOR 0xb 6101 /* enum: Send commands relating to the QSFP ports via the MUM for PHY 6102 * operations 6103 */ 6104 #define MC_CMD_MUM_OP_QSFP 0xc 6105 /* enum: Request discrete and SODIMM DDR info (type, size, speed grade, voltage 6106 * level) from MUM 6107 */ 6108 #define MC_CMD_MUM_OP_READ_DDR_INFO 0xd 6109 6110 /* MC_CMD_MUM_IN_NULL msgrequest */ 6111 #define MC_CMD_MUM_IN_NULL_LEN 4 6112 /* MUM cmd header */ 6113 #define MC_CMD_MUM_IN_CMD_OFST 0 6114 #define MC_CMD_MUM_IN_CMD_LEN 4 6115 6116 /* MC_CMD_MUM_IN_GET_VERSION msgrequest */ 6117 #define MC_CMD_MUM_IN_GET_VERSION_LEN 4 6118 /* MUM cmd header */ 6119 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6120 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6121 6122 /* MC_CMD_MUM_IN_READ msgrequest */ 6123 #define MC_CMD_MUM_IN_READ_LEN 16 6124 /* MUM cmd header */ 6125 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6126 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6127 /* ID of (device connected to MUM) to read from registers of */ 6128 #define MC_CMD_MUM_IN_READ_DEVICE_OFST 4 6129 #define MC_CMD_MUM_IN_READ_DEVICE_LEN 4 6130 /* enum: Hittite HMC1035 clock generator on Sorrento board */ 6131 #define MC_CMD_MUM_DEV_HITTITE 0x1 6132 /* enum: Hittite HMC1035 clock generator for NIC-side on Sorrento board */ 6133 #define MC_CMD_MUM_DEV_HITTITE_NIC 0x2 6134 /* 32-bit address to read from */ 6135 #define MC_CMD_MUM_IN_READ_ADDR_OFST 8 6136 #define MC_CMD_MUM_IN_READ_ADDR_LEN 4 6137 /* Number of words to read. */ 6138 #define MC_CMD_MUM_IN_READ_NUMWORDS_OFST 12 6139 #define MC_CMD_MUM_IN_READ_NUMWORDS_LEN 4 6140 6141 /* MC_CMD_MUM_IN_WRITE msgrequest */ 6142 #define MC_CMD_MUM_IN_WRITE_LENMIN 16 6143 #define MC_CMD_MUM_IN_WRITE_LENMAX 252 6144 #define MC_CMD_MUM_IN_WRITE_LEN(num) (12+4*(num)) 6145 /* MUM cmd header */ 6146 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6147 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6148 /* ID of (device connected to MUM) to write to registers of */ 6149 #define MC_CMD_MUM_IN_WRITE_DEVICE_OFST 4 6150 #define MC_CMD_MUM_IN_WRITE_DEVICE_LEN 4 6151 /* enum: Hittite HMC1035 clock generator on Sorrento board */ 6152 /* MC_CMD_MUM_DEV_HITTITE 0x1 */ 6153 /* 32-bit address to write to */ 6154 #define MC_CMD_MUM_IN_WRITE_ADDR_OFST 8 6155 #define MC_CMD_MUM_IN_WRITE_ADDR_LEN 4 6156 /* Words to write */ 6157 #define MC_CMD_MUM_IN_WRITE_BUFFER_OFST 12 6158 #define MC_CMD_MUM_IN_WRITE_BUFFER_LEN 4 6159 #define MC_CMD_MUM_IN_WRITE_BUFFER_MINNUM 1 6160 #define MC_CMD_MUM_IN_WRITE_BUFFER_MAXNUM 60 6161 6162 /* MC_CMD_MUM_IN_RAW_CMD msgrequest */ 6163 #define MC_CMD_MUM_IN_RAW_CMD_LENMIN 17 6164 #define MC_CMD_MUM_IN_RAW_CMD_LENMAX 252 6165 #define MC_CMD_MUM_IN_RAW_CMD_LEN(num) (16+1*(num)) 6166 /* MUM cmd header */ 6167 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6168 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6169 /* MUM I2C cmd code */ 6170 #define MC_CMD_MUM_IN_RAW_CMD_CMD_CODE_OFST 4 6171 #define MC_CMD_MUM_IN_RAW_CMD_CMD_CODE_LEN 4 6172 /* Number of bytes to write */ 6173 #define MC_CMD_MUM_IN_RAW_CMD_NUM_WRITE_OFST 8 6174 #define MC_CMD_MUM_IN_RAW_CMD_NUM_WRITE_LEN 4 6175 /* Number of bytes to read */ 6176 #define MC_CMD_MUM_IN_RAW_CMD_NUM_READ_OFST 12 6177 #define MC_CMD_MUM_IN_RAW_CMD_NUM_READ_LEN 4 6178 /* Bytes to write */ 6179 #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_OFST 16 6180 #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_LEN 1 6181 #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_MINNUM 1 6182 #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_MAXNUM 236 6183 6184 /* MC_CMD_MUM_IN_LOG msgrequest */ 6185 #define MC_CMD_MUM_IN_LOG_LEN 8 6186 /* MUM cmd header */ 6187 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6188 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6189 #define MC_CMD_MUM_IN_LOG_OP_OFST 4 6190 #define MC_CMD_MUM_IN_LOG_OP_LEN 4 6191 #define MC_CMD_MUM_IN_LOG_OP_UART 0x1 /* enum */ 6192 6193 /* MC_CMD_MUM_IN_LOG_OP_UART msgrequest */ 6194 #define MC_CMD_MUM_IN_LOG_OP_UART_LEN 12 6195 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6196 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6197 /* MC_CMD_MUM_IN_LOG_OP_OFST 4 */ 6198 /* MC_CMD_MUM_IN_LOG_OP_LEN 4 */ 6199 /* Enable/disable debug output to UART */ 6200 #define MC_CMD_MUM_IN_LOG_OP_UART_ENABLE_OFST 8 6201 #define MC_CMD_MUM_IN_LOG_OP_UART_ENABLE_LEN 4 6202 6203 /* MC_CMD_MUM_IN_GPIO msgrequest */ 6204 #define MC_CMD_MUM_IN_GPIO_LEN 8 6205 /* MUM cmd header */ 6206 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6207 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6208 #define MC_CMD_MUM_IN_GPIO_HDR_OFST 4 6209 #define MC_CMD_MUM_IN_GPIO_HDR_LEN 4 6210 #define MC_CMD_MUM_IN_GPIO_OPCODE_LBN 0 6211 #define MC_CMD_MUM_IN_GPIO_OPCODE_WIDTH 8 6212 #define MC_CMD_MUM_IN_GPIO_IN_READ 0x0 /* enum */ 6213 #define MC_CMD_MUM_IN_GPIO_OUT_WRITE 0x1 /* enum */ 6214 #define MC_CMD_MUM_IN_GPIO_OUT_READ 0x2 /* enum */ 6215 #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE 0x3 /* enum */ 6216 #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ 0x4 /* enum */ 6217 #define MC_CMD_MUM_IN_GPIO_OP 0x5 /* enum */ 6218 6219 /* MC_CMD_MUM_IN_GPIO_IN_READ msgrequest */ 6220 #define MC_CMD_MUM_IN_GPIO_IN_READ_LEN 8 6221 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6222 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6223 #define MC_CMD_MUM_IN_GPIO_IN_READ_HDR_OFST 4 6224 #define MC_CMD_MUM_IN_GPIO_IN_READ_HDR_LEN 4 6225 6226 /* MC_CMD_MUM_IN_GPIO_OUT_WRITE msgrequest */ 6227 #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_LEN 16 6228 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6229 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6230 #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_HDR_OFST 4 6231 #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_HDR_LEN 4 6232 /* The first 32-bit word to be written to the GPIO OUT register. */ 6233 #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK1_OFST 8 6234 #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK1_LEN 4 6235 /* The second 32-bit word to be written to the GPIO OUT register. */ 6236 #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK2_OFST 12 6237 #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK2_LEN 4 6238 6239 /* MC_CMD_MUM_IN_GPIO_OUT_READ msgrequest */ 6240 #define MC_CMD_MUM_IN_GPIO_OUT_READ_LEN 8 6241 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6242 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6243 #define MC_CMD_MUM_IN_GPIO_OUT_READ_HDR_OFST 4 6244 #define MC_CMD_MUM_IN_GPIO_OUT_READ_HDR_LEN 4 6245 6246 /* MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE msgrequest */ 6247 #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_LEN 16 6248 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6249 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6250 #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_HDR_OFST 4 6251 #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_HDR_LEN 4 6252 /* The first 32-bit word to be written to the GPIO OUT ENABLE register. */ 6253 #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK1_OFST 8 6254 #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK1_LEN 4 6255 /* The second 32-bit word to be written to the GPIO OUT ENABLE register. */ 6256 #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK2_OFST 12 6257 #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK2_LEN 4 6258 6259 /* MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ msgrequest */ 6260 #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ_LEN 8 6261 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6262 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6263 #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ_HDR_OFST 4 6264 #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ_HDR_LEN 4 6265 6266 /* MC_CMD_MUM_IN_GPIO_OP msgrequest */ 6267 #define MC_CMD_MUM_IN_GPIO_OP_LEN 8 6268 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6269 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6270 #define MC_CMD_MUM_IN_GPIO_OP_HDR_OFST 4 6271 #define MC_CMD_MUM_IN_GPIO_OP_HDR_LEN 4 6272 #define MC_CMD_MUM_IN_GPIO_OP_BITWISE_OP_LBN 8 6273 #define MC_CMD_MUM_IN_GPIO_OP_BITWISE_OP_WIDTH 8 6274 #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ 0x0 /* enum */ 6275 #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE 0x1 /* enum */ 6276 #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG 0x2 /* enum */ 6277 #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE 0x3 /* enum */ 6278 #define MC_CMD_MUM_IN_GPIO_OP_GPIO_NUMBER_LBN 16 6279 #define MC_CMD_MUM_IN_GPIO_OP_GPIO_NUMBER_WIDTH 8 6280 6281 /* MC_CMD_MUM_IN_GPIO_OP_OUT_READ msgrequest */ 6282 #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ_LEN 8 6283 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6284 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6285 #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ_HDR_OFST 4 6286 #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ_HDR_LEN 4 6287 6288 /* MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE msgrequest */ 6289 #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_LEN 8 6290 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6291 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6292 #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_HDR_OFST 4 6293 #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_HDR_LEN 4 6294 #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_WRITEBIT_LBN 24 6295 #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_WRITEBIT_WIDTH 8 6296 6297 /* MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG msgrequest */ 6298 #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_LEN 8 6299 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6300 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6301 #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_HDR_OFST 4 6302 #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_HDR_LEN 4 6303 #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_CFG_LBN 24 6304 #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_CFG_WIDTH 8 6305 6306 /* MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE msgrequest */ 6307 #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_LEN 8 6308 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6309 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6310 #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_HDR_OFST 4 6311 #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_HDR_LEN 4 6312 #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_ENABLEBIT_LBN 24 6313 #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_ENABLEBIT_WIDTH 8 6314 6315 /* MC_CMD_MUM_IN_READ_SENSORS msgrequest */ 6316 #define MC_CMD_MUM_IN_READ_SENSORS_LEN 8 6317 /* MUM cmd header */ 6318 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6319 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6320 #define MC_CMD_MUM_IN_READ_SENSORS_PARAMS_OFST 4 6321 #define MC_CMD_MUM_IN_READ_SENSORS_PARAMS_LEN 4 6322 #define MC_CMD_MUM_IN_READ_SENSORS_SENSOR_ID_LBN 0 6323 #define MC_CMD_MUM_IN_READ_SENSORS_SENSOR_ID_WIDTH 8 6324 #define MC_CMD_MUM_IN_READ_SENSORS_NUM_SENSORS_LBN 8 6325 #define MC_CMD_MUM_IN_READ_SENSORS_NUM_SENSORS_WIDTH 8 6326 6327 /* MC_CMD_MUM_IN_PROGRAM_CLOCKS msgrequest */ 6328 #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_LEN 12 6329 /* MUM cmd header */ 6330 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6331 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6332 /* Bit-mask of clocks to be programmed */ 6333 #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_MASK_OFST 4 6334 #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_MASK_LEN 4 6335 #define MC_CMD_MUM_CLOCK_ID_FPGA 0x0 /* enum */ 6336 #define MC_CMD_MUM_CLOCK_ID_DDR 0x1 /* enum */ 6337 #define MC_CMD_MUM_CLOCK_ID_NIC 0x2 /* enum */ 6338 /* Control flags for clock programming */ 6339 #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_FLAGS_OFST 8 6340 #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_FLAGS_LEN 4 6341 #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_OVERCLOCK_110_LBN 0 6342 #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_OVERCLOCK_110_WIDTH 1 6343 #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_NIC_FROM_FPGA_LBN 1 6344 #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_NIC_FROM_FPGA_WIDTH 1 6345 #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_REF_FROM_XO_LBN 2 6346 #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_REF_FROM_XO_WIDTH 1 6347 6348 /* MC_CMD_MUM_IN_FPGA_LOAD msgrequest */ 6349 #define MC_CMD_MUM_IN_FPGA_LOAD_LEN 8 6350 /* MUM cmd header */ 6351 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6352 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6353 /* Enable/Disable FPGA config from flash */ 6354 #define MC_CMD_MUM_IN_FPGA_LOAD_ENABLE_OFST 4 6355 #define MC_CMD_MUM_IN_FPGA_LOAD_ENABLE_LEN 4 6356 6357 /* MC_CMD_MUM_IN_READ_ATB_SENSOR msgrequest */ 6358 #define MC_CMD_MUM_IN_READ_ATB_SENSOR_LEN 4 6359 /* MUM cmd header */ 6360 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6361 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6362 6363 /* MC_CMD_MUM_IN_QSFP msgrequest */ 6364 #define MC_CMD_MUM_IN_QSFP_LEN 12 6365 /* MUM cmd header */ 6366 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6367 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6368 #define MC_CMD_MUM_IN_QSFP_HDR_OFST 4 6369 #define MC_CMD_MUM_IN_QSFP_HDR_LEN 4 6370 #define MC_CMD_MUM_IN_QSFP_OPCODE_LBN 0 6371 #define MC_CMD_MUM_IN_QSFP_OPCODE_WIDTH 4 6372 #define MC_CMD_MUM_IN_QSFP_INIT 0x0 /* enum */ 6373 #define MC_CMD_MUM_IN_QSFP_RECONFIGURE 0x1 /* enum */ 6374 #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP 0x2 /* enum */ 6375 #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO 0x3 /* enum */ 6376 #define MC_CMD_MUM_IN_QSFP_FILL_STATS 0x4 /* enum */ 6377 #define MC_CMD_MUM_IN_QSFP_POLL_BIST 0x5 /* enum */ 6378 #define MC_CMD_MUM_IN_QSFP_IDX_OFST 8 6379 #define MC_CMD_MUM_IN_QSFP_IDX_LEN 4 6380 6381 /* MC_CMD_MUM_IN_QSFP_INIT msgrequest */ 6382 #define MC_CMD_MUM_IN_QSFP_INIT_LEN 16 6383 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6384 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6385 #define MC_CMD_MUM_IN_QSFP_INIT_HDR_OFST 4 6386 #define MC_CMD_MUM_IN_QSFP_INIT_HDR_LEN 4 6387 #define MC_CMD_MUM_IN_QSFP_INIT_IDX_OFST 8 6388 #define MC_CMD_MUM_IN_QSFP_INIT_IDX_LEN 4 6389 #define MC_CMD_MUM_IN_QSFP_INIT_CAGE_OFST 12 6390 #define MC_CMD_MUM_IN_QSFP_INIT_CAGE_LEN 4 6391 6392 /* MC_CMD_MUM_IN_QSFP_RECONFIGURE msgrequest */ 6393 #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_LEN 24 6394 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6395 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6396 #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_HDR_OFST 4 6397 #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_HDR_LEN 4 6398 #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_IDX_OFST 8 6399 #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_IDX_LEN 4 6400 #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_TX_DISABLE_OFST 12 6401 #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_TX_DISABLE_LEN 4 6402 #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LANES_OFST 16 6403 #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LANES_LEN 4 6404 #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LINK_SPEED_OFST 20 6405 #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LINK_SPEED_LEN 4 6406 6407 /* MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP msgrequest */ 6408 #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_LEN 12 6409 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6410 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6411 #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_HDR_OFST 4 6412 #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_HDR_LEN 4 6413 #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_IDX_OFST 8 6414 #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_IDX_LEN 4 6415 6416 /* MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO msgrequest */ 6417 #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_LEN 16 6418 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6419 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6420 #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_HDR_OFST 4 6421 #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_HDR_LEN 4 6422 #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_IDX_OFST 8 6423 #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_IDX_LEN 4 6424 #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_PAGE_OFST 12 6425 #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_PAGE_LEN 4 6426 6427 /* MC_CMD_MUM_IN_QSFP_FILL_STATS msgrequest */ 6428 #define MC_CMD_MUM_IN_QSFP_FILL_STATS_LEN 12 6429 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6430 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6431 #define MC_CMD_MUM_IN_QSFP_FILL_STATS_HDR_OFST 4 6432 #define MC_CMD_MUM_IN_QSFP_FILL_STATS_HDR_LEN 4 6433 #define MC_CMD_MUM_IN_QSFP_FILL_STATS_IDX_OFST 8 6434 #define MC_CMD_MUM_IN_QSFP_FILL_STATS_IDX_LEN 4 6435 6436 /* MC_CMD_MUM_IN_QSFP_POLL_BIST msgrequest */ 6437 #define MC_CMD_MUM_IN_QSFP_POLL_BIST_LEN 12 6438 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6439 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6440 #define MC_CMD_MUM_IN_QSFP_POLL_BIST_HDR_OFST 4 6441 #define MC_CMD_MUM_IN_QSFP_POLL_BIST_HDR_LEN 4 6442 #define MC_CMD_MUM_IN_QSFP_POLL_BIST_IDX_OFST 8 6443 #define MC_CMD_MUM_IN_QSFP_POLL_BIST_IDX_LEN 4 6444 6445 /* MC_CMD_MUM_IN_READ_DDR_INFO msgrequest */ 6446 #define MC_CMD_MUM_IN_READ_DDR_INFO_LEN 4 6447 /* MUM cmd header */ 6448 /* MC_CMD_MUM_IN_CMD_OFST 0 */ 6449 /* MC_CMD_MUM_IN_CMD_LEN 4 */ 6450 6451 /* MC_CMD_MUM_OUT msgresponse */ 6452 #define MC_CMD_MUM_OUT_LEN 0 6453 6454 /* MC_CMD_MUM_OUT_NULL msgresponse */ 6455 #define MC_CMD_MUM_OUT_NULL_LEN 0 6456 6457 /* MC_CMD_MUM_OUT_GET_VERSION msgresponse */ 6458 #define MC_CMD_MUM_OUT_GET_VERSION_LEN 12 6459 #define MC_CMD_MUM_OUT_GET_VERSION_FIRMWARE_OFST 0 6460 #define MC_CMD_MUM_OUT_GET_VERSION_FIRMWARE_LEN 4 6461 #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_OFST 4 6462 #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LEN 8 6463 #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LO_OFST 4 6464 #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_HI_OFST 8 6465 6466 /* MC_CMD_MUM_OUT_RAW_CMD msgresponse */ 6467 #define MC_CMD_MUM_OUT_RAW_CMD_LENMIN 1 6468 #define MC_CMD_MUM_OUT_RAW_CMD_LENMAX 252 6469 #define MC_CMD_MUM_OUT_RAW_CMD_LEN(num) (0+1*(num)) 6470 /* returned data */ 6471 #define MC_CMD_MUM_OUT_RAW_CMD_DATA_OFST 0 6472 #define MC_CMD_MUM_OUT_RAW_CMD_DATA_LEN 1 6473 #define MC_CMD_MUM_OUT_RAW_CMD_DATA_MINNUM 1 6474 #define MC_CMD_MUM_OUT_RAW_CMD_DATA_MAXNUM 252 6475 6476 /* MC_CMD_MUM_OUT_READ msgresponse */ 6477 #define MC_CMD_MUM_OUT_READ_LENMIN 4 6478 #define MC_CMD_MUM_OUT_READ_LENMAX 252 6479 #define MC_CMD_MUM_OUT_READ_LEN(num) (0+4*(num)) 6480 #define MC_CMD_MUM_OUT_READ_BUFFER_OFST 0 6481 #define MC_CMD_MUM_OUT_READ_BUFFER_LEN 4 6482 #define MC_CMD_MUM_OUT_READ_BUFFER_MINNUM 1 6483 #define MC_CMD_MUM_OUT_READ_BUFFER_MAXNUM 63 6484 6485 /* MC_CMD_MUM_OUT_WRITE msgresponse */ 6486 #define MC_CMD_MUM_OUT_WRITE_LEN 0 6487 6488 /* MC_CMD_MUM_OUT_LOG msgresponse */ 6489 #define MC_CMD_MUM_OUT_LOG_LEN 0 6490 6491 /* MC_CMD_MUM_OUT_LOG_OP_UART msgresponse */ 6492 #define MC_CMD_MUM_OUT_LOG_OP_UART_LEN 0 6493 6494 /* MC_CMD_MUM_OUT_GPIO_IN_READ msgresponse */ 6495 #define MC_CMD_MUM_OUT_GPIO_IN_READ_LEN 8 6496 /* The first 32-bit word read from the GPIO IN register. */ 6497 #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK1_OFST 0 6498 #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK1_LEN 4 6499 /* The second 32-bit word read from the GPIO IN register. */ 6500 #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK2_OFST 4 6501 #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK2_LEN 4 6502 6503 /* MC_CMD_MUM_OUT_GPIO_OUT_WRITE msgresponse */ 6504 #define MC_CMD_MUM_OUT_GPIO_OUT_WRITE_LEN 0 6505 6506 /* MC_CMD_MUM_OUT_GPIO_OUT_READ msgresponse */ 6507 #define MC_CMD_MUM_OUT_GPIO_OUT_READ_LEN 8 6508 /* The first 32-bit word read from the GPIO OUT register. */ 6509 #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK1_OFST 0 6510 #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK1_LEN 4 6511 /* The second 32-bit word read from the GPIO OUT register. */ 6512 #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK2_OFST 4 6513 #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK2_LEN 4 6514 6515 /* MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_WRITE msgresponse */ 6516 #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_WRITE_LEN 0 6517 6518 /* MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ msgresponse */ 6519 #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_LEN 8 6520 #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK1_OFST 0 6521 #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK1_LEN 4 6522 #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK2_OFST 4 6523 #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK2_LEN 4 6524 6525 /* MC_CMD_MUM_OUT_GPIO_OP_OUT_READ msgresponse */ 6526 #define MC_CMD_MUM_OUT_GPIO_OP_OUT_READ_LEN 4 6527 #define MC_CMD_MUM_OUT_GPIO_OP_OUT_READ_BIT_READ_OFST 0 6528 #define MC_CMD_MUM_OUT_GPIO_OP_OUT_READ_BIT_READ_LEN 4 6529 6530 /* MC_CMD_MUM_OUT_GPIO_OP_OUT_WRITE msgresponse */ 6531 #define MC_CMD_MUM_OUT_GPIO_OP_OUT_WRITE_LEN 0 6532 6533 /* MC_CMD_MUM_OUT_GPIO_OP_OUT_CONFIG msgresponse */ 6534 #define MC_CMD_MUM_OUT_GPIO_OP_OUT_CONFIG_LEN 0 6535 6536 /* MC_CMD_MUM_OUT_GPIO_OP_OUT_ENABLE msgresponse */ 6537 #define MC_CMD_MUM_OUT_GPIO_OP_OUT_ENABLE_LEN 0 6538 6539 /* MC_CMD_MUM_OUT_READ_SENSORS msgresponse */ 6540 #define MC_CMD_MUM_OUT_READ_SENSORS_LENMIN 4 6541 #define MC_CMD_MUM_OUT_READ_SENSORS_LENMAX 252 6542 #define MC_CMD_MUM_OUT_READ_SENSORS_LEN(num) (0+4*(num)) 6543 #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_OFST 0 6544 #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_LEN 4 6545 #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_MINNUM 1 6546 #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_MAXNUM 63 6547 #define MC_CMD_MUM_OUT_READ_SENSORS_READING_LBN 0 6548 #define MC_CMD_MUM_OUT_READ_SENSORS_READING_WIDTH 16 6549 #define MC_CMD_MUM_OUT_READ_SENSORS_STATE_LBN 16 6550 #define MC_CMD_MUM_OUT_READ_SENSORS_STATE_WIDTH 8 6551 #define MC_CMD_MUM_OUT_READ_SENSORS_TYPE_LBN 24 6552 #define MC_CMD_MUM_OUT_READ_SENSORS_TYPE_WIDTH 8 6553 6554 /* MC_CMD_MUM_OUT_PROGRAM_CLOCKS msgresponse */ 6555 #define MC_CMD_MUM_OUT_PROGRAM_CLOCKS_LEN 4 6556 #define MC_CMD_MUM_OUT_PROGRAM_CLOCKS_OK_MASK_OFST 0 6557 #define MC_CMD_MUM_OUT_PROGRAM_CLOCKS_OK_MASK_LEN 4 6558 6559 /* MC_CMD_MUM_OUT_FPGA_LOAD msgresponse */ 6560 #define MC_CMD_MUM_OUT_FPGA_LOAD_LEN 0 6561 6562 /* MC_CMD_MUM_OUT_READ_ATB_SENSOR msgresponse */ 6563 #define MC_CMD_MUM_OUT_READ_ATB_SENSOR_LEN 4 6564 #define MC_CMD_MUM_OUT_READ_ATB_SENSOR_RESULT_OFST 0 6565 #define MC_CMD_MUM_OUT_READ_ATB_SENSOR_RESULT_LEN 4 6566 6567 /* MC_CMD_MUM_OUT_QSFP_INIT msgresponse */ 6568 #define MC_CMD_MUM_OUT_QSFP_INIT_LEN 0 6569 6570 /* MC_CMD_MUM_OUT_QSFP_RECONFIGURE msgresponse */ 6571 #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_LEN 8 6572 #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LP_CAP_OFST 0 6573 #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LP_CAP_LEN 4 6574 #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_FLAGS_OFST 4 6575 #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_FLAGS_LEN 4 6576 #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_READY_LBN 0 6577 #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_READY_WIDTH 1 6578 #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LINK_UP_LBN 1 6579 #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LINK_UP_WIDTH 1 6580 6581 /* MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP msgresponse */ 6582 #define MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP_LEN 4 6583 #define MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP_PORT_PHY_LP_CAP_OFST 0 6584 #define MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP_PORT_PHY_LP_CAP_LEN 4 6585 6586 /* MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO msgresponse */ 6587 #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LENMIN 5 6588 #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LENMAX 252 6589 #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LEN(num) (4+1*(num)) 6590 /* in bytes */ 6591 #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATALEN_OFST 0 6592 #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATALEN_LEN 4 6593 #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_OFST 4 6594 #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_LEN 1 6595 #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_MINNUM 1 6596 #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_MAXNUM 248 6597 6598 /* MC_CMD_MUM_OUT_QSFP_FILL_STATS msgresponse */ 6599 #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_LEN 8 6600 #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PMA_PMD_LINK_UP_OFST 0 6601 #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PMA_PMD_LINK_UP_LEN 4 6602 #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PCS_LINK_UP_OFST 4 6603 #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PCS_LINK_UP_LEN 4 6604 6605 /* MC_CMD_MUM_OUT_QSFP_POLL_BIST msgresponse */ 6606 #define MC_CMD_MUM_OUT_QSFP_POLL_BIST_LEN 4 6607 #define MC_CMD_MUM_OUT_QSFP_POLL_BIST_TEST_OFST 0 6608 #define MC_CMD_MUM_OUT_QSFP_POLL_BIST_TEST_LEN 4 6609 6610 /* MC_CMD_MUM_OUT_READ_DDR_INFO msgresponse */ 6611 #define MC_CMD_MUM_OUT_READ_DDR_INFO_LENMIN 24 6612 #define MC_CMD_MUM_OUT_READ_DDR_INFO_LENMAX 248 6613 #define MC_CMD_MUM_OUT_READ_DDR_INFO_LEN(num) (8+8*(num)) 6614 /* Discrete (soldered) DDR resistor strap info */ 6615 #define MC_CMD_MUM_OUT_READ_DDR_INFO_DISCRETE_DDR_INFO_OFST 0 6616 #define MC_CMD_MUM_OUT_READ_DDR_INFO_DISCRETE_DDR_INFO_LEN 4 6617 #define MC_CMD_MUM_OUT_READ_DDR_INFO_VRATIO_LBN 0 6618 #define MC_CMD_MUM_OUT_READ_DDR_INFO_VRATIO_WIDTH 16 6619 #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED1_LBN 16 6620 #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED1_WIDTH 16 6621 /* Number of SODIMM info records */ 6622 #define MC_CMD_MUM_OUT_READ_DDR_INFO_NUM_RECORDS_OFST 4 6623 #define MC_CMD_MUM_OUT_READ_DDR_INFO_NUM_RECORDS_LEN 4 6624 /* Array of SODIMM info records */ 6625 #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_OFST 8 6626 #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LEN 8 6627 #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LO_OFST 8 6628 #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_HI_OFST 12 6629 #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_MINNUM 2 6630 #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_MAXNUM 30 6631 #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK_ID_LBN 0 6632 #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK_ID_WIDTH 8 6633 /* enum: SODIMM bank 1 (Top SODIMM for Sorrento) */ 6634 #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK1 0x0 6635 /* enum: SODIMM bank 2 (Bottom SODDIMM for Sorrento) */ 6636 #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK2 0x1 6637 /* enum: Total number of SODIMM banks */ 6638 #define MC_CMD_MUM_OUT_READ_DDR_INFO_NUM_BANKS 0x2 6639 #define MC_CMD_MUM_OUT_READ_DDR_INFO_TYPE_LBN 8 6640 #define MC_CMD_MUM_OUT_READ_DDR_INFO_TYPE_WIDTH 8 6641 #define MC_CMD_MUM_OUT_READ_DDR_INFO_RANK_LBN 16 6642 #define MC_CMD_MUM_OUT_READ_DDR_INFO_RANK_WIDTH 4 6643 #define MC_CMD_MUM_OUT_READ_DDR_INFO_VOLTAGE_LBN 20 6644 #define MC_CMD_MUM_OUT_READ_DDR_INFO_VOLTAGE_WIDTH 4 6645 #define MC_CMD_MUM_OUT_READ_DDR_INFO_NOT_POWERED 0x0 /* enum */ 6646 #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V25 0x1 /* enum */ 6647 #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V35 0x2 /* enum */ 6648 #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V5 0x3 /* enum */ 6649 /* enum: Values 5-15 are reserved for future usage */ 6650 #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V8 0x4 6651 #define MC_CMD_MUM_OUT_READ_DDR_INFO_SIZE_LBN 24 6652 #define MC_CMD_MUM_OUT_READ_DDR_INFO_SIZE_WIDTH 8 6653 #define MC_CMD_MUM_OUT_READ_DDR_INFO_SPEED_LBN 32 6654 #define MC_CMD_MUM_OUT_READ_DDR_INFO_SPEED_WIDTH 16 6655 #define MC_CMD_MUM_OUT_READ_DDR_INFO_STATE_LBN 48 6656 #define MC_CMD_MUM_OUT_READ_DDR_INFO_STATE_WIDTH 4 6657 /* enum: No module present */ 6658 #define MC_CMD_MUM_OUT_READ_DDR_INFO_ABSENT 0x0 6659 /* enum: Module present supported and powered on */ 6660 #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_POWERED 0x1 6661 /* enum: Module present but bad type */ 6662 #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_TYPE 0x2 6663 /* enum: Module present but incompatible voltage */ 6664 #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_VOLTAGE 0x3 6665 /* enum: Module present but unknown SPD */ 6666 #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_SPD 0x4 6667 /* enum: Module present but slot cannot support it */ 6668 #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_SLOT 0x5 6669 /* enum: Modules may or may not be present, but cannot establish contact by I2C 6670 */ 6671 #define MC_CMD_MUM_OUT_READ_DDR_INFO_NOT_REACHABLE 0x6 6672 #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED2_LBN 52 6673 #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED2_WIDTH 12 6674 6675 /* MC_CMD_RESOURCE_SPECIFIER enum */ 6676 /* enum: Any */ 6677 #define MC_CMD_RESOURCE_INSTANCE_ANY 0xffffffff 6678 /* enum: None */ 6679 #define MC_CMD_RESOURCE_INSTANCE_NONE 0xfffffffe 6680 6681 /* EVB_PORT_ID structuredef */ 6682 #define EVB_PORT_ID_LEN 4 6683 #define EVB_PORT_ID_PORT_ID_OFST 0 6684 #define EVB_PORT_ID_PORT_ID_LEN 4 6685 /* enum: An invalid port handle. */ 6686 #define EVB_PORT_ID_NULL 0x0 6687 /* enum: The port assigned to this function.. */ 6688 #define EVB_PORT_ID_ASSIGNED 0x1000000 6689 /* enum: External network port 0 */ 6690 #define EVB_PORT_ID_MAC0 0x2000000 6691 /* enum: External network port 1 */ 6692 #define EVB_PORT_ID_MAC1 0x2000001 6693 /* enum: External network port 2 */ 6694 #define EVB_PORT_ID_MAC2 0x2000002 6695 /* enum: External network port 3 */ 6696 #define EVB_PORT_ID_MAC3 0x2000003 6697 #define EVB_PORT_ID_PORT_ID_LBN 0 6698 #define EVB_PORT_ID_PORT_ID_WIDTH 32 6699 6700 /* EVB_VLAN_TAG structuredef */ 6701 #define EVB_VLAN_TAG_LEN 2 6702 /* The VLAN tag value */ 6703 #define EVB_VLAN_TAG_VLAN_ID_LBN 0 6704 #define EVB_VLAN_TAG_VLAN_ID_WIDTH 12 6705 #define EVB_VLAN_TAG_MODE_LBN 12 6706 #define EVB_VLAN_TAG_MODE_WIDTH 4 6707 /* enum: Insert the VLAN. */ 6708 #define EVB_VLAN_TAG_INSERT 0x0 6709 /* enum: Replace the VLAN if already present. */ 6710 #define EVB_VLAN_TAG_REPLACE 0x1 6711 6712 /* BUFTBL_ENTRY structuredef */ 6713 #define BUFTBL_ENTRY_LEN 12 6714 /* the owner ID */ 6715 #define BUFTBL_ENTRY_OID_OFST 0 6716 #define BUFTBL_ENTRY_OID_LEN 2 6717 #define BUFTBL_ENTRY_OID_LBN 0 6718 #define BUFTBL_ENTRY_OID_WIDTH 16 6719 /* the page parameter as one of ESE_DZ_SMC_PAGE_SIZE_ */ 6720 #define BUFTBL_ENTRY_PGSZ_OFST 2 6721 #define BUFTBL_ENTRY_PGSZ_LEN 2 6722 #define BUFTBL_ENTRY_PGSZ_LBN 16 6723 #define BUFTBL_ENTRY_PGSZ_WIDTH 16 6724 /* the raw 64-bit address field from the SMC, not adjusted for page size */ 6725 #define BUFTBL_ENTRY_RAWADDR_OFST 4 6726 #define BUFTBL_ENTRY_RAWADDR_LEN 8 6727 #define BUFTBL_ENTRY_RAWADDR_LO_OFST 4 6728 #define BUFTBL_ENTRY_RAWADDR_HI_OFST 8 6729 #define BUFTBL_ENTRY_RAWADDR_LBN 32 6730 #define BUFTBL_ENTRY_RAWADDR_WIDTH 64 6731 6732 /* NVRAM_PARTITION_TYPE structuredef */ 6733 #define NVRAM_PARTITION_TYPE_LEN 2 6734 #define NVRAM_PARTITION_TYPE_ID_OFST 0 6735 #define NVRAM_PARTITION_TYPE_ID_LEN 2 6736 /* enum: Primary MC firmware partition */ 6737 #define NVRAM_PARTITION_TYPE_MC_FIRMWARE 0x100 6738 /* enum: Secondary MC firmware partition */ 6739 #define NVRAM_PARTITION_TYPE_MC_FIRMWARE_BACKUP 0x200 6740 /* enum: Expansion ROM partition */ 6741 #define NVRAM_PARTITION_TYPE_EXPANSION_ROM 0x300 6742 /* enum: Static configuration TLV partition */ 6743 #define NVRAM_PARTITION_TYPE_STATIC_CONFIG 0x400 6744 /* enum: Dynamic configuration TLV partition */ 6745 #define NVRAM_PARTITION_TYPE_DYNAMIC_CONFIG 0x500 6746 /* enum: Expansion ROM configuration data for port 0 */ 6747 #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT0 0x600 6748 /* enum: Synonym for EXPROM_CONFIG_PORT0 as used in pmap files */ 6749 #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG 0x600 6750 /* enum: Expansion ROM configuration data for port 1 */ 6751 #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT1 0x601 6752 /* enum: Expansion ROM configuration data for port 2 */ 6753 #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT2 0x602 6754 /* enum: Expansion ROM configuration data for port 3 */ 6755 #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT3 0x603 6756 /* enum: Non-volatile log output partition */ 6757 #define NVRAM_PARTITION_TYPE_LOG 0x700 6758 /* enum: Non-volatile log output of second core on dual-core device */ 6759 #define NVRAM_PARTITION_TYPE_LOG_SLAVE 0x701 6760 /* enum: Device state dump output partition */ 6761 #define NVRAM_PARTITION_TYPE_DUMP 0x800 6762 /* enum: Application license key storage partition */ 6763 #define NVRAM_PARTITION_TYPE_LICENSE 0x900 6764 /* enum: Start of range used for PHY partitions (low 8 bits are the PHY ID) */ 6765 #define NVRAM_PARTITION_TYPE_PHY_MIN 0xa00 6766 /* enum: End of range used for PHY partitions (low 8 bits are the PHY ID) */ 6767 #define NVRAM_PARTITION_TYPE_PHY_MAX 0xaff 6768 /* enum: Primary FPGA partition */ 6769 #define NVRAM_PARTITION_TYPE_FPGA 0xb00 6770 /* enum: Secondary FPGA partition */ 6771 #define NVRAM_PARTITION_TYPE_FPGA_BACKUP 0xb01 6772 /* enum: FC firmware partition */ 6773 #define NVRAM_PARTITION_TYPE_FC_FIRMWARE 0xb02 6774 /* enum: FC License partition */ 6775 #define NVRAM_PARTITION_TYPE_FC_LICENSE 0xb03 6776 /* enum: Non-volatile log output partition for FC */ 6777 #define NVRAM_PARTITION_TYPE_FC_LOG 0xb04 6778 /* enum: MUM firmware partition */ 6779 #define NVRAM_PARTITION_TYPE_MUM_FIRMWARE 0xc00 6780 /* enum: SUC firmware partition (this is intentionally an alias of 6781 * MUM_FIRMWARE) 6782 */ 6783 #define NVRAM_PARTITION_TYPE_SUC_FIRMWARE 0xc00 6784 /* enum: MUM Non-volatile log output partition. */ 6785 #define NVRAM_PARTITION_TYPE_MUM_LOG 0xc01 6786 /* enum: MUM Application table partition. */ 6787 #define NVRAM_PARTITION_TYPE_MUM_APPTABLE 0xc02 6788 /* enum: MUM boot rom partition. */ 6789 #define NVRAM_PARTITION_TYPE_MUM_BOOT_ROM 0xc03 6790 /* enum: MUM production signatures & calibration rom partition. */ 6791 #define NVRAM_PARTITION_TYPE_MUM_PROD_ROM 0xc04 6792 /* enum: MUM user signatures & calibration rom partition. */ 6793 #define NVRAM_PARTITION_TYPE_MUM_USER_ROM 0xc05 6794 /* enum: MUM fuses and lockbits partition. */ 6795 #define NVRAM_PARTITION_TYPE_MUM_FUSELOCK 0xc06 6796 /* enum: UEFI expansion ROM if separate from PXE */ 6797 #define NVRAM_PARTITION_TYPE_EXPANSION_UEFI 0xd00 6798 /* enum: Used by the expansion ROM for logging */ 6799 #define NVRAM_PARTITION_TYPE_PXE_LOG 0x1000 6800 /* enum: Used for XIP code of shmbooted images */ 6801 #define NVRAM_PARTITION_TYPE_XIP_SCRATCH 0x1100 6802 /* enum: Spare partition 2 */ 6803 #define NVRAM_PARTITION_TYPE_SPARE_2 0x1200 6804 /* enum: Manufacturing partition. Used during manufacture to pass information 6805 * between XJTAG and Manftest. 6806 */ 6807 #define NVRAM_PARTITION_TYPE_MANUFACTURING 0x1300 6808 /* enum: Spare partition 4 */ 6809 #define NVRAM_PARTITION_TYPE_SPARE_4 0x1400 6810 /* enum: Spare partition 5 */ 6811 #define NVRAM_PARTITION_TYPE_SPARE_5 0x1500 6812 /* enum: Partition for reporting MC status. See mc_flash_layout.h 6813 * medford_mc_status_hdr_t for layout on Medford. 6814 */ 6815 #define NVRAM_PARTITION_TYPE_STATUS 0x1600 6816 /* enum: Spare partition 13 */ 6817 #define NVRAM_PARTITION_TYPE_SPARE_13 0x1700 6818 /* enum: Spare partition 14 */ 6819 #define NVRAM_PARTITION_TYPE_SPARE_14 0x1800 6820 /* enum: Spare partition 15 */ 6821 #define NVRAM_PARTITION_TYPE_SPARE_15 0x1900 6822 /* enum: Spare partition 16 */ 6823 #define NVRAM_PARTITION_TYPE_SPARE_16 0x1a00 6824 /* enum: Factory defaults for dynamic configuration */ 6825 #define NVRAM_PARTITION_TYPE_DYNCONFIG_DEFAULTS 0x1b00 6826 /* enum: Factory defaults for expansion ROM configuration */ 6827 #define NVRAM_PARTITION_TYPE_ROMCONFIG_DEFAULTS 0x1c00 6828 /* enum: Field Replaceable Unit inventory information for use on IPMI 6829 * platforms. See SF-119124-PS. The STATIC_CONFIG partition may contain a 6830 * subset of the information stored in this partition. 6831 */ 6832 #define NVRAM_PARTITION_TYPE_FRU_INFORMATION 0x1d00 6833 /* enum: Start of reserved value range (firmware may use for any purpose) */ 6834 #define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MIN 0xff00 6835 /* enum: End of reserved value range (firmware may use for any purpose) */ 6836 #define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MAX 0xfffd 6837 /* enum: Recovery partition map (provided if real map is missing or corrupt) */ 6838 #define NVRAM_PARTITION_TYPE_RECOVERY_MAP 0xfffe 6839 /* enum: Partition map (real map as stored in flash) */ 6840 #define NVRAM_PARTITION_TYPE_PARTITION_MAP 0xffff 6841 #define NVRAM_PARTITION_TYPE_ID_LBN 0 6842 #define NVRAM_PARTITION_TYPE_ID_WIDTH 16 6843 6844 /* LICENSED_APP_ID structuredef */ 6845 #define LICENSED_APP_ID_LEN 4 6846 #define LICENSED_APP_ID_ID_OFST 0 6847 #define LICENSED_APP_ID_ID_LEN 4 6848 /* enum: OpenOnload */ 6849 #define LICENSED_APP_ID_ONLOAD 0x1 6850 /* enum: PTP timestamping */ 6851 #define LICENSED_APP_ID_PTP 0x2 6852 /* enum: SolarCapture Pro */ 6853 #define LICENSED_APP_ID_SOLARCAPTURE_PRO 0x4 6854 /* enum: SolarSecure filter engine */ 6855 #define LICENSED_APP_ID_SOLARSECURE 0x8 6856 /* enum: Performance monitor */ 6857 #define LICENSED_APP_ID_PERF_MONITOR 0x10 6858 /* enum: SolarCapture Live */ 6859 #define LICENSED_APP_ID_SOLARCAPTURE_LIVE 0x20 6860 /* enum: Capture SolarSystem */ 6861 #define LICENSED_APP_ID_CAPTURE_SOLARSYSTEM 0x40 6862 /* enum: Network Access Control */ 6863 #define LICENSED_APP_ID_NETWORK_ACCESS_CONTROL 0x80 6864 /* enum: TCP Direct */ 6865 #define LICENSED_APP_ID_TCP_DIRECT 0x100 6866 /* enum: Low Latency */ 6867 #define LICENSED_APP_ID_LOW_LATENCY 0x200 6868 /* enum: SolarCapture Tap */ 6869 #define LICENSED_APP_ID_SOLARCAPTURE_TAP 0x400 6870 /* enum: Capture SolarSystem 40G */ 6871 #define LICENSED_APP_ID_CAPTURE_SOLARSYSTEM_40G 0x800 6872 /* enum: Capture SolarSystem 1G */ 6873 #define LICENSED_APP_ID_CAPTURE_SOLARSYSTEM_1G 0x1000 6874 /* enum: ScaleOut Onload */ 6875 #define LICENSED_APP_ID_SCALEOUT_ONLOAD 0x2000 6876 /* enum: SCS Network Analytics Dashboard */ 6877 #define LICENSED_APP_ID_DSHBRD 0x4000 6878 /* enum: SolarCapture Trading Analytics */ 6879 #define LICENSED_APP_ID_SCATRD 0x8000 6880 #define LICENSED_APP_ID_ID_LBN 0 6881 #define LICENSED_APP_ID_ID_WIDTH 32 6882 6883 /* LICENSED_FEATURES structuredef */ 6884 #define LICENSED_FEATURES_LEN 8 6885 /* Bitmask of licensed firmware features */ 6886 #define LICENSED_FEATURES_MASK_OFST 0 6887 #define LICENSED_FEATURES_MASK_LEN 8 6888 #define LICENSED_FEATURES_MASK_LO_OFST 0 6889 #define LICENSED_FEATURES_MASK_HI_OFST 4 6890 #define LICENSED_FEATURES_RX_CUT_THROUGH_LBN 0 6891 #define LICENSED_FEATURES_RX_CUT_THROUGH_WIDTH 1 6892 #define LICENSED_FEATURES_PIO_LBN 1 6893 #define LICENSED_FEATURES_PIO_WIDTH 1 6894 #define LICENSED_FEATURES_EVQ_TIMER_LBN 2 6895 #define LICENSED_FEATURES_EVQ_TIMER_WIDTH 1 6896 #define LICENSED_FEATURES_CLOCK_LBN 3 6897 #define LICENSED_FEATURES_CLOCK_WIDTH 1 6898 #define LICENSED_FEATURES_RX_TIMESTAMPS_LBN 4 6899 #define LICENSED_FEATURES_RX_TIMESTAMPS_WIDTH 1 6900 #define LICENSED_FEATURES_TX_TIMESTAMPS_LBN 5 6901 #define LICENSED_FEATURES_TX_TIMESTAMPS_WIDTH 1 6902 #define LICENSED_FEATURES_RX_SNIFF_LBN 6 6903 #define LICENSED_FEATURES_RX_SNIFF_WIDTH 1 6904 #define LICENSED_FEATURES_TX_SNIFF_LBN 7 6905 #define LICENSED_FEATURES_TX_SNIFF_WIDTH 1 6906 #define LICENSED_FEATURES_PROXY_FILTER_OPS_LBN 8 6907 #define LICENSED_FEATURES_PROXY_FILTER_OPS_WIDTH 1 6908 #define LICENSED_FEATURES_EVENT_CUT_THROUGH_LBN 9 6909 #define LICENSED_FEATURES_EVENT_CUT_THROUGH_WIDTH 1 6910 #define LICENSED_FEATURES_MASK_LBN 0 6911 #define LICENSED_FEATURES_MASK_WIDTH 64 6912 6913 /* LICENSED_V3_APPS structuredef */ 6914 #define LICENSED_V3_APPS_LEN 8 6915 /* Bitmask of licensed applications */ 6916 #define LICENSED_V3_APPS_MASK_OFST 0 6917 #define LICENSED_V3_APPS_MASK_LEN 8 6918 #define LICENSED_V3_APPS_MASK_LO_OFST 0 6919 #define LICENSED_V3_APPS_MASK_HI_OFST 4 6920 #define LICENSED_V3_APPS_ONLOAD_LBN 0 6921 #define LICENSED_V3_APPS_ONLOAD_WIDTH 1 6922 #define LICENSED_V3_APPS_PTP_LBN 1 6923 #define LICENSED_V3_APPS_PTP_WIDTH 1 6924 #define LICENSED_V3_APPS_SOLARCAPTURE_PRO_LBN 2 6925 #define LICENSED_V3_APPS_SOLARCAPTURE_PRO_WIDTH 1 6926 #define LICENSED_V3_APPS_SOLARSECURE_LBN 3 6927 #define LICENSED_V3_APPS_SOLARSECURE_WIDTH 1 6928 #define LICENSED_V3_APPS_PERF_MONITOR_LBN 4 6929 #define LICENSED_V3_APPS_PERF_MONITOR_WIDTH 1 6930 #define LICENSED_V3_APPS_SOLARCAPTURE_LIVE_LBN 5 6931 #define LICENSED_V3_APPS_SOLARCAPTURE_LIVE_WIDTH 1 6932 #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_LBN 6 6933 #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_WIDTH 1 6934 #define LICENSED_V3_APPS_NETWORK_ACCESS_CONTROL_LBN 7 6935 #define LICENSED_V3_APPS_NETWORK_ACCESS_CONTROL_WIDTH 1 6936 #define LICENSED_V3_APPS_TCP_DIRECT_LBN 8 6937 #define LICENSED_V3_APPS_TCP_DIRECT_WIDTH 1 6938 #define LICENSED_V3_APPS_LOW_LATENCY_LBN 9 6939 #define LICENSED_V3_APPS_LOW_LATENCY_WIDTH 1 6940 #define LICENSED_V3_APPS_SOLARCAPTURE_TAP_LBN 10 6941 #define LICENSED_V3_APPS_SOLARCAPTURE_TAP_WIDTH 1 6942 #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_40G_LBN 11 6943 #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_40G_WIDTH 1 6944 #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_1G_LBN 12 6945 #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_1G_WIDTH 1 6946 #define LICENSED_V3_APPS_SCALEOUT_ONLOAD_LBN 13 6947 #define LICENSED_V3_APPS_SCALEOUT_ONLOAD_WIDTH 1 6948 #define LICENSED_V3_APPS_DSHBRD_LBN 14 6949 #define LICENSED_V3_APPS_DSHBRD_WIDTH 1 6950 #define LICENSED_V3_APPS_SCATRD_LBN 15 6951 #define LICENSED_V3_APPS_SCATRD_WIDTH 1 6952 #define LICENSED_V3_APPS_MASK_LBN 0 6953 #define LICENSED_V3_APPS_MASK_WIDTH 64 6954 6955 /* LICENSED_V3_FEATURES structuredef */ 6956 #define LICENSED_V3_FEATURES_LEN 8 6957 /* Bitmask of licensed firmware features */ 6958 #define LICENSED_V3_FEATURES_MASK_OFST 0 6959 #define LICENSED_V3_FEATURES_MASK_LEN 8 6960 #define LICENSED_V3_FEATURES_MASK_LO_OFST 0 6961 #define LICENSED_V3_FEATURES_MASK_HI_OFST 4 6962 #define LICENSED_V3_FEATURES_RX_CUT_THROUGH_LBN 0 6963 #define LICENSED_V3_FEATURES_RX_CUT_THROUGH_WIDTH 1 6964 #define LICENSED_V3_FEATURES_PIO_LBN 1 6965 #define LICENSED_V3_FEATURES_PIO_WIDTH 1 6966 #define LICENSED_V3_FEATURES_EVQ_TIMER_LBN 2 6967 #define LICENSED_V3_FEATURES_EVQ_TIMER_WIDTH 1 6968 #define LICENSED_V3_FEATURES_CLOCK_LBN 3 6969 #define LICENSED_V3_FEATURES_CLOCK_WIDTH 1 6970 #define LICENSED_V3_FEATURES_RX_TIMESTAMPS_LBN 4 6971 #define LICENSED_V3_FEATURES_RX_TIMESTAMPS_WIDTH 1 6972 #define LICENSED_V3_FEATURES_TX_TIMESTAMPS_LBN 5 6973 #define LICENSED_V3_FEATURES_TX_TIMESTAMPS_WIDTH 1 6974 #define LICENSED_V3_FEATURES_RX_SNIFF_LBN 6 6975 #define LICENSED_V3_FEATURES_RX_SNIFF_WIDTH 1 6976 #define LICENSED_V3_FEATURES_TX_SNIFF_LBN 7 6977 #define LICENSED_V3_FEATURES_TX_SNIFF_WIDTH 1 6978 #define LICENSED_V3_FEATURES_PROXY_FILTER_OPS_LBN 8 6979 #define LICENSED_V3_FEATURES_PROXY_FILTER_OPS_WIDTH 1 6980 #define LICENSED_V3_FEATURES_EVENT_CUT_THROUGH_LBN 9 6981 #define LICENSED_V3_FEATURES_EVENT_CUT_THROUGH_WIDTH 1 6982 #define LICENSED_V3_FEATURES_MASK_LBN 0 6983 #define LICENSED_V3_FEATURES_MASK_WIDTH 64 6984 6985 /* TX_TIMESTAMP_EVENT structuredef */ 6986 #define TX_TIMESTAMP_EVENT_LEN 6 6987 /* lower 16 bits of timestamp data */ 6988 #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_OFST 0 6989 #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_LEN 2 6990 #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_LBN 0 6991 #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_WIDTH 16 6992 /* Type of TX event, ordinary TX completion, low or high part of TX timestamp 6993 */ 6994 #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_OFST 3 6995 #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_LEN 1 6996 /* enum: This is a TX completion event, not a timestamp */ 6997 #define TX_TIMESTAMP_EVENT_TX_EV_COMPLETION 0x0 6998 /* enum: This is a TX completion event for a CTPIO transmit. The event format 6999 * is the same as for TX_EV_COMPLETION. 7000 */ 7001 #define TX_TIMESTAMP_EVENT_TX_EV_CTPIO_COMPLETION 0x11 7002 /* enum: This is the low part of a TX timestamp for a CTPIO transmission. The 7003 * event format is the same as for TX_EV_TSTAMP_LO 7004 */ 7005 #define TX_TIMESTAMP_EVENT_TX_EV_CTPIO_TS_LO 0x12 7006 /* enum: This is the high part of a TX timestamp for a CTPIO transmission. The 7007 * event format is the same as for TX_EV_TSTAMP_HI 7008 */ 7009 #define TX_TIMESTAMP_EVENT_TX_EV_CTPIO_TS_HI 0x13 7010 /* enum: This is the low part of a TX timestamp event */ 7011 #define TX_TIMESTAMP_EVENT_TX_EV_TSTAMP_LO 0x51 7012 /* enum: This is the high part of a TX timestamp event */ 7013 #define TX_TIMESTAMP_EVENT_TX_EV_TSTAMP_HI 0x52 7014 #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_LBN 24 7015 #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_WIDTH 8 7016 /* upper 16 bits of timestamp data */ 7017 #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_OFST 4 7018 #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_LEN 2 7019 #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_LBN 32 7020 #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_WIDTH 16 7021 7022 /* RSS_MODE structuredef */ 7023 #define RSS_MODE_LEN 1 7024 /* The RSS mode for a particular packet type is a value from 0 - 15 which can 7025 * be considered as 4 bits selecting which fields are included in the hash. (A 7026 * value 0 effectively disables RSS spreading for the packet type.) The YAML 7027 * generation tools require this structure to be a whole number of bytes wide, 7028 * but only 4 bits are relevant. 7029 */ 7030 #define RSS_MODE_HASH_SELECTOR_OFST 0 7031 #define RSS_MODE_HASH_SELECTOR_LEN 1 7032 #define RSS_MODE_HASH_SRC_ADDR_LBN 0 7033 #define RSS_MODE_HASH_SRC_ADDR_WIDTH 1 7034 #define RSS_MODE_HASH_DST_ADDR_LBN 1 7035 #define RSS_MODE_HASH_DST_ADDR_WIDTH 1 7036 #define RSS_MODE_HASH_SRC_PORT_LBN 2 7037 #define RSS_MODE_HASH_SRC_PORT_WIDTH 1 7038 #define RSS_MODE_HASH_DST_PORT_LBN 3 7039 #define RSS_MODE_HASH_DST_PORT_WIDTH 1 7040 #define RSS_MODE_HASH_SELECTOR_LBN 0 7041 #define RSS_MODE_HASH_SELECTOR_WIDTH 8 7042 7043 /* CTPIO_STATS_MAP structuredef */ 7044 #define CTPIO_STATS_MAP_LEN 4 7045 /* The (function relative) VI number */ 7046 #define CTPIO_STATS_MAP_VI_OFST 0 7047 #define CTPIO_STATS_MAP_VI_LEN 2 7048 #define CTPIO_STATS_MAP_VI_LBN 0 7049 #define CTPIO_STATS_MAP_VI_WIDTH 16 7050 /* The target bucket for the VI */ 7051 #define CTPIO_STATS_MAP_BUCKET_OFST 2 7052 #define CTPIO_STATS_MAP_BUCKET_LEN 2 7053 #define CTPIO_STATS_MAP_BUCKET_LBN 16 7054 #define CTPIO_STATS_MAP_BUCKET_WIDTH 16 7055 7056 /* MESSAGE_TYPE structuredef: When present this defines the meaning of a 7057 * message, and is used to protect against chosen message attacks in signed 7058 * messages, regardless their origin. The message type also defines the 7059 * signature cryptographic algorithm, encoding, and message fields included in 7060 * the signature. The values are used in different commands but must be unique 7061 * across all commands, e.g. MC_CMD_TSA_BIND_IN_SECURE_UNBIND uses different 7062 * message type than MC_CMD_SECURE_NIC_INFO_IN_STATUS. 7063 */ 7064 #define MESSAGE_TYPE_LEN 4 7065 #define MESSAGE_TYPE_MESSAGE_TYPE_OFST 0 7066 #define MESSAGE_TYPE_MESSAGE_TYPE_LEN 4 7067 #define MESSAGE_TYPE_UNUSED 0x0 /* enum */ 7068 /* enum: Message type value for the response to a 7069 * MC_CMD_TSA_BIND_IN_SECURE_UNBIND message. TSA_SECURE_UNBIND messages are 7070 * ECDSA SECP384R1 signed using SHA384 message digest algorithm over fields 7071 * MESSAGE_TYPE, TSANID, TSAID, and UNBINDTOKEN, and encoded as suggested by 7072 * RFC6979 (section 2.4). 7073 */ 7074 #define MESSAGE_TYPE_TSA_SECURE_UNBIND 0x1 7075 /* enum: Message type value for the response to a 7076 * MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION message. TSA_SECURE_DECOMMISSION 7077 * messages are ECDSA SECP384R1 signed using SHA384 message digest algorithm 7078 * over fields MESSAGE_TYPE, TSAID, USER, and REASON, and encoded as suggested 7079 * by RFC6979 (section 2.4). 7080 */ 7081 #define MESSAGE_TYPE_TSA_SECURE_DECOMMISSION 0x2 7082 /* enum: Message type value for the response to a 7083 * MC_CMD_SECURE_NIC_INFO_IN_STATUS message. This enum value is not sequential 7084 * to other message types for backwards compatibility as the message type for 7085 * MC_CMD_SECURE_NIC_INFO_IN_STATUS was defined before the existence of this 7086 * global enum. 7087 */ 7088 #define MESSAGE_TYPE_SECURE_NIC_INFO_STATUS 0xdb4 7089 #define MESSAGE_TYPE_MESSAGE_TYPE_LBN 0 7090 #define MESSAGE_TYPE_MESSAGE_TYPE_WIDTH 32 7091 7092 /***********************************/ 7093 /* MC_CMD_READ_REGS 7094 * Get a dump of the MCPU registers 7095 */ 7096 #define MC_CMD_READ_REGS 0x50 7097 #undef MC_CMD_0x50_PRIVILEGE_CTG 7098 7099 #define MC_CMD_0x50_PRIVILEGE_CTG SRIOV_CTG_INSECURE 7100 7101 /* MC_CMD_READ_REGS_IN msgrequest */ 7102 #define MC_CMD_READ_REGS_IN_LEN 0 7103 7104 /* MC_CMD_READ_REGS_OUT msgresponse */ 7105 #define MC_CMD_READ_REGS_OUT_LEN 308 7106 /* Whether the corresponding register entry contains a valid value */ 7107 #define MC_CMD_READ_REGS_OUT_MASK_OFST 0 7108 #define MC_CMD_READ_REGS_OUT_MASK_LEN 16 7109 /* Same order as MIPS GDB (r0-r31, sr, lo, hi, bad, cause, 32 x float, fsr, 7110 * fir, fp) 7111 */ 7112 #define MC_CMD_READ_REGS_OUT_REGS_OFST 16 7113 #define MC_CMD_READ_REGS_OUT_REGS_LEN 4 7114 #define MC_CMD_READ_REGS_OUT_REGS_NUM 73 7115 7116 /***********************************/ 7117 /* MC_CMD_INIT_EVQ 7118 * Set up an event queue according to the supplied parameters. The IN arguments 7119 * end with an address for each 4k of host memory required to back the EVQ. 7120 */ 7121 #define MC_CMD_INIT_EVQ 0x80 7122 #undef MC_CMD_0x80_PRIVILEGE_CTG 7123 7124 #define MC_CMD_0x80_PRIVILEGE_CTG SRIOV_CTG_GENERAL 7125 7126 /* MC_CMD_INIT_EVQ_IN msgrequest */ 7127 #define MC_CMD_INIT_EVQ_IN_LENMIN 44 7128 #define MC_CMD_INIT_EVQ_IN_LENMAX 548 7129 #define MC_CMD_INIT_EVQ_IN_LEN(num) (36+8*(num)) 7130 /* Size, in entries */ 7131 #define MC_CMD_INIT_EVQ_IN_SIZE_OFST 0 7132 #define MC_CMD_INIT_EVQ_IN_SIZE_LEN 4 7133 /* Desired instance. Must be set to a specific instance, which is a function 7134 * local queue index. 7135 */ 7136 #define MC_CMD_INIT_EVQ_IN_INSTANCE_OFST 4 7137 #define MC_CMD_INIT_EVQ_IN_INSTANCE_LEN 4 7138 /* The initial timer value. The load value is ignored if the timer mode is DIS. 7139 */ 7140 #define MC_CMD_INIT_EVQ_IN_TMR_LOAD_OFST 8 7141 #define MC_CMD_INIT_EVQ_IN_TMR_LOAD_LEN 4 7142 /* The reload value is ignored in one-shot modes */ 7143 #define MC_CMD_INIT_EVQ_IN_TMR_RELOAD_OFST 12 7144 #define MC_CMD_INIT_EVQ_IN_TMR_RELOAD_LEN 4 7145 /* tbd */ 7146 #define MC_CMD_INIT_EVQ_IN_FLAGS_OFST 16 7147 #define MC_CMD_INIT_EVQ_IN_FLAGS_LEN 4 7148 #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_LBN 0 7149 #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_WIDTH 1 7150 #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_LBN 1 7151 #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_WIDTH 1 7152 #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_LBN 2 7153 #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_WIDTH 1 7154 #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_LBN 3 7155 #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_WIDTH 1 7156 #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_LBN 4 7157 #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_WIDTH 1 7158 #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_LBN 5 7159 #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_WIDTH 1 7160 #define MC_CMD_INIT_EVQ_IN_FLAG_USE_TIMER_LBN 6 7161 #define MC_CMD_INIT_EVQ_IN_FLAG_USE_TIMER_WIDTH 1 7162 #define MC_CMD_INIT_EVQ_IN_TMR_MODE_OFST 20 7163 #define MC_CMD_INIT_EVQ_IN_TMR_MODE_LEN 4 7164 /* enum: Disabled */ 7165 #define MC_CMD_INIT_EVQ_IN_TMR_MODE_DIS 0x0 7166 /* enum: Immediate */ 7167 #define MC_CMD_INIT_EVQ_IN_TMR_IMMED_START 0x1 7168 /* enum: Triggered */ 7169 #define MC_CMD_INIT_EVQ_IN_TMR_TRIG_START 0x2 7170 /* enum: Hold-off */ 7171 #define MC_CMD_INIT_EVQ_IN_TMR_INT_HLDOFF 0x3 7172 /* Target EVQ for wakeups if in wakeup mode. */ 7173 #define MC_CMD_INIT_EVQ_IN_TARGET_EVQ_OFST 24 7174 #define MC_CMD_INIT_EVQ_IN_TARGET_EVQ_LEN 4 7175 /* Target interrupt if in interrupting mode (note union with target EVQ). Use 7176 * MC_CMD_RESOURCE_INSTANCE_ANY unless a specific one required for test 7177 * purposes. 7178 */ 7179 #define MC_CMD_INIT_EVQ_IN_IRQ_NUM_OFST 24 7180 #define MC_CMD_INIT_EVQ_IN_IRQ_NUM_LEN 4 7181 /* Event Counter Mode. */ 7182 #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_OFST 28 7183 #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_LEN 4 7184 /* enum: Disabled */ 7185 #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_DIS 0x0 7186 /* enum: Disabled */ 7187 #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RX 0x1 7188 /* enum: Disabled */ 7189 #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_TX 0x2 7190 /* enum: Disabled */ 7191 #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RXTX 0x3 7192 /* Event queue packet count threshold. */ 7193 #define MC_CMD_INIT_EVQ_IN_COUNT_THRSHLD_OFST 32 7194 #define MC_CMD_INIT_EVQ_IN_COUNT_THRSHLD_LEN 4 7195 /* 64-bit address of 4k of 4k-aligned host memory buffer */ 7196 #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_OFST 36 7197 #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LEN 8 7198 #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LO_OFST 36 7199 #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_HI_OFST 40 7200 #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MINNUM 1 7201 #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MAXNUM 64 7202 7203 /* MC_CMD_INIT_EVQ_OUT msgresponse */ 7204 #define MC_CMD_INIT_EVQ_OUT_LEN 4 7205 /* Only valid if INTRFLAG was true */ 7206 #define MC_CMD_INIT_EVQ_OUT_IRQ_OFST 0 7207 #define MC_CMD_INIT_EVQ_OUT_IRQ_LEN 4 7208 7209 /* MC_CMD_INIT_EVQ_V2_IN msgrequest */ 7210 #define MC_CMD_INIT_EVQ_V2_IN_LENMIN 44 7211 #define MC_CMD_INIT_EVQ_V2_IN_LENMAX 548 7212 #define MC_CMD_INIT_EVQ_V2_IN_LEN(num) (36+8*(num)) 7213 /* Size, in entries */ 7214 #define MC_CMD_INIT_EVQ_V2_IN_SIZE_OFST 0 7215 #define MC_CMD_INIT_EVQ_V2_IN_SIZE_LEN 4 7216 /* Desired instance. Must be set to a specific instance, which is a function 7217 * local queue index. 7218 */ 7219 #define MC_CMD_INIT_EVQ_V2_IN_INSTANCE_OFST 4 7220 #define MC_CMD_INIT_EVQ_V2_IN_INSTANCE_LEN 4 7221 /* The initial timer value. The load value is ignored if the timer mode is DIS. 7222 */ 7223 #define MC_CMD_INIT_EVQ_V2_IN_TMR_LOAD_OFST 8 7224 #define MC_CMD_INIT_EVQ_V2_IN_TMR_LOAD_LEN 4 7225 /* The reload value is ignored in one-shot modes */ 7226 #define MC_CMD_INIT_EVQ_V2_IN_TMR_RELOAD_OFST 12 7227 #define MC_CMD_INIT_EVQ_V2_IN_TMR_RELOAD_LEN 4 7228 /* tbd */ 7229 #define MC_CMD_INIT_EVQ_V2_IN_FLAGS_OFST 16 7230 #define MC_CMD_INIT_EVQ_V2_IN_FLAGS_LEN 4 7231 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INTERRUPTING_LBN 0 7232 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INTERRUPTING_WIDTH 1 7233 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RPTR_DOS_LBN 1 7234 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RPTR_DOS_WIDTH 1 7235 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INT_ARMD_LBN 2 7236 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INT_ARMD_WIDTH 1 7237 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_CUT_THRU_LBN 3 7238 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_CUT_THRU_WIDTH 1 7239 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RX_MERGE_LBN 4 7240 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RX_MERGE_WIDTH 1 7241 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TX_MERGE_LBN 5 7242 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TX_MERGE_WIDTH 1 7243 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_USE_TIMER_LBN 6 7244 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_USE_TIMER_WIDTH 1 7245 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_LBN 7 7246 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_WIDTH 4 7247 /* enum: All initialisation flags specified by host. */ 7248 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_MANUAL 0x0 7249 /* enum: MEDFORD only. Certain initialisation flags specified by host may be 7250 * over-ridden by firmware based on licenses and firmware variant in order to 7251 * provide the lowest latency achievable. See 7252 * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags. 7253 */ 7254 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_LOW_LATENCY 0x1 7255 /* enum: MEDFORD only. Certain initialisation flags specified by host may be 7256 * over-ridden by firmware based on licenses and firmware variant in order to 7257 * provide the best throughput achievable. See 7258 * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags. 7259 */ 7260 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_THROUGHPUT 0x2 7261 /* enum: MEDFORD only. Certain initialisation flags may be over-ridden by 7262 * firmware based on licenses and firmware variant. See 7263 * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags. 7264 */ 7265 #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_AUTO 0x3 7266 #define MC_CMD_INIT_EVQ_V2_IN_TMR_MODE_OFST 20 7267 #define MC_CMD_INIT_EVQ_V2_IN_TMR_MODE_LEN 4 7268 /* enum: Disabled */ 7269 #define MC_CMD_INIT_EVQ_V2_IN_TMR_MODE_DIS 0x0 7270 /* enum: Immediate */ 7271 #define MC_CMD_INIT_EVQ_V2_IN_TMR_IMMED_START 0x1 7272 /* enum: Triggered */ 7273 #define MC_CMD_INIT_EVQ_V2_IN_TMR_TRIG_START 0x2 7274 /* enum: Hold-off */ 7275 #define MC_CMD_INIT_EVQ_V2_IN_TMR_INT_HLDOFF 0x3 7276 /* Target EVQ for wakeups if in wakeup mode. */ 7277 #define MC_CMD_INIT_EVQ_V2_IN_TARGET_EVQ_OFST 24 7278 #define MC_CMD_INIT_EVQ_V2_IN_TARGET_EVQ_LEN 4 7279 /* Target interrupt if in interrupting mode (note union with target EVQ). Use 7280 * MC_CMD_RESOURCE_INSTANCE_ANY unless a specific one required for test 7281 * purposes. 7282 */ 7283 #define MC_CMD_INIT_EVQ_V2_IN_IRQ_NUM_OFST 24 7284 #define MC_CMD_INIT_EVQ_V2_IN_IRQ_NUM_LEN 4 7285 /* Event Counter Mode. */ 7286 #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_OFST 28 7287 #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_LEN 4 7288 /* enum: Disabled */ 7289 #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_DIS 0x0 7290 /* enum: Disabled */ 7291 #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_RX 0x1 7292 /* enum: Disabled */ 7293 #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_TX 0x2 7294 /* enum: Disabled */ 7295 #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_RXTX 0x3 7296 /* Event queue packet count threshold. */ 7297 #define MC_CMD_INIT_EVQ_V2_IN_COUNT_THRSHLD_OFST 32 7298 #define MC_CMD_INIT_EVQ_V2_IN_COUNT_THRSHLD_LEN 4 7299 /* 64-bit address of 4k of 4k-aligned host memory buffer */ 7300 #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_OFST 36 7301 #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_LEN 8 7302 #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_LO_OFST 36 7303 #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_HI_OFST 40 7304 #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_MINNUM 1 7305 #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_MAXNUM 64 7306 7307 /* MC_CMD_INIT_EVQ_V2_OUT msgresponse */ 7308 #define MC_CMD_INIT_EVQ_V2_OUT_LEN 8 7309 /* Only valid if INTRFLAG was true */ 7310 #define MC_CMD_INIT_EVQ_V2_OUT_IRQ_OFST 0 7311 #define MC_CMD_INIT_EVQ_V2_OUT_IRQ_LEN 4 7312 /* Actual configuration applied on the card */ 7313 #define MC_CMD_INIT_EVQ_V2_OUT_FLAGS_OFST 4 7314 #define MC_CMD_INIT_EVQ_V2_OUT_FLAGS_LEN 4 7315 #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_CUT_THRU_LBN 0 7316 #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_CUT_THRU_WIDTH 1 7317 #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RX_MERGE_LBN 1 7318 #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RX_MERGE_WIDTH 1 7319 #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_TX_MERGE_LBN 2 7320 #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_TX_MERGE_WIDTH 1 7321 #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RXQ_FORCE_EV_MERGING_LBN 3 7322 #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RXQ_FORCE_EV_MERGING_WIDTH 1 7323 7324 /* QUEUE_CRC_MODE structuredef */ 7325 #define QUEUE_CRC_MODE_LEN 1 7326 #define QUEUE_CRC_MODE_MODE_LBN 0 7327 #define QUEUE_CRC_MODE_MODE_WIDTH 4 7328 /* enum: No CRC. */ 7329 #define QUEUE_CRC_MODE_NONE 0x0 7330 /* enum: CRC Fiber channel over ethernet. */ 7331 #define QUEUE_CRC_MODE_FCOE 0x1 7332 /* enum: CRC (digest) iSCSI header only. */ 7333 #define QUEUE_CRC_MODE_ISCSI_HDR 0x2 7334 /* enum: CRC (digest) iSCSI header and payload. */ 7335 #define QUEUE_CRC_MODE_ISCSI 0x3 7336 /* enum: CRC Fiber channel over IP over ethernet. */ 7337 #define QUEUE_CRC_MODE_FCOIPOE 0x4 7338 /* enum: CRC MPA. */ 7339 #define QUEUE_CRC_MODE_MPA 0x5 7340 #define QUEUE_CRC_MODE_SPARE_LBN 4 7341 #define QUEUE_CRC_MODE_SPARE_WIDTH 4 7342 7343 /***********************************/ 7344 /* MC_CMD_INIT_RXQ 7345 * set up a receive queue according to the supplied parameters. The IN 7346 * arguments end with an address for each 4k of host memory required to back 7347 * the RXQ. 7348 */ 7349 #define MC_CMD_INIT_RXQ 0x81 7350 #undef MC_CMD_0x81_PRIVILEGE_CTG 7351 7352 #define MC_CMD_0x81_PRIVILEGE_CTG SRIOV_CTG_GENERAL 7353 7354 /* MC_CMD_INIT_RXQ_IN msgrequest: Legacy RXQ_INIT request. Use extended version 7355 * in new code. 7356 */ 7357 #define MC_CMD_INIT_RXQ_IN_LENMIN 36 7358 #define MC_CMD_INIT_RXQ_IN_LENMAX 252 7359 #define MC_CMD_INIT_RXQ_IN_LEN(num) (28+8*(num)) 7360 /* Size, in entries */ 7361 #define MC_CMD_INIT_RXQ_IN_SIZE_OFST 0 7362 #define MC_CMD_INIT_RXQ_IN_SIZE_LEN 4 7363 /* The EVQ to send events to. This is an index originally specified to INIT_EVQ 7364 */ 7365 #define MC_CMD_INIT_RXQ_IN_TARGET_EVQ_OFST 4 7366 #define MC_CMD_INIT_RXQ_IN_TARGET_EVQ_LEN 4 7367 /* The value to put in the event data. Check hardware spec. for valid range. */ 7368 #define MC_CMD_INIT_RXQ_IN_LABEL_OFST 8 7369 #define MC_CMD_INIT_RXQ_IN_LABEL_LEN 4 7370 /* Desired instance. Must be set to a specific instance, which is a function 7371 * local queue index. 7372 */ 7373 #define MC_CMD_INIT_RXQ_IN_INSTANCE_OFST 12 7374 #define MC_CMD_INIT_RXQ_IN_INSTANCE_LEN 4 7375 /* There will be more flags here. */ 7376 #define MC_CMD_INIT_RXQ_IN_FLAGS_OFST 16 7377 #define MC_CMD_INIT_RXQ_IN_FLAGS_LEN 4 7378 #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_LBN 0 7379 #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_WIDTH 1 7380 #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_LBN 1 7381 #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_WIDTH 1 7382 #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_LBN 2 7383 #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_WIDTH 1 7384 #define MC_CMD_INIT_RXQ_IN_CRC_MODE_LBN 3 7385 #define MC_CMD_INIT_RXQ_IN_CRC_MODE_WIDTH 4 7386 #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_LBN 7 7387 #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_WIDTH 1 7388 #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_LBN 8 7389 #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_WIDTH 1 7390 #define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_LBN 9 7391 #define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_WIDTH 1 7392 #define MC_CMD_INIT_RXQ_IN_UNUSED_LBN 10 7393 #define MC_CMD_INIT_RXQ_IN_UNUSED_WIDTH 1 7394 /* Owner ID to use if in buffer mode (zero if physical) */ 7395 #define MC_CMD_INIT_RXQ_IN_OWNER_ID_OFST 20 7396 #define MC_CMD_INIT_RXQ_IN_OWNER_ID_LEN 4 7397 /* The port ID associated with the v-adaptor which should contain this DMAQ. */ 7398 #define MC_CMD_INIT_RXQ_IN_PORT_ID_OFST 24 7399 #define MC_CMD_INIT_RXQ_IN_PORT_ID_LEN 4 7400 /* 64-bit address of 4k of 4k-aligned host memory buffer */ 7401 #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_OFST 28 7402 #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LEN 8 7403 #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LO_OFST 28 7404 #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_HI_OFST 32 7405 #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MINNUM 1 7406 #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MAXNUM 28 7407 7408 /* MC_CMD_INIT_RXQ_EXT_IN msgrequest: Extended RXQ_INIT with additional mode 7409 * flags 7410 */ 7411 #define MC_CMD_INIT_RXQ_EXT_IN_LEN 544 7412 /* Size, in entries */ 7413 #define MC_CMD_INIT_RXQ_EXT_IN_SIZE_OFST 0 7414 #define MC_CMD_INIT_RXQ_EXT_IN_SIZE_LEN 4 7415 /* The EVQ to send events to. This is an index originally specified to 7416 * INIT_EVQ. If DMA_MODE == PACKED_STREAM this must be equal to INSTANCE. 7417 */ 7418 #define MC_CMD_INIT_RXQ_EXT_IN_TARGET_EVQ_OFST 4 7419 #define MC_CMD_INIT_RXQ_EXT_IN_TARGET_EVQ_LEN 4 7420 /* The value to put in the event data. Check hardware spec. for valid range. 7421 * This field is ignored if DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER or DMA_MODE 7422 * == PACKED_STREAM. 7423 */ 7424 #define MC_CMD_INIT_RXQ_EXT_IN_LABEL_OFST 8 7425 #define MC_CMD_INIT_RXQ_EXT_IN_LABEL_LEN 4 7426 /* Desired instance. Must be set to a specific instance, which is a function 7427 * local queue index. 7428 */ 7429 #define MC_CMD_INIT_RXQ_EXT_IN_INSTANCE_OFST 12 7430 #define MC_CMD_INIT_RXQ_EXT_IN_INSTANCE_LEN 4 7431 /* There will be more flags here. */ 7432 #define MC_CMD_INIT_RXQ_EXT_IN_FLAGS_OFST 16 7433 #define MC_CMD_INIT_RXQ_EXT_IN_FLAGS_LEN 4 7434 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_BUFF_MODE_LBN 0 7435 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_BUFF_MODE_WIDTH 1 7436 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_HDR_SPLIT_LBN 1 7437 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_HDR_SPLIT_WIDTH 1 7438 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_TIMESTAMP_LBN 2 7439 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_TIMESTAMP_WIDTH 1 7440 #define MC_CMD_INIT_RXQ_EXT_IN_CRC_MODE_LBN 3 7441 #define MC_CMD_INIT_RXQ_EXT_IN_CRC_MODE_WIDTH 4 7442 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_CHAIN_LBN 7 7443 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_CHAIN_WIDTH 1 7444 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_PREFIX_LBN 8 7445 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_PREFIX_WIDTH 1 7446 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_DISABLE_SCATTER_LBN 9 7447 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_DISABLE_SCATTER_WIDTH 1 7448 #define MC_CMD_INIT_RXQ_EXT_IN_DMA_MODE_LBN 10 7449 #define MC_CMD_INIT_RXQ_EXT_IN_DMA_MODE_WIDTH 4 7450 /* enum: One packet per descriptor (for normal networking) */ 7451 #define MC_CMD_INIT_RXQ_EXT_IN_SINGLE_PACKET 0x0 7452 /* enum: Pack multiple packets into large descriptors (for SolarCapture) */ 7453 #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM 0x1 7454 /* enum: Pack multiple packets into large descriptors using the format designed 7455 * to maximise packet rate. This mode uses 1 "bucket" per descriptor with 7456 * multiple fixed-size packet buffers within each bucket. For a full 7457 * description see SF-119419-TC. This mode is only supported by "dpdk" datapath 7458 * firmware. 7459 */ 7460 #define MC_CMD_INIT_RXQ_EXT_IN_EQUAL_STRIDE_SUPER_BUFFER 0x2 7461 /* enum: Deprecated name for EQUAL_STRIDE_SUPER_BUFFER. */ 7462 #define MC_CMD_INIT_RXQ_EXT_IN_EQUAL_STRIDE_PACKED_STREAM 0x2 7463 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_SNAPSHOT_MODE_LBN 14 7464 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_SNAPSHOT_MODE_WIDTH 1 7465 #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM_BUFF_SIZE_LBN 15 7466 #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM_BUFF_SIZE_WIDTH 3 7467 #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_1M 0x0 /* enum */ 7468 #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_512K 0x1 /* enum */ 7469 #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_256K 0x2 /* enum */ 7470 #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_128K 0x3 /* enum */ 7471 #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_64K 0x4 /* enum */ 7472 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_WANT_OUTER_CLASSES_LBN 18 7473 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_WANT_OUTER_CLASSES_WIDTH 1 7474 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_FORCE_EV_MERGING_LBN 19 7475 #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_FORCE_EV_MERGING_WIDTH 1 7476 /* Owner ID to use if in buffer mode (zero if physical) */ 7477 #define MC_CMD_INIT_RXQ_EXT_IN_OWNER_ID_OFST 20 7478 #define MC_CMD_INIT_RXQ_EXT_IN_OWNER_ID_LEN 4 7479 /* The port ID associated with the v-adaptor which should contain this DMAQ. */ 7480 #define MC_CMD_INIT_RXQ_EXT_IN_PORT_ID_OFST 24 7481 #define MC_CMD_INIT_RXQ_EXT_IN_PORT_ID_LEN 4 7482 /* 64-bit address of 4k of 4k-aligned host memory buffer */ 7483 #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_OFST 28 7484 #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LEN 8 7485 #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LO_OFST 28 7486 #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_HI_OFST 32 7487 #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_NUM 64 7488 /* Maximum length of packet to receive, if SNAPSHOT_MODE flag is set */ 7489 #define MC_CMD_INIT_RXQ_EXT_IN_SNAPSHOT_LENGTH_OFST 540 7490 #define MC_CMD_INIT_RXQ_EXT_IN_SNAPSHOT_LENGTH_LEN 4 7491 7492 /* MC_CMD_INIT_RXQ_V3_IN msgrequest */ 7493 #define MC_CMD_INIT_RXQ_V3_IN_LEN 560 7494 /* Size, in entries */ 7495 #define MC_CMD_INIT_RXQ_V3_IN_SIZE_OFST 0 7496 #define MC_CMD_INIT_RXQ_V3_IN_SIZE_LEN 4 7497 /* The EVQ to send events to. This is an index originally specified to 7498 * INIT_EVQ. If DMA_MODE == PACKED_STREAM this must be equal to INSTANCE. 7499 */ 7500 #define MC_CMD_INIT_RXQ_V3_IN_TARGET_EVQ_OFST 4 7501 #define MC_CMD_INIT_RXQ_V3_IN_TARGET_EVQ_LEN 4 7502 /* The value to put in the event data. Check hardware spec. for valid range. 7503 * This field is ignored if DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER or DMA_MODE 7504 * == PACKED_STREAM. 7505 */ 7506 #define MC_CMD_INIT_RXQ_V3_IN_LABEL_OFST 8 7507 #define MC_CMD_INIT_RXQ_V3_IN_LABEL_LEN 4 7508 /* Desired instance. Must be set to a specific instance, which is a function 7509 * local queue index. 7510 */ 7511 #define MC_CMD_INIT_RXQ_V3_IN_INSTANCE_OFST 12 7512 #define MC_CMD_INIT_RXQ_V3_IN_INSTANCE_LEN 4 7513 /* There will be more flags here. */ 7514 #define MC_CMD_INIT_RXQ_V3_IN_FLAGS_OFST 16 7515 #define MC_CMD_INIT_RXQ_V3_IN_FLAGS_LEN 4 7516 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_BUFF_MODE_LBN 0 7517 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_BUFF_MODE_WIDTH 1 7518 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_HDR_SPLIT_LBN 1 7519 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_HDR_SPLIT_WIDTH 1 7520 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_TIMESTAMP_LBN 2 7521 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_TIMESTAMP_WIDTH 1 7522 #define MC_CMD_INIT_RXQ_V3_IN_CRC_MODE_LBN 3 7523 #define MC_CMD_INIT_RXQ_V3_IN_CRC_MODE_WIDTH 4 7524 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_CHAIN_LBN 7 7525 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_CHAIN_WIDTH 1 7526 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_PREFIX_LBN 8 7527 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_PREFIX_WIDTH 1 7528 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_DISABLE_SCATTER_LBN 9 7529 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_DISABLE_SCATTER_WIDTH 1 7530 #define MC_CMD_INIT_RXQ_V3_IN_DMA_MODE_LBN 10 7531 #define MC_CMD_INIT_RXQ_V3_IN_DMA_MODE_WIDTH 4 7532 /* enum: One packet per descriptor (for normal networking) */ 7533 #define MC_CMD_INIT_RXQ_V3_IN_SINGLE_PACKET 0x0 7534 /* enum: Pack multiple packets into large descriptors (for SolarCapture) */ 7535 #define MC_CMD_INIT_RXQ_V3_IN_PACKED_STREAM 0x1 7536 /* enum: Pack multiple packets into large descriptors using the format designed 7537 * to maximise packet rate. This mode uses 1 "bucket" per descriptor with 7538 * multiple fixed-size packet buffers within each bucket. For a full 7539 * description see SF-119419-TC. This mode is only supported by "dpdk" datapath 7540 * firmware. 7541 */ 7542 #define MC_CMD_INIT_RXQ_V3_IN_EQUAL_STRIDE_SUPER_BUFFER 0x2 7543 /* enum: Deprecated name for EQUAL_STRIDE_SUPER_BUFFER. */ 7544 #define MC_CMD_INIT_RXQ_V3_IN_EQUAL_STRIDE_PACKED_STREAM 0x2 7545 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_SNAPSHOT_MODE_LBN 14 7546 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_SNAPSHOT_MODE_WIDTH 1 7547 #define MC_CMD_INIT_RXQ_V3_IN_PACKED_STREAM_BUFF_SIZE_LBN 15 7548 #define MC_CMD_INIT_RXQ_V3_IN_PACKED_STREAM_BUFF_SIZE_WIDTH 3 7549 #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_1M 0x0 /* enum */ 7550 #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_512K 0x1 /* enum */ 7551 #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_256K 0x2 /* enum */ 7552 #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_128K 0x3 /* enum */ 7553 #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_64K 0x4 /* enum */ 7554 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_WANT_OUTER_CLASSES_LBN 18 7555 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_WANT_OUTER_CLASSES_WIDTH 1 7556 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_FORCE_EV_MERGING_LBN 19 7557 #define MC_CMD_INIT_RXQ_V3_IN_FLAG_FORCE_EV_MERGING_WIDTH 1 7558 /* Owner ID to use if in buffer mode (zero if physical) */ 7559 #define MC_CMD_INIT_RXQ_V3_IN_OWNER_ID_OFST 20 7560 #define MC_CMD_INIT_RXQ_V3_IN_OWNER_ID_LEN 4 7561 /* The port ID associated with the v-adaptor which should contain this DMAQ. */ 7562 #define MC_CMD_INIT_RXQ_V3_IN_PORT_ID_OFST 24 7563 #define MC_CMD_INIT_RXQ_V3_IN_PORT_ID_LEN 4 7564 /* 64-bit address of 4k of 4k-aligned host memory buffer */ 7565 #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_OFST 28 7566 #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_LEN 8 7567 #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_LO_OFST 28 7568 #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_HI_OFST 32 7569 #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_NUM 64 7570 /* Maximum length of packet to receive, if SNAPSHOT_MODE flag is set */ 7571 #define MC_CMD_INIT_RXQ_V3_IN_SNAPSHOT_LENGTH_OFST 540 7572 #define MC_CMD_INIT_RXQ_V3_IN_SNAPSHOT_LENGTH_LEN 4 7573 /* The number of packet buffers that will be contained within each 7574 * EQUAL_STRIDE_SUPER_BUFFER format bucket supplied by the driver. This field 7575 * is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. 7576 */ 7577 #define MC_CMD_INIT_RXQ_V3_IN_ES_PACKET_BUFFERS_PER_BUCKET_OFST 544 7578 #define MC_CMD_INIT_RXQ_V3_IN_ES_PACKET_BUFFERS_PER_BUCKET_LEN 4 7579 /* The length in bytes of the area in each packet buffer that can be written to 7580 * by the adapter. This is used to store the packet prefix and the packet 7581 * payload. This length does not include any end padding added by the driver. 7582 * This field is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. 7583 */ 7584 #define MC_CMD_INIT_RXQ_V3_IN_ES_MAX_DMA_LEN_OFST 548 7585 #define MC_CMD_INIT_RXQ_V3_IN_ES_MAX_DMA_LEN_LEN 4 7586 /* The length in bytes of a single packet buffer within a 7587 * EQUAL_STRIDE_SUPER_BUFFER format bucket. This field is ignored unless 7588 * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. 7589 */ 7590 #define MC_CMD_INIT_RXQ_V3_IN_ES_PACKET_STRIDE_OFST 552 7591 #define MC_CMD_INIT_RXQ_V3_IN_ES_PACKET_STRIDE_LEN 4 7592 /* The maximum time in nanoseconds that the datapath will be backpressured if 7593 * there are no RX descriptors available. If the timeout is reached and there 7594 * are still no descriptors then the packet will be dropped. A timeout of 0 7595 * means the datapath will never be blocked. This field is ignored unless 7596 * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. 7597 */ 7598 #define MC_CMD_INIT_RXQ_V3_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_OFST 556 7599 #define MC_CMD_INIT_RXQ_V3_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_LEN 4 7600 7601 /* MC_CMD_INIT_RXQ_OUT msgresponse */ 7602 #define MC_CMD_INIT_RXQ_OUT_LEN 0 7603 7604 /* MC_CMD_INIT_RXQ_EXT_OUT msgresponse */ 7605 #define MC_CMD_INIT_RXQ_EXT_OUT_LEN 0 7606 7607 /* MC_CMD_INIT_RXQ_V3_OUT msgresponse */ 7608 #define MC_CMD_INIT_RXQ_V3_OUT_LEN 0 7609 7610 /***********************************/ 7611 /* MC_CMD_INIT_TXQ 7612 */ 7613 #define MC_CMD_INIT_TXQ 0x82 7614 #undef MC_CMD_0x82_PRIVILEGE_CTG 7615 7616 #define MC_CMD_0x82_PRIVILEGE_CTG SRIOV_CTG_GENERAL 7617 7618 /* MC_CMD_INIT_TXQ_IN msgrequest: Legacy INIT_TXQ request. Use extended version 7619 * in new code. 7620 */ 7621 #define MC_CMD_INIT_TXQ_IN_LENMIN 36 7622 #define MC_CMD_INIT_TXQ_IN_LENMAX 252 7623 #define MC_CMD_INIT_TXQ_IN_LEN(num) (28+8*(num)) 7624 /* Size, in entries */ 7625 #define MC_CMD_INIT_TXQ_IN_SIZE_OFST 0 7626 #define MC_CMD_INIT_TXQ_IN_SIZE_LEN 4 7627 /* The EVQ to send events to. This is an index originally specified to 7628 * INIT_EVQ. 7629 */ 7630 #define MC_CMD_INIT_TXQ_IN_TARGET_EVQ_OFST 4 7631 #define MC_CMD_INIT_TXQ_IN_TARGET_EVQ_LEN 4 7632 /* The value to put in the event data. Check hardware spec. for valid range. */ 7633 #define MC_CMD_INIT_TXQ_IN_LABEL_OFST 8 7634 #define MC_CMD_INIT_TXQ_IN_LABEL_LEN 4 7635 /* Desired instance. Must be set to a specific instance, which is a function 7636 * local queue index. 7637 */ 7638 #define MC_CMD_INIT_TXQ_IN_INSTANCE_OFST 12 7639 #define MC_CMD_INIT_TXQ_IN_INSTANCE_LEN 4 7640 /* There will be more flags here. */ 7641 #define MC_CMD_INIT_TXQ_IN_FLAGS_OFST 16 7642 #define MC_CMD_INIT_TXQ_IN_FLAGS_LEN 4 7643 #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_LBN 0 7644 #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_WIDTH 1 7645 #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_LBN 1 7646 #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_WIDTH 1 7647 #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_LBN 2 7648 #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_WIDTH 1 7649 #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_LBN 3 7650 #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_WIDTH 1 7651 #define MC_CMD_INIT_TXQ_IN_CRC_MODE_LBN 4 7652 #define MC_CMD_INIT_TXQ_IN_CRC_MODE_WIDTH 4 7653 #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_LBN 8 7654 #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_WIDTH 1 7655 #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_LBN 9 7656 #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_WIDTH 1 7657 #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_IP_CSUM_EN_LBN 10 7658 #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_IP_CSUM_EN_WIDTH 1 7659 #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_TCP_CSUM_EN_LBN 11 7660 #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_TCP_CSUM_EN_WIDTH 1 7661 /* Owner ID to use if in buffer mode (zero if physical) */ 7662 #define MC_CMD_INIT_TXQ_IN_OWNER_ID_OFST 20 7663 #define MC_CMD_INIT_TXQ_IN_OWNER_ID_LEN 4 7664 /* The port ID associated with the v-adaptor which should contain this DMAQ. */ 7665 #define MC_CMD_INIT_TXQ_IN_PORT_ID_OFST 24 7666 #define MC_CMD_INIT_TXQ_IN_PORT_ID_LEN 4 7667 /* 64-bit address of 4k of 4k-aligned host memory buffer */ 7668 #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_OFST 28 7669 #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LEN 8 7670 #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LO_OFST 28 7671 #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_HI_OFST 32 7672 #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MINNUM 1 7673 #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MAXNUM 28 7674 7675 /* MC_CMD_INIT_TXQ_EXT_IN msgrequest: Extended INIT_TXQ with additional mode 7676 * flags 7677 */ 7678 #define MC_CMD_INIT_TXQ_EXT_IN_LEN 544 7679 /* Size, in entries */ 7680 #define MC_CMD_INIT_TXQ_EXT_IN_SIZE_OFST 0 7681 #define MC_CMD_INIT_TXQ_EXT_IN_SIZE_LEN 4 7682 /* The EVQ to send events to. This is an index originally specified to 7683 * INIT_EVQ. 7684 */ 7685 #define MC_CMD_INIT_TXQ_EXT_IN_TARGET_EVQ_OFST 4 7686 #define MC_CMD_INIT_TXQ_EXT_IN_TARGET_EVQ_LEN 4 7687 /* The value to put in the event data. Check hardware spec. for valid range. */ 7688 #define MC_CMD_INIT_TXQ_EXT_IN_LABEL_OFST 8 7689 #define MC_CMD_INIT_TXQ_EXT_IN_LABEL_LEN 4 7690 /* Desired instance. Must be set to a specific instance, which is a function 7691 * local queue index. 7692 */ 7693 #define MC_CMD_INIT_TXQ_EXT_IN_INSTANCE_OFST 12 7694 #define MC_CMD_INIT_TXQ_EXT_IN_INSTANCE_LEN 4 7695 /* There will be more flags here. */ 7696 #define MC_CMD_INIT_TXQ_EXT_IN_FLAGS_OFST 16 7697 #define MC_CMD_INIT_TXQ_EXT_IN_FLAGS_LEN 4 7698 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_BUFF_MODE_LBN 0 7699 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_BUFF_MODE_WIDTH 1 7700 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_IP_CSUM_DIS_LBN 1 7701 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_IP_CSUM_DIS_WIDTH 1 7702 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_CSUM_DIS_LBN 2 7703 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_CSUM_DIS_WIDTH 1 7704 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_UDP_ONLY_LBN 3 7705 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_UDP_ONLY_WIDTH 1 7706 #define MC_CMD_INIT_TXQ_EXT_IN_CRC_MODE_LBN 4 7707 #define MC_CMD_INIT_TXQ_EXT_IN_CRC_MODE_WIDTH 4 7708 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TIMESTAMP_LBN 8 7709 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TIMESTAMP_WIDTH 1 7710 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_PACER_BYPASS_LBN 9 7711 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_PACER_BYPASS_WIDTH 1 7712 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_IP_CSUM_EN_LBN 10 7713 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_IP_CSUM_EN_WIDTH 1 7714 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_TCP_CSUM_EN_LBN 11 7715 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_TCP_CSUM_EN_WIDTH 1 7716 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TSOV2_EN_LBN 12 7717 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TSOV2_EN_WIDTH 1 7718 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_LBN 13 7719 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_WIDTH 1 7720 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_UTHRESH_LBN 14 7721 #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_UTHRESH_WIDTH 1 7722 /* Owner ID to use if in buffer mode (zero if physical) */ 7723 #define MC_CMD_INIT_TXQ_EXT_IN_OWNER_ID_OFST 20 7724 #define MC_CMD_INIT_TXQ_EXT_IN_OWNER_ID_LEN 4 7725 /* The port ID associated with the v-adaptor which should contain this DMAQ. */ 7726 #define MC_CMD_INIT_TXQ_EXT_IN_PORT_ID_OFST 24 7727 #define MC_CMD_INIT_TXQ_EXT_IN_PORT_ID_LEN 4 7728 /* 64-bit address of 4k of 4k-aligned host memory buffer */ 7729 #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_OFST 28 7730 #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LEN 8 7731 #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LO_OFST 28 7732 #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_HI_OFST 32 7733 #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_MINNUM 1 7734 #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_MAXNUM 64 7735 /* Flags related to Qbb flow control mode. */ 7736 #define MC_CMD_INIT_TXQ_EXT_IN_QBB_FLAGS_OFST 540 7737 #define MC_CMD_INIT_TXQ_EXT_IN_QBB_FLAGS_LEN 4 7738 #define MC_CMD_INIT_TXQ_EXT_IN_QBB_ENABLE_LBN 0 7739 #define MC_CMD_INIT_TXQ_EXT_IN_QBB_ENABLE_WIDTH 1 7740 #define MC_CMD_INIT_TXQ_EXT_IN_QBB_PRIORITY_LBN 1 7741 #define MC_CMD_INIT_TXQ_EXT_IN_QBB_PRIORITY_WIDTH 3 7742 7743 /* MC_CMD_INIT_TXQ_OUT msgresponse */ 7744 #define MC_CMD_INIT_TXQ_OUT_LEN 0 7745 7746 /***********************************/ 7747 /* MC_CMD_FINI_EVQ 7748 * Teardown an EVQ. 7749 * 7750 * All DMAQs or EVQs that point to the EVQ to tear down must be torn down first 7751 * or the operation will fail with EBUSY 7752 */ 7753 #define MC_CMD_FINI_EVQ 0x83 7754 #undef MC_CMD_0x83_PRIVILEGE_CTG 7755 7756 #define MC_CMD_0x83_PRIVILEGE_CTG SRIOV_CTG_GENERAL 7757 7758 /* MC_CMD_FINI_EVQ_IN msgrequest */ 7759 #define MC_CMD_FINI_EVQ_IN_LEN 4 7760 /* Instance of EVQ to destroy. Should be the same instance as that previously 7761 * passed to INIT_EVQ 7762 */ 7763 #define MC_CMD_FINI_EVQ_IN_INSTANCE_OFST 0 7764 #define MC_CMD_FINI_EVQ_IN_INSTANCE_LEN 4 7765 7766 /* MC_CMD_FINI_EVQ_OUT msgresponse */ 7767 #define MC_CMD_FINI_EVQ_OUT_LEN 0 7768 7769 /***********************************/ 7770 /* MC_CMD_FINI_RXQ 7771 * Teardown a RXQ. 7772 */ 7773 #define MC_CMD_FINI_RXQ 0x84 7774 #undef MC_CMD_0x84_PRIVILEGE_CTG 7775 7776 #define MC_CMD_0x84_PRIVILEGE_CTG SRIOV_CTG_GENERAL 7777 7778 /* MC_CMD_FINI_RXQ_IN msgrequest */ 7779 #define MC_CMD_FINI_RXQ_IN_LEN 4 7780 /* Instance of RXQ to destroy */ 7781 #define MC_CMD_FINI_RXQ_IN_INSTANCE_OFST 0 7782 #define MC_CMD_FINI_RXQ_IN_INSTANCE_LEN 4 7783 7784 /* MC_CMD_FINI_RXQ_OUT msgresponse */ 7785 #define MC_CMD_FINI_RXQ_OUT_LEN 0 7786 7787 /***********************************/ 7788 /* MC_CMD_FINI_TXQ 7789 * Teardown a TXQ. 7790 */ 7791 #define MC_CMD_FINI_TXQ 0x85 7792 #undef MC_CMD_0x85_PRIVILEGE_CTG 7793 7794 #define MC_CMD_0x85_PRIVILEGE_CTG SRIOV_CTG_GENERAL 7795 7796 /* MC_CMD_FINI_TXQ_IN msgrequest */ 7797 #define MC_CMD_FINI_TXQ_IN_LEN 4 7798 /* Instance of TXQ to destroy */ 7799 #define MC_CMD_FINI_TXQ_IN_INSTANCE_OFST 0 7800 #define MC_CMD_FINI_TXQ_IN_INSTANCE_LEN 4 7801 7802 /* MC_CMD_FINI_TXQ_OUT msgresponse */ 7803 #define MC_CMD_FINI_TXQ_OUT_LEN 0 7804 7805 /***********************************/ 7806 /* MC_CMD_DRIVER_EVENT 7807 * Generate an event on an EVQ belonging to the function issuing the command. 7808 */ 7809 #define MC_CMD_DRIVER_EVENT 0x86 7810 #undef MC_CMD_0x86_PRIVILEGE_CTG 7811 7812 #define MC_CMD_0x86_PRIVILEGE_CTG SRIOV_CTG_GENERAL 7813 7814 /* MC_CMD_DRIVER_EVENT_IN msgrequest */ 7815 #define MC_CMD_DRIVER_EVENT_IN_LEN 12 7816 /* Handle of target EVQ */ 7817 #define MC_CMD_DRIVER_EVENT_IN_EVQ_OFST 0 7818 #define MC_CMD_DRIVER_EVENT_IN_EVQ_LEN 4 7819 /* Bits 0 - 63 of event */ 7820 #define MC_CMD_DRIVER_EVENT_IN_DATA_OFST 4 7821 #define MC_CMD_DRIVER_EVENT_IN_DATA_LEN 8 7822 #define MC_CMD_DRIVER_EVENT_IN_DATA_LO_OFST 4 7823 #define MC_CMD_DRIVER_EVENT_IN_DATA_HI_OFST 8 7824 7825 /* MC_CMD_DRIVER_EVENT_OUT msgresponse */ 7826 #define MC_CMD_DRIVER_EVENT_OUT_LEN 0 7827 7828 /***********************************/ 7829 /* MC_CMD_PROXY_CMD 7830 * Execute an arbitrary MCDI command on behalf of a different function, subject 7831 * to security restrictions. The command to be proxied follows immediately 7832 * afterward in the host buffer (or on the UART). This command supercedes 7833 * MC_CMD_SET_FUNC, which remains available for Siena but now deprecated. 7834 */ 7835 #define MC_CMD_PROXY_CMD 0x5b 7836 #undef MC_CMD_0x5b_PRIVILEGE_CTG 7837 7838 #define MC_CMD_0x5b_PRIVILEGE_CTG SRIOV_CTG_ADMIN 7839 7840 /* MC_CMD_PROXY_CMD_IN msgrequest */ 7841 #define MC_CMD_PROXY_CMD_IN_LEN 4 7842 /* The handle of the target function. */ 7843 #define MC_CMD_PROXY_CMD_IN_TARGET_OFST 0 7844 #define MC_CMD_PROXY_CMD_IN_TARGET_LEN 4 7845 #define MC_CMD_PROXY_CMD_IN_TARGET_PF_LBN 0 7846 #define MC_CMD_PROXY_CMD_IN_TARGET_PF_WIDTH 16 7847 #define MC_CMD_PROXY_CMD_IN_TARGET_VF_LBN 16 7848 #define MC_CMD_PROXY_CMD_IN_TARGET_VF_WIDTH 16 7849 #define MC_CMD_PROXY_CMD_IN_VF_NULL 0xffff /* enum */ 7850 7851 /* MC_CMD_PROXY_CMD_OUT msgresponse */ 7852 #define MC_CMD_PROXY_CMD_OUT_LEN 0 7853 7854 /* MC_PROXY_STATUS_BUFFER structuredef: Host memory status buffer used to 7855 * manage proxied requests 7856 */ 7857 #define MC_PROXY_STATUS_BUFFER_LEN 16 7858 /* Handle allocated by the firmware for this proxy transaction */ 7859 #define MC_PROXY_STATUS_BUFFER_HANDLE_OFST 0 7860 #define MC_PROXY_STATUS_BUFFER_HANDLE_LEN 4 7861 /* enum: An invalid handle. */ 7862 #define MC_PROXY_STATUS_BUFFER_HANDLE_INVALID 0x0 7863 #define MC_PROXY_STATUS_BUFFER_HANDLE_LBN 0 7864 #define MC_PROXY_STATUS_BUFFER_HANDLE_WIDTH 32 7865 /* The requesting physical function number */ 7866 #define MC_PROXY_STATUS_BUFFER_PF_OFST 4 7867 #define MC_PROXY_STATUS_BUFFER_PF_LEN 2 7868 #define MC_PROXY_STATUS_BUFFER_PF_LBN 32 7869 #define MC_PROXY_STATUS_BUFFER_PF_WIDTH 16 7870 /* The requesting virtual function number. Set to VF_NULL if the target is a 7871 * PF. 7872 */ 7873 #define MC_PROXY_STATUS_BUFFER_VF_OFST 6 7874 #define MC_PROXY_STATUS_BUFFER_VF_LEN 2 7875 #define MC_PROXY_STATUS_BUFFER_VF_LBN 48 7876 #define MC_PROXY_STATUS_BUFFER_VF_WIDTH 16 7877 /* The target function RID. */ 7878 #define MC_PROXY_STATUS_BUFFER_RID_OFST 8 7879 #define MC_PROXY_STATUS_BUFFER_RID_LEN 2 7880 #define MC_PROXY_STATUS_BUFFER_RID_LBN 64 7881 #define MC_PROXY_STATUS_BUFFER_RID_WIDTH 16 7882 /* The status of the proxy as described in MC_CMD_PROXY_COMPLETE. */ 7883 #define MC_PROXY_STATUS_BUFFER_STATUS_OFST 10 7884 #define MC_PROXY_STATUS_BUFFER_STATUS_LEN 2 7885 #define MC_PROXY_STATUS_BUFFER_STATUS_LBN 80 7886 #define MC_PROXY_STATUS_BUFFER_STATUS_WIDTH 16 7887 /* If a request is authorized rather than carried out by the host, this is the 7888 * elevated privilege mask granted to the requesting function. 7889 */ 7890 #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_OFST 12 7891 #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_LEN 4 7892 #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_LBN 96 7893 #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_WIDTH 32 7894 7895 /***********************************/ 7896 /* MC_CMD_PROXY_CONFIGURE 7897 * Enable/disable authorization of MCDI requests from unprivileged functions by 7898 * a designated admin function 7899 */ 7900 #define MC_CMD_PROXY_CONFIGURE 0x58 7901 #undef MC_CMD_0x58_PRIVILEGE_CTG 7902 7903 #define MC_CMD_0x58_PRIVILEGE_CTG SRIOV_CTG_ADMIN 7904 7905 /* MC_CMD_PROXY_CONFIGURE_IN msgrequest */ 7906 #define MC_CMD_PROXY_CONFIGURE_IN_LEN 108 7907 #define MC_CMD_PROXY_CONFIGURE_IN_FLAGS_OFST 0 7908 #define MC_CMD_PROXY_CONFIGURE_IN_FLAGS_LEN 4 7909 #define MC_CMD_PROXY_CONFIGURE_IN_ENABLE_LBN 0 7910 #define MC_CMD_PROXY_CONFIGURE_IN_ENABLE_WIDTH 1 7911 /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS 7912 * of blocks, each of the size REQUEST_BLOCK_SIZE. 7913 */ 7914 #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_OFST 4 7915 #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LEN 8 7916 #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LO_OFST 4 7917 #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_HI_OFST 8 7918 /* Must be a power of 2 */ 7919 #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BLOCK_SIZE_OFST 12 7920 #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BLOCK_SIZE_LEN 4 7921 /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS 7922 * of blocks, each of the size REPLY_BLOCK_SIZE. 7923 */ 7924 #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_OFST 16 7925 #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LEN 8 7926 #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LO_OFST 16 7927 #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_HI_OFST 20 7928 /* Must be a power of 2 */ 7929 #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BLOCK_SIZE_OFST 24 7930 #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BLOCK_SIZE_LEN 4 7931 /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS 7932 * of blocks, each of the size STATUS_BLOCK_SIZE. This buffer is only needed if 7933 * host intends to complete proxied operations by using MC_CMD_PROXY_CMD. 7934 */ 7935 #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_OFST 28 7936 #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LEN 8 7937 #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LO_OFST 28 7938 #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_HI_OFST 32 7939 /* Must be a power of 2, or zero if this buffer is not provided */ 7940 #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BLOCK_SIZE_OFST 36 7941 #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BLOCK_SIZE_LEN 4 7942 /* Applies to all three buffers */ 7943 #define MC_CMD_PROXY_CONFIGURE_IN_NUM_BLOCKS_OFST 40 7944 #define MC_CMD_PROXY_CONFIGURE_IN_NUM_BLOCKS_LEN 4 7945 /* A bit mask defining which MCDI operations may be proxied */ 7946 #define MC_CMD_PROXY_CONFIGURE_IN_ALLOWED_MCDI_MASK_OFST 44 7947 #define MC_CMD_PROXY_CONFIGURE_IN_ALLOWED_MCDI_MASK_LEN 64 7948 7949 /* MC_CMD_PROXY_CONFIGURE_EXT_IN msgrequest */ 7950 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_LEN 112 7951 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_FLAGS_OFST 0 7952 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_FLAGS_LEN 4 7953 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ENABLE_LBN 0 7954 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ENABLE_WIDTH 1 7955 /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS 7956 * of blocks, each of the size REQUEST_BLOCK_SIZE. 7957 */ 7958 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_OFST 4 7959 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LEN 8 7960 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LO_OFST 4 7961 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_HI_OFST 8 7962 /* Must be a power of 2 */ 7963 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BLOCK_SIZE_OFST 12 7964 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BLOCK_SIZE_LEN 4 7965 /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS 7966 * of blocks, each of the size REPLY_BLOCK_SIZE. 7967 */ 7968 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_OFST 16 7969 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LEN 8 7970 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LO_OFST 16 7971 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_HI_OFST 20 7972 /* Must be a power of 2 */ 7973 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BLOCK_SIZE_OFST 24 7974 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BLOCK_SIZE_LEN 4 7975 /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS 7976 * of blocks, each of the size STATUS_BLOCK_SIZE. This buffer is only needed if 7977 * host intends to complete proxied operations by using MC_CMD_PROXY_CMD. 7978 */ 7979 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_OFST 28 7980 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LEN 8 7981 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LO_OFST 28 7982 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_HI_OFST 32 7983 /* Must be a power of 2, or zero if this buffer is not provided */ 7984 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BLOCK_SIZE_OFST 36 7985 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BLOCK_SIZE_LEN 4 7986 /* Applies to all three buffers */ 7987 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_NUM_BLOCKS_OFST 40 7988 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_NUM_BLOCKS_LEN 4 7989 /* A bit mask defining which MCDI operations may be proxied */ 7990 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ALLOWED_MCDI_MASK_OFST 44 7991 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ALLOWED_MCDI_MASK_LEN 64 7992 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_RESERVED_OFST 108 7993 #define MC_CMD_PROXY_CONFIGURE_EXT_IN_RESERVED_LEN 4 7994 7995 /* MC_CMD_PROXY_CONFIGURE_OUT msgresponse */ 7996 #define MC_CMD_PROXY_CONFIGURE_OUT_LEN 0 7997 7998 /***********************************/ 7999 /* MC_CMD_PROXY_COMPLETE 8000 * Tells FW that a requested proxy operation has either been completed (by 8001 * using MC_CMD_PROXY_CMD) or authorized/declined. May only be sent by the 8002 * function that enabled proxying/authorization (by using 8003 * MC_CMD_PROXY_CONFIGURE). 8004 */ 8005 #define MC_CMD_PROXY_COMPLETE 0x5f 8006 #undef MC_CMD_0x5f_PRIVILEGE_CTG 8007 8008 #define MC_CMD_0x5f_PRIVILEGE_CTG SRIOV_CTG_ADMIN 8009 8010 /* MC_CMD_PROXY_COMPLETE_IN msgrequest */ 8011 #define MC_CMD_PROXY_COMPLETE_IN_LEN 12 8012 #define MC_CMD_PROXY_COMPLETE_IN_BLOCK_INDEX_OFST 0 8013 #define MC_CMD_PROXY_COMPLETE_IN_BLOCK_INDEX_LEN 4 8014 #define MC_CMD_PROXY_COMPLETE_IN_STATUS_OFST 4 8015 #define MC_CMD_PROXY_COMPLETE_IN_STATUS_LEN 4 8016 /* enum: The operation has been completed by using MC_CMD_PROXY_CMD, the reply 8017 * is stored in the REPLY_BUFF. 8018 */ 8019 #define MC_CMD_PROXY_COMPLETE_IN_COMPLETE 0x0 8020 /* enum: The operation has been authorized. The originating function may now 8021 * try again. 8022 */ 8023 #define MC_CMD_PROXY_COMPLETE_IN_AUTHORIZED 0x1 8024 /* enum: The operation has been declined. */ 8025 #define MC_CMD_PROXY_COMPLETE_IN_DECLINED 0x2 8026 /* enum: The authorization failed because the relevant application did not 8027 * respond in time. 8028 */ 8029 #define MC_CMD_PROXY_COMPLETE_IN_TIMEDOUT 0x3 8030 #define MC_CMD_PROXY_COMPLETE_IN_HANDLE_OFST 8 8031 #define MC_CMD_PROXY_COMPLETE_IN_HANDLE_LEN 4 8032 8033 /* MC_CMD_PROXY_COMPLETE_OUT msgresponse */ 8034 #define MC_CMD_PROXY_COMPLETE_OUT_LEN 0 8035 8036 /***********************************/ 8037 /* MC_CMD_ALLOC_BUFTBL_CHUNK 8038 * Allocate a set of buffer table entries using the specified owner ID. This 8039 * operation allocates the required buffer table entries (and fails if it 8040 * cannot do so). The buffer table entries will initially be zeroed. 8041 */ 8042 #define MC_CMD_ALLOC_BUFTBL_CHUNK 0x87 8043 #undef MC_CMD_0x87_PRIVILEGE_CTG 8044 8045 #define MC_CMD_0x87_PRIVILEGE_CTG SRIOV_CTG_ONLOAD 8046 8047 /* MC_CMD_ALLOC_BUFTBL_CHUNK_IN msgrequest */ 8048 #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_LEN 8 8049 /* Owner ID to use */ 8050 #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_OWNER_OFST 0 8051 #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_OWNER_LEN 4 8052 /* Size of buffer table pages to use, in bytes (note that only a few values are 8053 * legal on any specific hardware). 8054 */ 8055 #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_PAGE_SIZE_OFST 4 8056 #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_PAGE_SIZE_LEN 4 8057 8058 /* MC_CMD_ALLOC_BUFTBL_CHUNK_OUT msgresponse */ 8059 #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_LEN 12 8060 #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_HANDLE_OFST 0 8061 #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_HANDLE_LEN 4 8062 #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_NUMENTRIES_OFST 4 8063 #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_NUMENTRIES_LEN 4 8064 /* Buffer table IDs for use in DMA descriptors. */ 8065 #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_ID_OFST 8 8066 #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_ID_LEN 4 8067 8068 /***********************************/ 8069 /* MC_CMD_PROGRAM_BUFTBL_ENTRIES 8070 * Reprogram a set of buffer table entries in the specified chunk. 8071 */ 8072 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES 0x88 8073 #undef MC_CMD_0x88_PRIVILEGE_CTG 8074 8075 #define MC_CMD_0x88_PRIVILEGE_CTG SRIOV_CTG_ONLOAD 8076 8077 /* MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN msgrequest */ 8078 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMIN 20 8079 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMAX 268 8080 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LEN(num) (12+8*(num)) 8081 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_HANDLE_OFST 0 8082 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_HANDLE_LEN 4 8083 /* ID */ 8084 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_FIRSTID_OFST 4 8085 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_FIRSTID_LEN 4 8086 /* Num entries */ 8087 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 8 8088 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_NUMENTRIES_LEN 4 8089 /* Buffer table entry address */ 8090 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_OFST 12 8091 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LEN 8 8092 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LO_OFST 12 8093 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_HI_OFST 16 8094 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MINNUM 1 8095 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MAXNUM 32 8096 8097 /* MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT msgresponse */ 8098 #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT_LEN 0 8099 8100 /***********************************/ 8101 /* MC_CMD_FREE_BUFTBL_CHUNK 8102 */ 8103 #define MC_CMD_FREE_BUFTBL_CHUNK 0x89 8104 #undef MC_CMD_0x89_PRIVILEGE_CTG 8105 8106 #define MC_CMD_0x89_PRIVILEGE_CTG SRIOV_CTG_ONLOAD 8107 8108 /* MC_CMD_FREE_BUFTBL_CHUNK_IN msgrequest */ 8109 #define MC_CMD_FREE_BUFTBL_CHUNK_IN_LEN 4 8110 #define MC_CMD_FREE_BUFTBL_CHUNK_IN_HANDLE_OFST 0 8111 #define MC_CMD_FREE_BUFTBL_CHUNK_IN_HANDLE_LEN 4 8112 8113 /* MC_CMD_FREE_BUFTBL_CHUNK_OUT msgresponse */ 8114 #define MC_CMD_FREE_BUFTBL_CHUNK_OUT_LEN 0 8115 8116 /***********************************/ 8117 /* MC_CMD_FILTER_OP 8118 * Multiplexed MCDI call for filter operations 8119 */ 8120 #define MC_CMD_FILTER_OP 0x8a 8121 #undef MC_CMD_0x8a_PRIVILEGE_CTG 8122 8123 #define MC_CMD_0x8a_PRIVILEGE_CTG SRIOV_CTG_GENERAL 8124 8125 /* MC_CMD_FILTER_OP_IN msgrequest */ 8126 #define MC_CMD_FILTER_OP_IN_LEN 108 8127 /* identifies the type of operation requested */ 8128 #define MC_CMD_FILTER_OP_IN_OP_OFST 0 8129 #define MC_CMD_FILTER_OP_IN_OP_LEN 4 8130 /* enum: single-recipient filter insert */ 8131 #define MC_CMD_FILTER_OP_IN_OP_INSERT 0x0 8132 /* enum: single-recipient filter remove */ 8133 #define MC_CMD_FILTER_OP_IN_OP_REMOVE 0x1 8134 /* enum: multi-recipient filter subscribe */ 8135 #define MC_CMD_FILTER_OP_IN_OP_SUBSCRIBE 0x2 8136 /* enum: multi-recipient filter unsubscribe */ 8137 #define MC_CMD_FILTER_OP_IN_OP_UNSUBSCRIBE 0x3 8138 /* enum: replace one recipient with another (warning - the filter handle may 8139 * change) 8140 */ 8141 #define MC_CMD_FILTER_OP_IN_OP_REPLACE 0x4 8142 /* filter handle (for remove / unsubscribe operations) */ 8143 #define MC_CMD_FILTER_OP_IN_HANDLE_OFST 4 8144 #define MC_CMD_FILTER_OP_IN_HANDLE_LEN 8 8145 #define MC_CMD_FILTER_OP_IN_HANDLE_LO_OFST 4 8146 #define MC_CMD_FILTER_OP_IN_HANDLE_HI_OFST 8 8147 /* The port ID associated with the v-adaptor which should contain this filter. 8148 */ 8149 #define MC_CMD_FILTER_OP_IN_PORT_ID_OFST 12 8150 #define MC_CMD_FILTER_OP_IN_PORT_ID_LEN 4 8151 /* fields to include in match criteria */ 8152 #define MC_CMD_FILTER_OP_IN_MATCH_FIELDS_OFST 16 8153 #define MC_CMD_FILTER_OP_IN_MATCH_FIELDS_LEN 4 8154 #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_LBN 0 8155 #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_WIDTH 1 8156 #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_LBN 1 8157 #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_WIDTH 1 8158 #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_LBN 2 8159 #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_WIDTH 1 8160 #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_LBN 3 8161 #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_WIDTH 1 8162 #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_LBN 4 8163 #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_WIDTH 1 8164 #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_LBN 5 8165 #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_WIDTH 1 8166 #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_LBN 6 8167 #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_WIDTH 1 8168 #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_LBN 7 8169 #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_WIDTH 1 8170 #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_LBN 8 8171 #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_WIDTH 1 8172 #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_LBN 9 8173 #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_WIDTH 1 8174 #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_LBN 10 8175 #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_WIDTH 1 8176 #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_LBN 11 8177 #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_WIDTH 1 8178 #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30 8179 #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1 8180 #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31 8181 #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1 8182 /* receive destination */ 8183 #define MC_CMD_FILTER_OP_IN_RX_DEST_OFST 20 8184 #define MC_CMD_FILTER_OP_IN_RX_DEST_LEN 4 8185 /* enum: drop packets */ 8186 #define MC_CMD_FILTER_OP_IN_RX_DEST_DROP 0x0 8187 /* enum: receive to host */ 8188 #define MC_CMD_FILTER_OP_IN_RX_DEST_HOST 0x1 8189 /* enum: receive to MC */ 8190 #define MC_CMD_FILTER_OP_IN_RX_DEST_MC 0x2 8191 /* enum: loop back to TXDP 0 */ 8192 #define MC_CMD_FILTER_OP_IN_RX_DEST_TX0 0x3 8193 /* enum: loop back to TXDP 1 */ 8194 #define MC_CMD_FILTER_OP_IN_RX_DEST_TX1 0x4 8195 /* receive queue handle (for multiple queue modes, this is the base queue) */ 8196 #define MC_CMD_FILTER_OP_IN_RX_QUEUE_OFST 24 8197 #define MC_CMD_FILTER_OP_IN_RX_QUEUE_LEN 4 8198 /* receive mode */ 8199 #define MC_CMD_FILTER_OP_IN_RX_MODE_OFST 28 8200 #define MC_CMD_FILTER_OP_IN_RX_MODE_LEN 4 8201 /* enum: receive to just the specified queue */ 8202 #define MC_CMD_FILTER_OP_IN_RX_MODE_SIMPLE 0x0 8203 /* enum: receive to multiple queues using RSS context */ 8204 #define MC_CMD_FILTER_OP_IN_RX_MODE_RSS 0x1 8205 /* enum: receive to multiple queues using .1p mapping */ 8206 #define MC_CMD_FILTER_OP_IN_RX_MODE_DOT1P_MAPPING 0x2 8207 /* enum: install a filter entry that will never match; for test purposes only 8208 */ 8209 #define MC_CMD_FILTER_OP_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000 8210 /* RSS context (for RX_MODE_RSS) or .1p mapping handle (for 8211 * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or 8212 * MC_CMD_DOT1P_MAPPING_ALLOC. 8213 */ 8214 #define MC_CMD_FILTER_OP_IN_RX_CONTEXT_OFST 32 8215 #define MC_CMD_FILTER_OP_IN_RX_CONTEXT_LEN 4 8216 /* transmit domain (reserved; set to 0) */ 8217 #define MC_CMD_FILTER_OP_IN_TX_DOMAIN_OFST 36 8218 #define MC_CMD_FILTER_OP_IN_TX_DOMAIN_LEN 4 8219 /* transmit destination (either set the MAC and/or PM bits for explicit 8220 * control, or set this field to TX_DEST_DEFAULT for sensible default 8221 * behaviour) 8222 */ 8223 #define MC_CMD_FILTER_OP_IN_TX_DEST_OFST 40 8224 #define MC_CMD_FILTER_OP_IN_TX_DEST_LEN 4 8225 /* enum: request default behaviour (based on filter type) */ 8226 #define MC_CMD_FILTER_OP_IN_TX_DEST_DEFAULT 0xffffffff 8227 #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_LBN 0 8228 #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_WIDTH 1 8229 #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_LBN 1 8230 #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_WIDTH 1 8231 /* source MAC address to match (as bytes in network order) */ 8232 #define MC_CMD_FILTER_OP_IN_SRC_MAC_OFST 44 8233 #define MC_CMD_FILTER_OP_IN_SRC_MAC_LEN 6 8234 /* source port to match (as bytes in network order) */ 8235 #define MC_CMD_FILTER_OP_IN_SRC_PORT_OFST 50 8236 #define MC_CMD_FILTER_OP_IN_SRC_PORT_LEN 2 8237 /* destination MAC address to match (as bytes in network order) */ 8238 #define MC_CMD_FILTER_OP_IN_DST_MAC_OFST 52 8239 #define MC_CMD_FILTER_OP_IN_DST_MAC_LEN 6 8240 /* destination port to match (as bytes in network order) */ 8241 #define MC_CMD_FILTER_OP_IN_DST_PORT_OFST 58 8242 #define MC_CMD_FILTER_OP_IN_DST_PORT_LEN 2 8243 /* Ethernet type to match (as bytes in network order) */ 8244 #define MC_CMD_FILTER_OP_IN_ETHER_TYPE_OFST 60 8245 #define MC_CMD_FILTER_OP_IN_ETHER_TYPE_LEN 2 8246 /* Inner VLAN tag to match (as bytes in network order) */ 8247 #define MC_CMD_FILTER_OP_IN_INNER_VLAN_OFST 62 8248 #define MC_CMD_FILTER_OP_IN_INNER_VLAN_LEN 2 8249 /* Outer VLAN tag to match (as bytes in network order) */ 8250 #define MC_CMD_FILTER_OP_IN_OUTER_VLAN_OFST 64 8251 #define MC_CMD_FILTER_OP_IN_OUTER_VLAN_LEN 2 8252 /* IP protocol to match (in low byte; set high byte to 0) */ 8253 #define MC_CMD_FILTER_OP_IN_IP_PROTO_OFST 66 8254 #define MC_CMD_FILTER_OP_IN_IP_PROTO_LEN 2 8255 /* Firmware defined register 0 to match (reserved; set to 0) */ 8256 #define MC_CMD_FILTER_OP_IN_FWDEF0_OFST 68 8257 #define MC_CMD_FILTER_OP_IN_FWDEF0_LEN 4 8258 /* Firmware defined register 1 to match (reserved; set to 0) */ 8259 #define MC_CMD_FILTER_OP_IN_FWDEF1_OFST 72 8260 #define MC_CMD_FILTER_OP_IN_FWDEF1_LEN 4 8261 /* source IP address to match (as bytes in network order; set last 12 bytes to 8262 * 0 for IPv4 address) 8263 */ 8264 #define MC_CMD_FILTER_OP_IN_SRC_IP_OFST 76 8265 #define MC_CMD_FILTER_OP_IN_SRC_IP_LEN 16 8266 /* destination IP address to match (as bytes in network order; set last 12 8267 * bytes to 0 for IPv4 address) 8268 */ 8269 #define MC_CMD_FILTER_OP_IN_DST_IP_OFST 92 8270 #define MC_CMD_FILTER_OP_IN_DST_IP_LEN 16 8271 8272 /* MC_CMD_FILTER_OP_EXT_IN msgrequest: Extension to MC_CMD_FILTER_OP_IN to 8273 * include handling of VXLAN/NVGRE encapsulated frame filtering (which is 8274 * supported on Medford only). 8275 */ 8276 #define MC_CMD_FILTER_OP_EXT_IN_LEN 172 8277 /* identifies the type of operation requested */ 8278 #define MC_CMD_FILTER_OP_EXT_IN_OP_OFST 0 8279 #define MC_CMD_FILTER_OP_EXT_IN_OP_LEN 4 8280 /* Enum values, see field(s): */ 8281 /* MC_CMD_FILTER_OP_IN/OP */ 8282 /* filter handle (for remove / unsubscribe operations) */ 8283 #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_OFST 4 8284 #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LEN 8 8285 #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LO_OFST 4 8286 #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_HI_OFST 8 8287 /* The port ID associated with the v-adaptor which should contain this filter. 8288 */ 8289 #define MC_CMD_FILTER_OP_EXT_IN_PORT_ID_OFST 12 8290 #define MC_CMD_FILTER_OP_EXT_IN_PORT_ID_LEN 4 8291 /* fields to include in match criteria */ 8292 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FIELDS_OFST 16 8293 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FIELDS_LEN 4 8294 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_IP_LBN 0 8295 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_IP_WIDTH 1 8296 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_IP_LBN 1 8297 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_IP_WIDTH 1 8298 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_MAC_LBN 2 8299 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_MAC_WIDTH 1 8300 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_PORT_LBN 3 8301 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_PORT_WIDTH 1 8302 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_MAC_LBN 4 8303 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_MAC_WIDTH 1 8304 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_PORT_LBN 5 8305 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_PORT_WIDTH 1 8306 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_ETHER_TYPE_LBN 6 8307 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_ETHER_TYPE_WIDTH 1 8308 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_INNER_VLAN_LBN 7 8309 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_INNER_VLAN_WIDTH 1 8310 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_OUTER_VLAN_LBN 8 8311 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_OUTER_VLAN_WIDTH 1 8312 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IP_PROTO_LBN 9 8313 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IP_PROTO_WIDTH 1 8314 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FWDEF0_LBN 10 8315 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FWDEF0_WIDTH 1 8316 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_VNI_OR_VSID_LBN 11 8317 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_VNI_OR_VSID_WIDTH 1 8318 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_IP_LBN 12 8319 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_IP_WIDTH 1 8320 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_IP_LBN 13 8321 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_IP_WIDTH 1 8322 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_MAC_LBN 14 8323 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_MAC_WIDTH 1 8324 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_PORT_LBN 15 8325 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_PORT_WIDTH 1 8326 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_MAC_LBN 16 8327 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_MAC_WIDTH 1 8328 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_PORT_LBN 17 8329 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_PORT_WIDTH 1 8330 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_ETHER_TYPE_LBN 18 8331 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_ETHER_TYPE_WIDTH 1 8332 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_INNER_VLAN_LBN 19 8333 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_INNER_VLAN_WIDTH 1 8334 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_OUTER_VLAN_LBN 20 8335 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_OUTER_VLAN_WIDTH 1 8336 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_IP_PROTO_LBN 21 8337 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_IP_PROTO_WIDTH 1 8338 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF0_LBN 22 8339 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF0_WIDTH 1 8340 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF1_LBN 23 8341 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF1_WIDTH 1 8342 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_LBN 24 8343 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_WIDTH 1 8344 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_LBN 25 8345 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_WIDTH 1 8346 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30 8347 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1 8348 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31 8349 #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1 8350 /* receive destination */ 8351 #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_OFST 20 8352 #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_LEN 4 8353 /* enum: drop packets */ 8354 #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_DROP 0x0 8355 /* enum: receive to host */ 8356 #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_HOST 0x1 8357 /* enum: receive to MC */ 8358 #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_MC 0x2 8359 /* enum: loop back to TXDP 0 */ 8360 #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_TX0 0x3 8361 /* enum: loop back to TXDP 1 */ 8362 #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_TX1 0x4 8363 /* receive queue handle (for multiple queue modes, this is the base queue) */ 8364 #define MC_CMD_FILTER_OP_EXT_IN_RX_QUEUE_OFST 24 8365 #define MC_CMD_FILTER_OP_EXT_IN_RX_QUEUE_LEN 4 8366 /* receive mode */ 8367 #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_OFST 28 8368 #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_LEN 4 8369 /* enum: receive to just the specified queue */ 8370 #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_SIMPLE 0x0 8371 /* enum: receive to multiple queues using RSS context */ 8372 #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_RSS 0x1 8373 /* enum: receive to multiple queues using .1p mapping */ 8374 #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_DOT1P_MAPPING 0x2 8375 /* enum: install a filter entry that will never match; for test purposes only 8376 */ 8377 #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000 8378 /* RSS context (for RX_MODE_RSS) or .1p mapping handle (for 8379 * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or 8380 * MC_CMD_DOT1P_MAPPING_ALLOC. 8381 */ 8382 #define MC_CMD_FILTER_OP_EXT_IN_RX_CONTEXT_OFST 32 8383 #define MC_CMD_FILTER_OP_EXT_IN_RX_CONTEXT_LEN 4 8384 /* transmit domain (reserved; set to 0) */ 8385 #define MC_CMD_FILTER_OP_EXT_IN_TX_DOMAIN_OFST 36 8386 #define MC_CMD_FILTER_OP_EXT_IN_TX_DOMAIN_LEN 4 8387 /* transmit destination (either set the MAC and/or PM bits for explicit 8388 * control, or set this field to TX_DEST_DEFAULT for sensible default 8389 * behaviour) 8390 */ 8391 #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_OFST 40 8392 #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_LEN 4 8393 /* enum: request default behaviour (based on filter type) */ 8394 #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_DEFAULT 0xffffffff 8395 #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_MAC_LBN 0 8396 #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_MAC_WIDTH 1 8397 #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_PM_LBN 1 8398 #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_PM_WIDTH 1 8399 /* source MAC address to match (as bytes in network order) */ 8400 #define MC_CMD_FILTER_OP_EXT_IN_SRC_MAC_OFST 44 8401 #define MC_CMD_FILTER_OP_EXT_IN_SRC_MAC_LEN 6 8402 /* source port to match (as bytes in network order) */ 8403 #define MC_CMD_FILTER_OP_EXT_IN_SRC_PORT_OFST 50 8404 #define MC_CMD_FILTER_OP_EXT_IN_SRC_PORT_LEN 2 8405 /* destination MAC address to match (as bytes in network order) */ 8406 #define MC_CMD_FILTER_OP_EXT_IN_DST_MAC_OFST 52 8407 #define MC_CMD_FILTER_OP_EXT_IN_DST_MAC_LEN 6 8408 /* destination port to match (as bytes in network order) */ 8409 #define MC_CMD_FILTER_OP_EXT_IN_DST_PORT_OFST 58 8410 #define MC_CMD_FILTER_OP_EXT_IN_DST_PORT_LEN 2 8411 /* Ethernet type to match (as bytes in network order) */ 8412 #define MC_CMD_FILTER_OP_EXT_IN_ETHER_TYPE_OFST 60 8413 #define MC_CMD_FILTER_OP_EXT_IN_ETHER_TYPE_LEN 2 8414 /* Inner VLAN tag to match (as bytes in network order) */ 8415 #define MC_CMD_FILTER_OP_EXT_IN_INNER_VLAN_OFST 62 8416 #define MC_CMD_FILTER_OP_EXT_IN_INNER_VLAN_LEN 2 8417 /* Outer VLAN tag to match (as bytes in network order) */ 8418 #define MC_CMD_FILTER_OP_EXT_IN_OUTER_VLAN_OFST 64 8419 #define MC_CMD_FILTER_OP_EXT_IN_OUTER_VLAN_LEN 2 8420 /* IP protocol to match (in low byte; set high byte to 0) */ 8421 #define MC_CMD_FILTER_OP_EXT_IN_IP_PROTO_OFST 66 8422 #define MC_CMD_FILTER_OP_EXT_IN_IP_PROTO_LEN 2 8423 /* Firmware defined register 0 to match (reserved; set to 0) */ 8424 #define MC_CMD_FILTER_OP_EXT_IN_FWDEF0_OFST 68 8425 #define MC_CMD_FILTER_OP_EXT_IN_FWDEF0_LEN 4 8426 /* VNI (for VXLAN/Geneve, when IP protocol is UDP) or VSID (for NVGRE, when IP 8427 * protocol is GRE) to match (as bytes in network order; set last byte to 0 for 8428 * VXLAN/NVGRE, or 1 for Geneve) 8429 */ 8430 #define MC_CMD_FILTER_OP_EXT_IN_VNI_OR_VSID_OFST 72 8431 #define MC_CMD_FILTER_OP_EXT_IN_VNI_OR_VSID_LEN 4 8432 #define MC_CMD_FILTER_OP_EXT_IN_VNI_VALUE_LBN 0 8433 #define MC_CMD_FILTER_OP_EXT_IN_VNI_VALUE_WIDTH 24 8434 #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_LBN 24 8435 #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_WIDTH 8 8436 /* enum: Match VXLAN traffic with this VNI */ 8437 #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_VXLAN 0x0 8438 /* enum: Match Geneve traffic with this VNI */ 8439 #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_GENEVE 0x1 8440 /* enum: Reserved for experimental development use */ 8441 #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_EXPERIMENTAL 0xfe 8442 #define MC_CMD_FILTER_OP_EXT_IN_VSID_VALUE_LBN 0 8443 #define MC_CMD_FILTER_OP_EXT_IN_VSID_VALUE_WIDTH 24 8444 #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_LBN 24 8445 #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_WIDTH 8 8446 /* enum: Match NVGRE traffic with this VSID */ 8447 #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_NVGRE 0x0 8448 /* source IP address to match (as bytes in network order; set last 12 bytes to 8449 * 0 for IPv4 address) 8450 */ 8451 #define MC_CMD_FILTER_OP_EXT_IN_SRC_IP_OFST 76 8452 #define MC_CMD_FILTER_OP_EXT_IN_SRC_IP_LEN 16 8453 /* destination IP address to match (as bytes in network order; set last 12 8454 * bytes to 0 for IPv4 address) 8455 */ 8456 #define MC_CMD_FILTER_OP_EXT_IN_DST_IP_OFST 92 8457 #define MC_CMD_FILTER_OP_EXT_IN_DST_IP_LEN 16 8458 /* VXLAN/NVGRE inner frame source MAC address to match (as bytes in network 8459 * order) 8460 */ 8461 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_MAC_OFST 108 8462 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_MAC_LEN 6 8463 /* VXLAN/NVGRE inner frame source port to match (as bytes in network order) */ 8464 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_PORT_OFST 114 8465 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_PORT_LEN 2 8466 /* VXLAN/NVGRE inner frame destination MAC address to match (as bytes in 8467 * network order) 8468 */ 8469 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_MAC_OFST 116 8470 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_MAC_LEN 6 8471 /* VXLAN/NVGRE inner frame destination port to match (as bytes in network 8472 * order) 8473 */ 8474 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_PORT_OFST 122 8475 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_PORT_LEN 2 8476 /* VXLAN/NVGRE inner frame Ethernet type to match (as bytes in network order) 8477 */ 8478 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_ETHER_TYPE_OFST 124 8479 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_ETHER_TYPE_LEN 2 8480 /* VXLAN/NVGRE inner frame Inner VLAN tag to match (as bytes in network order) 8481 */ 8482 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_INNER_VLAN_OFST 126 8483 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_INNER_VLAN_LEN 2 8484 /* VXLAN/NVGRE inner frame Outer VLAN tag to match (as bytes in network order) 8485 */ 8486 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_OUTER_VLAN_OFST 128 8487 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_OUTER_VLAN_LEN 2 8488 /* VXLAN/NVGRE inner frame IP protocol to match (in low byte; set high byte to 8489 * 0) 8490 */ 8491 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_IP_PROTO_OFST 130 8492 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_IP_PROTO_LEN 2 8493 /* VXLAN/NVGRE inner frame Firmware defined register 0 to match (reserved; set 8494 * to 0) 8495 */ 8496 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF0_OFST 132 8497 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF0_LEN 4 8498 /* VXLAN/NVGRE inner frame Firmware defined register 1 to match (reserved; set 8499 * to 0) 8500 */ 8501 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF1_OFST 136 8502 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF1_LEN 4 8503 /* VXLAN/NVGRE inner frame source IP address to match (as bytes in network 8504 * order; set last 12 bytes to 0 for IPv4 address) 8505 */ 8506 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_IP_OFST 140 8507 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_IP_LEN 16 8508 /* VXLAN/NVGRE inner frame destination IP address to match (as bytes in network 8509 * order; set last 12 bytes to 0 for IPv4 address) 8510 */ 8511 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_IP_OFST 156 8512 #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_IP_LEN 16 8513 8514 /* MC_CMD_FILTER_OP_V3_IN msgrequest: FILTER_OP extension to support additional 8515 * filter actions for Intel's DPDK (Data Plane Development Kit, dpdk.org) via 8516 * its rte_flow API. This extension is only useful with the sfc_efx driver 8517 * included as part of DPDK, used in conjunction with the dpdk datapath 8518 * firmware variant. 8519 */ 8520 #define MC_CMD_FILTER_OP_V3_IN_LEN 180 8521 /* identifies the type of operation requested */ 8522 #define MC_CMD_FILTER_OP_V3_IN_OP_OFST 0 8523 #define MC_CMD_FILTER_OP_V3_IN_OP_LEN 4 8524 /* Enum values, see field(s): */ 8525 /* MC_CMD_FILTER_OP_IN/OP */ 8526 /* filter handle (for remove / unsubscribe operations) */ 8527 #define MC_CMD_FILTER_OP_V3_IN_HANDLE_OFST 4 8528 #define MC_CMD_FILTER_OP_V3_IN_HANDLE_LEN 8 8529 #define MC_CMD_FILTER_OP_V3_IN_HANDLE_LO_OFST 4 8530 #define MC_CMD_FILTER_OP_V3_IN_HANDLE_HI_OFST 8 8531 /* The port ID associated with the v-adaptor which should contain this filter. 8532 */ 8533 #define MC_CMD_FILTER_OP_V3_IN_PORT_ID_OFST 12 8534 #define MC_CMD_FILTER_OP_V3_IN_PORT_ID_LEN 4 8535 /* fields to include in match criteria */ 8536 #define MC_CMD_FILTER_OP_V3_IN_MATCH_FIELDS_OFST 16 8537 #define MC_CMD_FILTER_OP_V3_IN_MATCH_FIELDS_LEN 4 8538 #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_IP_LBN 0 8539 #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_IP_WIDTH 1 8540 #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_IP_LBN 1 8541 #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_IP_WIDTH 1 8542 #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_MAC_LBN 2 8543 #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_MAC_WIDTH 1 8544 #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_PORT_LBN 3 8545 #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_PORT_WIDTH 1 8546 #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_MAC_LBN 4 8547 #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_MAC_WIDTH 1 8548 #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_PORT_LBN 5 8549 #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_PORT_WIDTH 1 8550 #define MC_CMD_FILTER_OP_V3_IN_MATCH_ETHER_TYPE_LBN 6 8551 #define MC_CMD_FILTER_OP_V3_IN_MATCH_ETHER_TYPE_WIDTH 1 8552 #define MC_CMD_FILTER_OP_V3_IN_MATCH_INNER_VLAN_LBN 7 8553 #define MC_CMD_FILTER_OP_V3_IN_MATCH_INNER_VLAN_WIDTH 1 8554 #define MC_CMD_FILTER_OP_V3_IN_MATCH_OUTER_VLAN_LBN 8 8555 #define MC_CMD_FILTER_OP_V3_IN_MATCH_OUTER_VLAN_WIDTH 1 8556 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IP_PROTO_LBN 9 8557 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IP_PROTO_WIDTH 1 8558 #define MC_CMD_FILTER_OP_V3_IN_MATCH_FWDEF0_LBN 10 8559 #define MC_CMD_FILTER_OP_V3_IN_MATCH_FWDEF0_WIDTH 1 8560 #define MC_CMD_FILTER_OP_V3_IN_MATCH_VNI_OR_VSID_LBN 11 8561 #define MC_CMD_FILTER_OP_V3_IN_MATCH_VNI_OR_VSID_WIDTH 1 8562 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_IP_LBN 12 8563 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_IP_WIDTH 1 8564 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_IP_LBN 13 8565 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_IP_WIDTH 1 8566 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_MAC_LBN 14 8567 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_MAC_WIDTH 1 8568 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_PORT_LBN 15 8569 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_PORT_WIDTH 1 8570 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_MAC_LBN 16 8571 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_MAC_WIDTH 1 8572 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_PORT_LBN 17 8573 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_PORT_WIDTH 1 8574 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_ETHER_TYPE_LBN 18 8575 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_ETHER_TYPE_WIDTH 1 8576 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_INNER_VLAN_LBN 19 8577 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_INNER_VLAN_WIDTH 1 8578 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_OUTER_VLAN_LBN 20 8579 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_OUTER_VLAN_WIDTH 1 8580 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_IP_PROTO_LBN 21 8581 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_IP_PROTO_WIDTH 1 8582 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF0_LBN 22 8583 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF0_WIDTH 1 8584 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF1_LBN 23 8585 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF1_WIDTH 1 8586 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_LBN 24 8587 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_WIDTH 1 8588 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_LBN 25 8589 #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_WIDTH 1 8590 #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30 8591 #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1 8592 #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31 8593 #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1 8594 /* receive destination */ 8595 #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_OFST 20 8596 #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_LEN 4 8597 /* enum: drop packets */ 8598 #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_DROP 0x0 8599 /* enum: receive to host */ 8600 #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_HOST 0x1 8601 /* enum: receive to MC */ 8602 #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_MC 0x2 8603 /* enum: loop back to TXDP 0 */ 8604 #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_TX0 0x3 8605 /* enum: loop back to TXDP 1 */ 8606 #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_TX1 0x4 8607 /* receive queue handle (for multiple queue modes, this is the base queue) */ 8608 #define MC_CMD_FILTER_OP_V3_IN_RX_QUEUE_OFST 24 8609 #define MC_CMD_FILTER_OP_V3_IN_RX_QUEUE_LEN 4 8610 /* receive mode */ 8611 #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_OFST 28 8612 #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_LEN 4 8613 /* enum: receive to just the specified queue */ 8614 #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_SIMPLE 0x0 8615 /* enum: receive to multiple queues using RSS context */ 8616 #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_RSS 0x1 8617 /* enum: receive to multiple queues using .1p mapping */ 8618 #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_DOT1P_MAPPING 0x2 8619 /* enum: install a filter entry that will never match; for test purposes only 8620 */ 8621 #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000 8622 /* RSS context (for RX_MODE_RSS) or .1p mapping handle (for 8623 * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or 8624 * MC_CMD_DOT1P_MAPPING_ALLOC. 8625 */ 8626 #define MC_CMD_FILTER_OP_V3_IN_RX_CONTEXT_OFST 32 8627 #define MC_CMD_FILTER_OP_V3_IN_RX_CONTEXT_LEN 4 8628 /* transmit domain (reserved; set to 0) */ 8629 #define MC_CMD_FILTER_OP_V3_IN_TX_DOMAIN_OFST 36 8630 #define MC_CMD_FILTER_OP_V3_IN_TX_DOMAIN_LEN 4 8631 /* transmit destination (either set the MAC and/or PM bits for explicit 8632 * control, or set this field to TX_DEST_DEFAULT for sensible default 8633 * behaviour) 8634 */ 8635 #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_OFST 40 8636 #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_LEN 4 8637 /* enum: request default behaviour (based on filter type) */ 8638 #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_DEFAULT 0xffffffff 8639 #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_MAC_LBN 0 8640 #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_MAC_WIDTH 1 8641 #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_PM_LBN 1 8642 #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_PM_WIDTH 1 8643 /* source MAC address to match (as bytes in network order) */ 8644 #define MC_CMD_FILTER_OP_V3_IN_SRC_MAC_OFST 44 8645 #define MC_CMD_FILTER_OP_V3_IN_SRC_MAC_LEN 6 8646 /* source port to match (as bytes in network order) */ 8647 #define MC_CMD_FILTER_OP_V3_IN_SRC_PORT_OFST 50 8648 #define MC_CMD_FILTER_OP_V3_IN_SRC_PORT_LEN 2 8649 /* destination MAC address to match (as bytes in network order) */ 8650 #define MC_CMD_FILTER_OP_V3_IN_DST_MAC_OFST 52 8651 #define MC_CMD_FILTER_OP_V3_IN_DST_MAC_LEN 6 8652 /* destination port to match (as bytes in network order) */ 8653 #define MC_CMD_FILTER_OP_V3_IN_DST_PORT_OFST 58 8654 #define MC_CMD_FILTER_OP_V3_IN_DST_PORT_LEN 2 8655 /* Ethernet type to match (as bytes in network order) */ 8656 #define MC_CMD_FILTER_OP_V3_IN_ETHER_TYPE_OFST 60 8657 #define MC_CMD_FILTER_OP_V3_IN_ETHER_TYPE_LEN 2 8658 /* Inner VLAN tag to match (as bytes in network order) */ 8659 #define MC_CMD_FILTER_OP_V3_IN_INNER_VLAN_OFST 62 8660 #define MC_CMD_FILTER_OP_V3_IN_INNER_VLAN_LEN 2 8661 /* Outer VLAN tag to match (as bytes in network order) */ 8662 #define MC_CMD_FILTER_OP_V3_IN_OUTER_VLAN_OFST 64 8663 #define MC_CMD_FILTER_OP_V3_IN_OUTER_VLAN_LEN 2 8664 /* IP protocol to match (in low byte; set high byte to 0) */ 8665 #define MC_CMD_FILTER_OP_V3_IN_IP_PROTO_OFST 66 8666 #define MC_CMD_FILTER_OP_V3_IN_IP_PROTO_LEN 2 8667 /* Firmware defined register 0 to match (reserved; set to 0) */ 8668 #define MC_CMD_FILTER_OP_V3_IN_FWDEF0_OFST 68 8669 #define MC_CMD_FILTER_OP_V3_IN_FWDEF0_LEN 4 8670 /* VNI (for VXLAN/Geneve, when IP protocol is UDP) or VSID (for NVGRE, when IP 8671 * protocol is GRE) to match (as bytes in network order; set last byte to 0 for 8672 * VXLAN/NVGRE, or 1 for Geneve) 8673 */ 8674 #define MC_CMD_FILTER_OP_V3_IN_VNI_OR_VSID_OFST 72 8675 #define MC_CMD_FILTER_OP_V3_IN_VNI_OR_VSID_LEN 4 8676 #define MC_CMD_FILTER_OP_V3_IN_VNI_VALUE_LBN 0 8677 #define MC_CMD_FILTER_OP_V3_IN_VNI_VALUE_WIDTH 24 8678 #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_LBN 24 8679 #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_WIDTH 8 8680 /* enum: Match VXLAN traffic with this VNI */ 8681 #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_VXLAN 0x0 8682 /* enum: Match Geneve traffic with this VNI */ 8683 #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_GENEVE 0x1 8684 /* enum: Reserved for experimental development use */ 8685 #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_EXPERIMENTAL 0xfe 8686 #define MC_CMD_FILTER_OP_V3_IN_VSID_VALUE_LBN 0 8687 #define MC_CMD_FILTER_OP_V3_IN_VSID_VALUE_WIDTH 24 8688 #define MC_CMD_FILTER_OP_V3_IN_VSID_TYPE_LBN 24 8689 #define MC_CMD_FILTER_OP_V3_IN_VSID_TYPE_WIDTH 8 8690 /* enum: Match NVGRE traffic with this VSID */ 8691 #define MC_CMD_FILTER_OP_V3_IN_VSID_TYPE_NVGRE 0x0 8692 /* source IP address to match (as bytes in network order; set last 12 bytes to 8693 * 0 for IPv4 address) 8694 */ 8695 #define MC_CMD_FILTER_OP_V3_IN_SRC_IP_OFST 76 8696 #define MC_CMD_FILTER_OP_V3_IN_SRC_IP_LEN 16 8697 /* destination IP address to match (as bytes in network order; set last 12 8698 * bytes to 0 for IPv4 address) 8699 */ 8700 #define MC_CMD_FILTER_OP_V3_IN_DST_IP_OFST 92 8701 #define MC_CMD_FILTER_OP_V3_IN_DST_IP_LEN 16 8702 /* VXLAN/NVGRE inner frame source MAC address to match (as bytes in network 8703 * order) 8704 */ 8705 #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_MAC_OFST 108 8706 #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_MAC_LEN 6 8707 /* VXLAN/NVGRE inner frame source port to match (as bytes in network order) */ 8708 #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_PORT_OFST 114 8709 #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_PORT_LEN 2 8710 /* VXLAN/NVGRE inner frame destination MAC address to match (as bytes in 8711 * network order) 8712 */ 8713 #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_MAC_OFST 116 8714 #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_MAC_LEN 6 8715 /* VXLAN/NVGRE inner frame destination port to match (as bytes in network 8716 * order) 8717 */ 8718 #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_PORT_OFST 122 8719 #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_PORT_LEN 2 8720 /* VXLAN/NVGRE inner frame Ethernet type to match (as bytes in network order) 8721 */ 8722 #define MC_CMD_FILTER_OP_V3_IN_IFRM_ETHER_TYPE_OFST 124 8723 #define MC_CMD_FILTER_OP_V3_IN_IFRM_ETHER_TYPE_LEN 2 8724 /* VXLAN/NVGRE inner frame Inner VLAN tag to match (as bytes in network order) 8725 */ 8726 #define MC_CMD_FILTER_OP_V3_IN_IFRM_INNER_VLAN_OFST 126 8727 #define MC_CMD_FILTER_OP_V3_IN_IFRM_INNER_VLAN_LEN 2 8728 /* VXLAN/NVGRE inner frame Outer VLAN tag to match (as bytes in network order) 8729 */ 8730 #define MC_CMD_FILTER_OP_V3_IN_IFRM_OUTER_VLAN_OFST 128 8731 #define MC_CMD_FILTER_OP_V3_IN_IFRM_OUTER_VLAN_LEN 2 8732 /* VXLAN/NVGRE inner frame IP protocol to match (in low byte; set high byte to 8733 * 0) 8734 */ 8735 #define MC_CMD_FILTER_OP_V3_IN_IFRM_IP_PROTO_OFST 130 8736 #define MC_CMD_FILTER_OP_V3_IN_IFRM_IP_PROTO_LEN 2 8737 /* VXLAN/NVGRE inner frame Firmware defined register 0 to match (reserved; set 8738 * to 0) 8739 */ 8740 #define MC_CMD_FILTER_OP_V3_IN_IFRM_FWDEF0_OFST 132 8741 #define MC_CMD_FILTER_OP_V3_IN_IFRM_FWDEF0_LEN 4 8742 /* VXLAN/NVGRE inner frame Firmware defined register 1 to match (reserved; set 8743 * to 0) 8744 */ 8745 #define MC_CMD_FILTER_OP_V3_IN_IFRM_FWDEF1_OFST 136 8746 #define MC_CMD_FILTER_OP_V3_IN_IFRM_FWDEF1_LEN 4 8747 /* VXLAN/NVGRE inner frame source IP address to match (as bytes in network 8748 * order; set last 12 bytes to 0 for IPv4 address) 8749 */ 8750 #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_IP_OFST 140 8751 #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_IP_LEN 16 8752 /* VXLAN/NVGRE inner frame destination IP address to match (as bytes in network 8753 * order; set last 12 bytes to 0 for IPv4 address) 8754 */ 8755 #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_IP_OFST 156 8756 #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_IP_LEN 16 8757 /* Set an action for all packets matching this filter. The DPDK driver and dpdk 8758 * f/w variant use their own specific delivery structures, which are documented 8759 * in the DPDK Firmware Driver Interface (SF-119419-TC). Requesting anything 8760 * other than MATCH_ACTION_NONE when the NIC is running another f/w variant 8761 * will cause the filter insertion to fail with ENOTSUP. 8762 */ 8763 #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_OFST 172 8764 #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_LEN 4 8765 /* enum: do nothing extra */ 8766 #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_NONE 0x0 8767 /* enum: Set the match flag in the packet prefix for packets matching the 8768 * filter (only with dpdk firmware, otherwise fails with ENOTSUP). Used to 8769 * support the DPDK rte_flow "FLAG" action. 8770 */ 8771 #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_FLAG 0x1 8772 /* enum: Insert MATCH_MARK_VALUE into the packet prefix for packets matching 8773 * the filter (only with dpdk firmware, otherwise fails with ENOTSUP). Used to 8774 * support the DPDK rte_flow "MARK" action. 8775 */ 8776 #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_MARK 0x2 8777 /* the mark value for MATCH_ACTION_MARK. Requesting a value larger than the 8778 * maximum (obtained from MC_CMD_GET_CAPABILITIES_V5/FILTER_ACTION_MARK_MAX) 8779 * will cause the filter insertion to fail with EINVAL. 8780 */ 8781 #define MC_CMD_FILTER_OP_V3_IN_MATCH_MARK_VALUE_OFST 176 8782 #define MC_CMD_FILTER_OP_V3_IN_MATCH_MARK_VALUE_LEN 4 8783 8784 /* MC_CMD_FILTER_OP_OUT msgresponse */ 8785 #define MC_CMD_FILTER_OP_OUT_LEN 12 8786 /* identifies the type of operation requested */ 8787 #define MC_CMD_FILTER_OP_OUT_OP_OFST 0 8788 #define MC_CMD_FILTER_OP_OUT_OP_LEN 4 8789 /* Enum values, see field(s): */ 8790 /* MC_CMD_FILTER_OP_IN/OP */ 8791 /* Returned filter handle (for insert / subscribe operations). Note that these 8792 * handles should be considered opaque to the host, although a value of 8793 * 0xFFFFFFFF_FFFFFFFF is guaranteed never to be a valid handle. 8794 */ 8795 #define MC_CMD_FILTER_OP_OUT_HANDLE_OFST 4 8796 #define MC_CMD_FILTER_OP_OUT_HANDLE_LEN 8 8797 #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_OFST 4 8798 #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_OFST 8 8799 /* enum: guaranteed invalid filter handle (low 32 bits) */ 8800 #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_INVALID 0xffffffff 8801 /* enum: guaranteed invalid filter handle (high 32 bits) */ 8802 #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_INVALID 0xffffffff 8803 8804 /* MC_CMD_FILTER_OP_EXT_OUT msgresponse */ 8805 #define MC_CMD_FILTER_OP_EXT_OUT_LEN 12 8806 /* identifies the type of operation requested */ 8807 #define MC_CMD_FILTER_OP_EXT_OUT_OP_OFST 0 8808 #define MC_CMD_FILTER_OP_EXT_OUT_OP_LEN 4 8809 /* Enum values, see field(s): */ 8810 /* MC_CMD_FILTER_OP_EXT_IN/OP */ 8811 /* Returned filter handle (for insert / subscribe operations). Note that these 8812 * handles should be considered opaque to the host, although a value of 8813 * 0xFFFFFFFF_FFFFFFFF is guaranteed never to be a valid handle. 8814 */ 8815 #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_OFST 4 8816 #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LEN 8 8817 #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LO_OFST 4 8818 #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_HI_OFST 8 8819 /* Enum values, see field(s): */ 8820 /* MC_CMD_FILTER_OP_OUT/HANDLE */ 8821 8822 /***********************************/ 8823 /* MC_CMD_GET_PARSER_DISP_INFO 8824 * Get information related to the parser-dispatcher subsystem 8825 */ 8826 #define MC_CMD_GET_PARSER_DISP_INFO 0xe4 8827 #undef MC_CMD_0xe4_PRIVILEGE_CTG 8828 8829 #define MC_CMD_0xe4_PRIVILEGE_CTG SRIOV_CTG_GENERAL 8830 8831 /* MC_CMD_GET_PARSER_DISP_INFO_IN msgrequest */ 8832 #define MC_CMD_GET_PARSER_DISP_INFO_IN_LEN 4 8833 /* identifies the type of operation requested */ 8834 #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_OFST 0 8835 #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_LEN 4 8836 /* enum: read the list of supported RX filter matches */ 8837 #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_RX_MATCHES 0x1 8838 /* enum: read flags indicating restrictions on filter insertion for the calling 8839 * client 8840 */ 8841 #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_RESTRICTIONS 0x2 8842 /* enum: read properties relating to security rules (Medford-only; for use by 8843 * SolarSecure apps, not directly by drivers. See SF-114946-SW.) 8844 */ 8845 #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SECURITY_RULE_INFO 0x3 8846 /* enum: read the list of supported RX filter matches for VXLAN/NVGRE 8847 * encapsulated frames, which follow a different match sequence to normal 8848 * frames (Medford only) 8849 */ 8850 #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_ENCAP_RX_MATCHES 0x4 8851 8852 /* MC_CMD_GET_PARSER_DISP_INFO_OUT msgresponse */ 8853 #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMIN 8 8854 #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMAX 252 8855 #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LEN(num) (8+4*(num)) 8856 /* identifies the type of operation requested */ 8857 #define MC_CMD_GET_PARSER_DISP_INFO_OUT_OP_OFST 0 8858 #define MC_CMD_GET_PARSER_DISP_INFO_OUT_OP_LEN 4 8859 /* Enum values, see field(s): */ 8860 /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */ 8861 /* number of supported match types */ 8862 #define MC_CMD_GET_PARSER_DISP_INFO_OUT_NUM_SUPPORTED_MATCHES_OFST 4 8863 #define MC_CMD_GET_PARSER_DISP_INFO_OUT_NUM_SUPPORTED_MATCHES_LEN 4 8864 /* array of supported match types (valid MATCH_FIELDS values for 8865 * MC_CMD_FILTER_OP) sorted in decreasing priority order 8866 */ 8867 #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_OFST 8 8868 #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_LEN 4 8869 #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MINNUM 0 8870 #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MAXNUM 61 8871 8872 /* MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT msgresponse */ 8873 #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_LEN 8 8874 /* identifies the type of operation requested */ 8875 #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_OP_OFST 0 8876 #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_OP_LEN 4 8877 /* Enum values, see field(s): */ 8878 /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */ 8879 /* bitfield of filter insertion restrictions */ 8880 #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_RESTRICTION_FLAGS_OFST 4 8881 #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_RESTRICTION_FLAGS_LEN 4 8882 #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_DST_IP_MCAST_ONLY_LBN 0 8883 #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_DST_IP_MCAST_ONLY_WIDTH 1 8884 8885 /* MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT msgresponse: 8886 * GET_PARSER_DISP_INFO response format for OP_GET_SECURITY_RULE_INFO. 8887 * (Medford-only; for use by SolarSecure apps, not directly by drivers. See 8888 * SF-114946-SW.) NOTE - this message definition is provisional. It has not yet 8889 * been used in any released code and may change during development. This note 8890 * will be removed once it is regarded as stable. 8891 */ 8892 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_LEN 36 8893 /* identifies the type of operation requested */ 8894 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_OP_OFST 0 8895 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_OP_LEN 4 8896 /* Enum values, see field(s): */ 8897 /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */ 8898 /* a version number representing the set of rule lookups that are implemented 8899 * by the currently running firmware 8900 */ 8901 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_RULES_VERSION_OFST 4 8902 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_RULES_VERSION_LEN 4 8903 /* enum: implements lookup sequences described in SF-114946-SW draft C */ 8904 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_RULES_VERSION_SF_114946_SW_C 0x0 8905 /* the number of nodes in the subnet map */ 8906 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_SUBNET_MAP_NUM_NODES_OFST 8 8907 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_SUBNET_MAP_NUM_NODES_LEN 4 8908 /* the number of entries in one subnet map node */ 8909 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_SUBNET_MAP_NUM_ENTRIES_PER_NODE_OFST 12 8910 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_SUBNET_MAP_NUM_ENTRIES_PER_NODE_LEN 4 8911 /* minimum valid value for a subnet ID in a subnet map leaf */ 8912 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_SUBNET_ID_MIN_OFST 16 8913 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_SUBNET_ID_MIN_LEN 4 8914 /* maximum valid value for a subnet ID in a subnet map leaf */ 8915 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_SUBNET_ID_MAX_OFST 20 8916 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_SUBNET_ID_MAX_LEN 4 8917 /* the number of entries in the local and remote port range maps */ 8918 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_PORTRANGE_TREE_NUM_ENTRIES_OFST 24 8919 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_PORTRANGE_TREE_NUM_ENTRIES_LEN 4 8920 /* minimum valid value for a portrange ID in a port range map leaf */ 8921 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_PORTRANGE_ID_MIN_OFST 28 8922 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_PORTRANGE_ID_MIN_LEN 4 8923 /* maximum valid value for a portrange ID in a port range map leaf */ 8924 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_PORTRANGE_ID_MAX_OFST 32 8925 #define MC_CMD_GET_PARSER_DISP_SECURITY_RULE_INFO_OUT_PORTRANGE_ID_MAX_LEN 4 8926 8927 /***********************************/ 8928 /* MC_CMD_PARSER_DISP_RW 8929 * Direct read/write of parser-dispatcher state (DICPUs and LUE) for debugging. 8930 * Please note that this interface is only of use to debug tools which have 8931 * knowledge of firmware and hardware data structures; nothing here is intended 8932 * for use by normal driver code. Note that although this command is in the 8933 * Admin privilege group, in tamperproof adapters, only read operations are 8934 * permitted. 8935 */ 8936 #define MC_CMD_PARSER_DISP_RW 0xe5 8937 #undef MC_CMD_0xe5_PRIVILEGE_CTG 8938 8939 #define MC_CMD_0xe5_PRIVILEGE_CTG SRIOV_CTG_ADMIN 8940 8941 /* MC_CMD_PARSER_DISP_RW_IN msgrequest */ 8942 #define MC_CMD_PARSER_DISP_RW_IN_LEN 32 8943 /* identifies the target of the operation */ 8944 #define MC_CMD_PARSER_DISP_RW_IN_TARGET_OFST 0 8945 #define MC_CMD_PARSER_DISP_RW_IN_TARGET_LEN 4 8946 /* enum: RX dispatcher CPU */ 8947 #define MC_CMD_PARSER_DISP_RW_IN_RX_DICPU 0x0 8948 /* enum: TX dispatcher CPU */ 8949 #define MC_CMD_PARSER_DISP_RW_IN_TX_DICPU 0x1 8950 /* enum: Lookup engine (with original metadata format). Deprecated; used only 8951 * by cmdclient as a fallback for very old Huntington firmware, and not 8952 * supported in firmware beyond v6.4.0.1005. Use LUE_VERSIONED_METADATA 8953 * instead. 8954 */ 8955 #define MC_CMD_PARSER_DISP_RW_IN_LUE 0x2 8956 /* enum: Lookup engine (with requested metadata format) */ 8957 #define MC_CMD_PARSER_DISP_RW_IN_LUE_VERSIONED_METADATA 0x3 8958 /* enum: RX0 dispatcher CPU (alias for RX_DICPU; Medford has 2 RX DICPUs) */ 8959 #define MC_CMD_PARSER_DISP_RW_IN_RX0_DICPU 0x0 8960 /* enum: RX1 dispatcher CPU (only valid for Medford) */ 8961 #define MC_CMD_PARSER_DISP_RW_IN_RX1_DICPU 0x4 8962 /* enum: Miscellaneous other state (only valid for Medford) */ 8963 #define MC_CMD_PARSER_DISP_RW_IN_MISC_STATE 0x5 8964 /* identifies the type of operation requested */ 8965 #define MC_CMD_PARSER_DISP_RW_IN_OP_OFST 4 8966 #define MC_CMD_PARSER_DISP_RW_IN_OP_LEN 4 8967 /* enum: Read a word of DICPU DMEM or a LUE entry */ 8968 #define MC_CMD_PARSER_DISP_RW_IN_READ 0x0 8969 /* enum: Write a word of DICPU DMEM or a LUE entry. Not permitted on 8970 * tamperproof adapters. 8971 */ 8972 #define MC_CMD_PARSER_DISP_RW_IN_WRITE 0x1 8973 /* enum: Read-modify-write a word of DICPU DMEM (not valid for LUE). Not 8974 * permitted on tamperproof adapters. 8975 */ 8976 #define MC_CMD_PARSER_DISP_RW_IN_RMW 0x2 8977 /* data memory address (DICPU targets) or LUE index (LUE targets) */ 8978 #define MC_CMD_PARSER_DISP_RW_IN_ADDRESS_OFST 8 8979 #define MC_CMD_PARSER_DISP_RW_IN_ADDRESS_LEN 4 8980 /* selector (for MISC_STATE target) */ 8981 #define MC_CMD_PARSER_DISP_RW_IN_SELECTOR_OFST 8 8982 #define MC_CMD_PARSER_DISP_RW_IN_SELECTOR_LEN 4 8983 /* enum: Port to datapath mapping */ 8984 #define MC_CMD_PARSER_DISP_RW_IN_PORT_DP_MAPPING 0x1 8985 /* value to write (for DMEM writes) */ 8986 #define MC_CMD_PARSER_DISP_RW_IN_DMEM_WRITE_VALUE_OFST 12 8987 #define MC_CMD_PARSER_DISP_RW_IN_DMEM_WRITE_VALUE_LEN 4 8988 /* XOR value (for DMEM read-modify-writes: new = (old & mask) ^ value) */ 8989 #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_XOR_VALUE_OFST 12 8990 #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_XOR_VALUE_LEN 4 8991 /* AND mask (for DMEM read-modify-writes: new = (old & mask) ^ value) */ 8992 #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_AND_MASK_OFST 16 8993 #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_AND_MASK_LEN 4 8994 /* metadata format (for LUE reads using LUE_VERSIONED_METADATA) */ 8995 #define MC_CMD_PARSER_DISP_RW_IN_LUE_READ_METADATA_VERSION_OFST 12 8996 #define MC_CMD_PARSER_DISP_RW_IN_LUE_READ_METADATA_VERSION_LEN 4 8997 /* value to write (for LUE writes) */ 8998 #define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_OFST 12 8999 #define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_LEN 20 9000 9001 /* MC_CMD_PARSER_DISP_RW_OUT msgresponse */ 9002 #define MC_CMD_PARSER_DISP_RW_OUT_LEN 52 9003 /* value read (for DMEM reads) */ 9004 #define MC_CMD_PARSER_DISP_RW_OUT_DMEM_READ_VALUE_OFST 0 9005 #define MC_CMD_PARSER_DISP_RW_OUT_DMEM_READ_VALUE_LEN 4 9006 /* value read (for LUE reads) */ 9007 #define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_OFST 0 9008 #define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_LEN 20 9009 /* up to 8 32-bit words of additional soft state from the LUE manager (the 9010 * exact content is firmware-dependent and intended only for debug use) 9011 */ 9012 #define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_OFST 20 9013 #define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_LEN 32 9014 /* datapath(s) used for each port (for MISC_STATE PORT_DP_MAPPING selector) */ 9015 #define MC_CMD_PARSER_DISP_RW_OUT_PORT_DP_MAPPING_OFST 0 9016 #define MC_CMD_PARSER_DISP_RW_OUT_PORT_DP_MAPPING_LEN 4 9017 #define MC_CMD_PARSER_DISP_RW_OUT_PORT_DP_MAPPING_NUM 4 9018 #define MC_CMD_PARSER_DISP_RW_OUT_DP0 0x1 /* enum */ 9019 #define MC_CMD_PARSER_DISP_RW_OUT_DP1 0x2 /* enum */ 9020 9021 /***********************************/ 9022 /* MC_CMD_GET_PF_COUNT 9023 * Get number of PFs on the device. 9024 */ 9025 #define MC_CMD_GET_PF_COUNT 0xb6 9026 #undef MC_CMD_0xb6_PRIVILEGE_CTG 9027 9028 #define MC_CMD_0xb6_PRIVILEGE_CTG SRIOV_CTG_GENERAL 9029 9030 /* MC_CMD_GET_PF_COUNT_IN msgrequest */ 9031 #define MC_CMD_GET_PF_COUNT_IN_LEN 0 9032 9033 /* MC_CMD_GET_PF_COUNT_OUT msgresponse */ 9034 #define MC_CMD_GET_PF_COUNT_OUT_LEN 1 9035 /* Identifies the number of PFs on the device. */ 9036 #define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_OFST 0 9037 #define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_LEN 1 9038 9039 /***********************************/ 9040 /* MC_CMD_SET_PF_COUNT 9041 * Set number of PFs on the device. 9042 */ 9043 #define MC_CMD_SET_PF_COUNT 0xb7 9044 9045 /* MC_CMD_SET_PF_COUNT_IN msgrequest */ 9046 #define MC_CMD_SET_PF_COUNT_IN_LEN 4 9047 /* New number of PFs on the device. */ 9048 #define MC_CMD_SET_PF_COUNT_IN_PF_COUNT_OFST 0 9049 #define MC_CMD_SET_PF_COUNT_IN_PF_COUNT_LEN 4 9050 9051 /* MC_CMD_SET_PF_COUNT_OUT msgresponse */ 9052 #define MC_CMD_SET_PF_COUNT_OUT_LEN 0 9053 9054 /***********************************/ 9055 /* MC_CMD_GET_PORT_ASSIGNMENT 9056 * Get port assignment for current PCI function. 9057 */ 9058 #define MC_CMD_GET_PORT_ASSIGNMENT 0xb8 9059 #undef MC_CMD_0xb8_PRIVILEGE_CTG 9060 9061 #define MC_CMD_0xb8_PRIVILEGE_CTG SRIOV_CTG_GENERAL 9062 9063 /* MC_CMD_GET_PORT_ASSIGNMENT_IN msgrequest */ 9064 #define MC_CMD_GET_PORT_ASSIGNMENT_IN_LEN 0 9065 9066 /* MC_CMD_GET_PORT_ASSIGNMENT_OUT msgresponse */ 9067 #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_LEN 4 9068 /* Identifies the port assignment for this function. */ 9069 #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_PORT_OFST 0 9070 #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_PORT_LEN 4 9071 9072 /***********************************/ 9073 /* MC_CMD_SET_PORT_ASSIGNMENT 9074 * Set port assignment for current PCI function. 9075 */ 9076 #define MC_CMD_SET_PORT_ASSIGNMENT 0xb9 9077 #undef MC_CMD_0xb9_PRIVILEGE_CTG 9078 9079 #define MC_CMD_0xb9_PRIVILEGE_CTG SRIOV_CTG_ADMIN 9080 9081 /* MC_CMD_SET_PORT_ASSIGNMENT_IN msgrequest */ 9082 #define MC_CMD_SET_PORT_ASSIGNMENT_IN_LEN 4 9083 /* Identifies the port assignment for this function. */ 9084 #define MC_CMD_SET_PORT_ASSIGNMENT_IN_PORT_OFST 0 9085 #define MC_CMD_SET_PORT_ASSIGNMENT_IN_PORT_LEN 4 9086 9087 /* MC_CMD_SET_PORT_ASSIGNMENT_OUT msgresponse */ 9088 #define MC_CMD_SET_PORT_ASSIGNMENT_OUT_LEN 0 9089 9090 /***********************************/ 9091 /* MC_CMD_ALLOC_VIS 9092 * Allocate VIs for current PCI function. 9093 */ 9094 #define MC_CMD_ALLOC_VIS 0x8b 9095 #undef MC_CMD_0x8b_PRIVILEGE_CTG 9096 9097 #define MC_CMD_0x8b_PRIVILEGE_CTG SRIOV_CTG_GENERAL 9098 9099 /* MC_CMD_ALLOC_VIS_IN msgrequest */ 9100 #define MC_CMD_ALLOC_VIS_IN_LEN 8 9101 /* The minimum number of VIs that is acceptable */ 9102 #define MC_CMD_ALLOC_VIS_IN_MIN_VI_COUNT_OFST 0 9103 #define MC_CMD_ALLOC_VIS_IN_MIN_VI_COUNT_LEN 4 9104 /* The maximum number of VIs that would be useful */ 9105 #define MC_CMD_ALLOC_VIS_IN_MAX_VI_COUNT_OFST 4 9106 #define MC_CMD_ALLOC_VIS_IN_MAX_VI_COUNT_LEN 4 9107 9108 /* MC_CMD_ALLOC_VIS_OUT msgresponse: Huntington-compatible VI_ALLOC request. 9109 * Use extended version in new code. 9110 */ 9111 #define MC_CMD_ALLOC_VIS_OUT_LEN 8 9112 /* The number of VIs allocated on this function */ 9113 #define MC_CMD_ALLOC_VIS_OUT_VI_COUNT_OFST 0 9114 #define MC_CMD_ALLOC_VIS_OUT_VI_COUNT_LEN 4 9115 /* The base absolute VI number allocated to this function. Required to 9116 * correctly interpret wakeup events. 9117 */ 9118 #define MC_CMD_ALLOC_VIS_OUT_VI_BASE_OFST 4 9119 #define MC_CMD_ALLOC_VIS_OUT_VI_BASE_LEN 4 9120 9121 /* MC_CMD_ALLOC_VIS_EXT_OUT msgresponse */ 9122 #define MC_CMD_ALLOC_VIS_EXT_OUT_LEN 12 9123 /* The number of VIs allocated on this function */ 9124 #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_COUNT_OFST 0 9125 #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_COUNT_LEN 4 9126 /* The base absolute VI number allocated to this function. Required to 9127 * correctly interpret wakeup events. 9128 */ 9129 #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_BASE_OFST 4 9130 #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_BASE_LEN 4 9131 /* Function's port vi_shift value (always 0 on Huntington) */ 9132 #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_SHIFT_OFST 8 9133 #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_SHIFT_LEN 4 9134 9135 /***********************************/ 9136 /* MC_CMD_FREE_VIS 9137 * Free VIs for current PCI function. Any linked PIO buffers will be unlinked, 9138 * but not freed. 9139 */ 9140 #define MC_CMD_FREE_VIS 0x8c 9141 #undef MC_CMD_0x8c_PRIVILEGE_CTG 9142 9143 #define MC_CMD_0x8c_PRIVILEGE_CTG SRIOV_CTG_GENERAL 9144 9145 /* MC_CMD_FREE_VIS_IN msgrequest */ 9146 #define MC_CMD_FREE_VIS_IN_LEN 0 9147 9148 /* MC_CMD_FREE_VIS_OUT msgresponse */ 9149 #define MC_CMD_FREE_VIS_OUT_LEN 0 9150 9151 /***********************************/ 9152 /* MC_CMD_GET_SRIOV_CFG 9153 * Get SRIOV config for this PF. 9154 */ 9155 #define MC_CMD_GET_SRIOV_CFG 0xba 9156 #undef MC_CMD_0xba_PRIVILEGE_CTG 9157 9158 #define MC_CMD_0xba_PRIVILEGE_CTG SRIOV_CTG_GENERAL 9159 9160 /* MC_CMD_GET_SRIOV_CFG_IN msgrequest */ 9161 #define MC_CMD_GET_SRIOV_CFG_IN_LEN 0 9162 9163 /* MC_CMD_GET_SRIOV_CFG_OUT msgresponse */ 9164 #define MC_CMD_GET_SRIOV_CFG_OUT_LEN 20 9165 /* Number of VFs currently enabled. */ 9166 #define MC_CMD_GET_SRIOV_CFG_OUT_VF_CURRENT_OFST 0 9167 #define MC_CMD_GET_SRIOV_CFG_OUT_VF_CURRENT_LEN 4 9168 /* Max number of VFs before sriov stride and offset may need to be changed. */ 9169 #define MC_CMD_GET_SRIOV_CFG_OUT_VF_MAX_OFST 4 9170 #define MC_CMD_GET_SRIOV_CFG_OUT_VF_MAX_LEN 4 9171 #define MC_CMD_GET_SRIOV_CFG_OUT_FLAGS_OFST 8 9172 #define MC_CMD_GET_SRIOV_CFG_OUT_FLAGS_LEN 4 9173 #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_LBN 0 9174 #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_WIDTH 1 9175 /* RID offset of first VF from PF. */ 9176 #define MC_CMD_GET_SRIOV_CFG_OUT_VF_OFFSET_OFST 12 9177 #define MC_CMD_GET_SRIOV_CFG_OUT_VF_OFFSET_LEN 4 9178 /* RID offset of each subsequent VF from the previous. */ 9179 #define MC_CMD_GET_SRIOV_CFG_OUT_VF_STRIDE_OFST 16 9180 #define MC_CMD_GET_SRIOV_CFG_OUT_VF_STRIDE_LEN 4 9181 9182 /***********************************/ 9183 /* MC_CMD_SET_SRIOV_CFG 9184 * Set SRIOV config for this PF. 9185 */ 9186 #define MC_CMD_SET_SRIOV_CFG 0xbb 9187 #undef MC_CMD_0xbb_PRIVILEGE_CTG 9188 9189 #define MC_CMD_0xbb_PRIVILEGE_CTG SRIOV_CTG_ADMIN 9190 9191 /* MC_CMD_SET_SRIOV_CFG_IN msgrequest */ 9192 #define MC_CMD_SET_SRIOV_CFG_IN_LEN 20 9193 /* Number of VFs currently enabled. */ 9194 #define MC_CMD_SET_SRIOV_CFG_IN_VF_CURRENT_OFST 0 9195 #define MC_CMD_SET_SRIOV_CFG_IN_VF_CURRENT_LEN 4 9196 /* Max number of VFs before sriov stride and offset may need to be changed. */ 9197 #define MC_CMD_SET_SRIOV_CFG_IN_VF_MAX_OFST 4 9198 #define MC_CMD_SET_SRIOV_CFG_IN_VF_MAX_LEN 4 9199 #define MC_CMD_SET_SRIOV_CFG_IN_FLAGS_OFST 8 9200 #define MC_CMD_SET_SRIOV_CFG_IN_FLAGS_LEN 4 9201 #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_LBN 0 9202 #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_WIDTH 1 9203 /* RID offset of first VF from PF, or 0 for no change, or 9204 * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate an offset. 9205 */ 9206 #define MC_CMD_SET_SRIOV_CFG_IN_VF_OFFSET_OFST 12 9207 #define MC_CMD_SET_SRIOV_CFG_IN_VF_OFFSET_LEN 4 9208 /* RID offset of each subsequent VF from the previous, 0 for no change, or 9209 * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate a stride. 9210 */ 9211 #define MC_CMD_SET_SRIOV_CFG_IN_VF_STRIDE_OFST 16 9212 #define MC_CMD_SET_SRIOV_CFG_IN_VF_STRIDE_LEN 4 9213 9214 /* MC_CMD_SET_SRIOV_CFG_OUT msgresponse */ 9215 #define MC_CMD_SET_SRIOV_CFG_OUT_LEN 0 9216 9217 /***********************************/ 9218 /* MC_CMD_GET_VI_ALLOC_INFO 9219 * Get information about number of VI's and base VI number allocated to this 9220 * function. 9221 */ 9222 #define MC_CMD_GET_VI_ALLOC_INFO 0x8d 9223 #undef MC_CMD_0x8d_PRIVILEGE_CTG 9224 9225 #define MC_CMD_0x8d_PRIVILEGE_CTG SRIOV_CTG_GENERAL 9226 9227 /* MC_CMD_GET_VI_ALLOC_INFO_IN msgrequest */ 9228 #define MC_CMD_GET_VI_ALLOC_INFO_IN_LEN 0 9229 9230 /* MC_CMD_GET_VI_ALLOC_INFO_OUT msgresponse */ 9231 #define MC_CMD_GET_VI_ALLOC_INFO_OUT_LEN 12 9232 /* The number of VIs allocated on this function */ 9233 #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_COUNT_OFST 0 9234 #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_COUNT_LEN 4 9235 /* The base absolute VI number allocated to this function. Required to 9236 * correctly interpret wakeup events. 9237 */ 9238 #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_BASE_OFST 4 9239 #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_BASE_LEN 4 9240 /* Function's port vi_shift value (always 0 on Huntington) */ 9241 #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_SHIFT_OFST 8 9242 #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_SHIFT_LEN 4 9243 9244 /***********************************/ 9245 /* MC_CMD_DUMP_VI_STATE 9246 * For CmdClient use. Dump pertinent information on a specific absolute VI. 9247 */ 9248 #define MC_CMD_DUMP_VI_STATE 0x8e 9249 #undef MC_CMD_0x8e_PRIVILEGE_CTG 9250 9251 #define MC_CMD_0x8e_PRIVILEGE_CTG SRIOV_CTG_GENERAL 9252 9253 /* MC_CMD_DUMP_VI_STATE_IN msgrequest */ 9254 #define MC_CMD_DUMP_VI_STATE_IN_LEN 4 9255 /* The VI number to query. */ 9256 #define MC_CMD_DUMP_VI_STATE_IN_VI_NUMBER_OFST 0 9257 #define MC_CMD_DUMP_VI_STATE_IN_VI_NUMBER_LEN 4 9258 9259 /* MC_CMD_DUMP_VI_STATE_OUT msgresponse */ 9260 #define MC_CMD_DUMP_VI_STATE_OUT_LEN 96 9261 /* The PF part of the function owning this VI. */ 9262 #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_OFST 0 9263 #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_LEN 2 9264 /* The VF part of the function owning this VI. */ 9265 #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_OFST 2 9266 #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_LEN 2 9267 /* Base of VIs allocated to this function. */ 9268 #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_OFST 4 9269 #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_LEN 2 9270 /* Count of VIs allocated to the owner function. */ 9271 #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_OFST 6 9272 #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_LEN 2 9273 /* Base interrupt vector allocated to this function. */ 9274 #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_OFST 8 9275 #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_LEN 2 9276 /* Number of interrupt vectors allocated to this function. */ 9277 #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_OFST 10 9278 #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_LEN 2 9279 /* Raw evq ptr table data. */ 9280 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_OFST 12 9281 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LEN 8 9282 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LO_OFST 12 9283 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_HI_OFST 16 9284 /* Raw evq timer table data. */ 9285 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_OFST 20 9286 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LEN 8 9287 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LO_OFST 20 9288 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_HI_OFST 24 9289 /* Combined metadata field. */ 9290 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_OFST 28 9291 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_LEN 4 9292 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_LBN 0 9293 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_WIDTH 16 9294 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_LBN 16 9295 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_WIDTH 8 9296 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_LBN 24 9297 #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_WIDTH 8 9298 /* TXDPCPU raw table data for queue. */ 9299 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_OFST 32 9300 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LEN 8 9301 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LO_OFST 32 9302 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_HI_OFST 36 9303 /* TXDPCPU raw table data for queue. */ 9304 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_OFST 40 9305 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LEN 8 9306 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LO_OFST 40 9307 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_HI_OFST 44 9308 /* TXDPCPU raw table data for queue. */ 9309 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_OFST 48 9310 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LEN 8 9311 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LO_OFST 48 9312 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_HI_OFST 52 9313 /* Combined metadata field. */ 9314 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_OFST 56 9315 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LEN 8 9316 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LO_OFST 56 9317 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_HI_OFST 60 9318 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_LBN 0 9319 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_WIDTH 16 9320 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_LBN 16 9321 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_WIDTH 8 9322 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_LBN 24 9323 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_WIDTH 8 9324 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_LBN 32 9325 #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_WIDTH 8 9326 #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_LBN 40 9327 #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_WIDTH 24 9328 /* RXDPCPU raw table data for queue. */ 9329 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_OFST 64 9330 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LEN 8 9331 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LO_OFST 64 9332 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_HI_OFST 68 9333 /* RXDPCPU raw table data for queue. */ 9334 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_OFST 72 9335 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LEN 8 9336 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LO_OFST 72 9337 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_HI_OFST 76 9338 /* Reserved, currently 0. */ 9339 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_OFST 80 9340 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LEN 8 9341 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LO_OFST 80 9342 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_HI_OFST 84 9343 /* Combined metadata field. */ 9344 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_OFST 88 9345 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LEN 8 9346 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LO_OFST 88 9347 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_HI_OFST 92 9348 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_LBN 0 9349 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_WIDTH 16 9350 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_LBN 16 9351 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_WIDTH 8 9352 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_LBN 24 9353 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_WIDTH 8 9354 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_LBN 32 9355 #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_WIDTH 8 9356 9357 /***********************************/ 9358 /* MC_CMD_ALLOC_PIOBUF 9359 * Allocate a push I/O buffer for later use with a tx queue. 9360 */ 9361 #define MC_CMD_ALLOC_PIOBUF 0x8f 9362 #undef MC_CMD_0x8f_PRIVILEGE_CTG 9363 9364 #define MC_CMD_0x8f_PRIVILEGE_CTG SRIOV_CTG_ONLOAD 9365 9366 /* MC_CMD_ALLOC_PIOBUF_IN msgrequest */ 9367 #define MC_CMD_ALLOC_PIOBUF_IN_LEN 0 9368 9369 /* MC_CMD_ALLOC_PIOBUF_OUT msgresponse */ 9370 #define MC_CMD_ALLOC_PIOBUF_OUT_LEN 4 9371 /* Handle for allocated push I/O buffer. */ 9372 #define MC_CMD_ALLOC_PIOBUF_OUT_PIOBUF_HANDLE_OFST 0 9373 #define MC_CMD_ALLOC_PIOBUF_OUT_PIOBUF_HANDLE_LEN 4 9374 9375 /***********************************/ 9376 /* MC_CMD_FREE_PIOBUF 9377 * Free a push I/O buffer. 9378 */ 9379 #define MC_CMD_FREE_PIOBUF 0x90 9380 #undef MC_CMD_0x90_PRIVILEGE_CTG 9381 9382 #define MC_CMD_0x90_PRIVILEGE_CTG SRIOV_CTG_ONLOAD 9383 9384 /* MC_CMD_FREE_PIOBUF_IN msgrequest */ 9385 #define MC_CMD_FREE_PIOBUF_IN_LEN 4 9386 /* Handle for allocated push I/O buffer. */ 9387 #define MC_CMD_FREE_PIOBUF_IN_PIOBUF_HANDLE_OFST 0 9388 #define MC_CMD_FREE_PIOBUF_IN_PIOBUF_HANDLE_LEN 4 9389 9390 /* MC_CMD_FREE_PIOBUF_OUT msgresponse */ 9391 #define MC_CMD_FREE_PIOBUF_OUT_LEN 0 9392 9393 /***********************************/ 9394 /* MC_CMD_GET_VI_TLP_PROCESSING 9395 * Get TLP steering and ordering information for a VI. 9396 */ 9397 #define MC_CMD_GET_VI_TLP_PROCESSING 0xb0 9398 #undef MC_CMD_0xb0_PRIVILEGE_CTG 9399 9400 #define MC_CMD_0xb0_PRIVILEGE_CTG SRIOV_CTG_GENERAL 9401 9402 /* MC_CMD_GET_VI_TLP_PROCESSING_IN msgrequest */ 9403 #define MC_CMD_GET_VI_TLP_PROCESSING_IN_LEN 4 9404 /* VI number to get information for. */ 9405 #define MC_CMD_GET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0 9406 #define MC_CMD_GET_VI_TLP_PROCESSING_IN_INSTANCE_LEN 4 9407 9408 /* MC_CMD_GET_VI_TLP_PROCESSING_OUT msgresponse */ 9409 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_LEN 4 9410 /* Transaction processing steering hint 1 for use with the Rx Queue. */ 9411 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_OFST 0 9412 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_LEN 1 9413 /* Transaction processing steering hint 2 for use with the Ev Queue. */ 9414 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_OFST 1 9415 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_LEN 1 9416 /* Use Relaxed ordering model for TLPs on this VI. */ 9417 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_LBN 16 9418 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_WIDTH 1 9419 /* Use ID based ordering for TLPs on this VI. */ 9420 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_LBN 17 9421 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_WIDTH 1 9422 /* Set no snoop bit for TLPs on this VI. */ 9423 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_LBN 18 9424 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_WIDTH 1 9425 /* Enable TPH for TLPs on this VI. */ 9426 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_LBN 19 9427 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_WIDTH 1 9428 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_DATA_OFST 0 9429 #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_DATA_LEN 4 9430 9431 /***********************************/ 9432 /* MC_CMD_SET_VI_TLP_PROCESSING 9433 * Set TLP steering and ordering information for a VI. 9434 */ 9435 #define MC_CMD_SET_VI_TLP_PROCESSING 0xb1 9436 #undef MC_CMD_0xb1_PRIVILEGE_CTG 9437 9438 #define MC_CMD_0xb1_PRIVILEGE_CTG SRIOV_CTG_GENERAL 9439 9440 /* MC_CMD_SET_VI_TLP_PROCESSING_IN msgrequest */ 9441 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_LEN 8 9442 /* VI number to set information for. */ 9443 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0 9444 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_INSTANCE_LEN 4 9445 /* Transaction processing steering hint 1 for use with the Rx Queue. */ 9446 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_OFST 4 9447 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_LEN 1 9448 /* Transaction processing steering hint 2 for use with the Ev Queue. */ 9449 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_OFST 5 9450 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_LEN 1 9451 /* Use Relaxed ordering model for TLPs on this VI. */ 9452 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_LBN 48 9453 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_WIDTH 1 9454 /* Use ID based ordering for TLPs on this VI. */ 9455 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_LBN 49 9456 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_WIDTH 1 9457 /* Set the no snoop bit for TLPs on this VI. */ 9458 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_LBN 50 9459 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_WIDTH 1 9460 /* Enable TPH for TLPs on this VI. */ 9461 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_LBN 51 9462 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_WIDTH 1 9463 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_DATA_OFST 4 9464 #define MC_CMD_SET_VI_TLP_PROCESSING_IN_DATA_LEN 4 9465 9466 /* MC_CMD_SET_VI_TLP_PROCESSING_OUT msgresponse */ 9467 #define MC_CMD_SET_VI_TLP_PROCESSING_OUT_LEN 0 9468 9469 /***********************************/ 9470 /* MC_CMD_GET_TLP_PROCESSING_GLOBALS 9471 * Get global PCIe steering and transaction processing configuration. 9472 */ 9473 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS 0xbc 9474 #undef MC_CMD_0xbc_PRIVILEGE_CTG 9475 9476 #define MC_CMD_0xbc_PRIVILEGE_CTG SRIOV_CTG_ADMIN 9477 9478 /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN msgrequest */ 9479 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_LEN 4 9480 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0 9481 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_LEN 4 9482 /* enum: MISC. */ 9483 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_MISC 0x0 9484 /* enum: IDO. */ 9485 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_IDO 0x1 9486 /* enum: RO. */ 9487 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_RO 0x2 9488 /* enum: TPH Type. */ 9489 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_TPH_TYPE 0x3 9490 9491 /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT msgresponse */ 9492 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_LEN 8 9493 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_GLOBAL_CATEGORY_OFST 0 9494 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_GLOBAL_CATEGORY_LEN 4 9495 /* Enum values, see field(s): */ 9496 /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */ 9497 /* Amalgamated TLP info word. */ 9498 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_WORD_OFST 4 9499 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_WORD_LEN 4 9500 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_LBN 0 9501 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_WIDTH 1 9502 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_LBN 1 9503 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_WIDTH 31 9504 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_LBN 0 9505 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_WIDTH 1 9506 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_LBN 1 9507 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_WIDTH 1 9508 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_LBN 2 9509 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_WIDTH 1 9510 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_LBN 3 9511 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_WIDTH 1 9512 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_LBN 4 9513 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_WIDTH 28 9514 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_LBN 0 9515 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_WIDTH 1 9516 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_LBN 1 9517 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_WIDTH 1 9518 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_LBN 2 9519 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_WIDTH 1 9520 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_LBN 3 9521 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_WIDTH 29 9522 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_LBN 0 9523 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2 9524 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_LBN 2 9525 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_WIDTH 2 9526 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_LBN 4 9527 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_WIDTH 2 9528 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_LBN 6 9529 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_WIDTH 2 9530 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_LBN 8 9531 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_WIDTH 2 9532 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_LBN 9 9533 #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_WIDTH 23 9534 9535 /***********************************/ 9536 /* MC_CMD_SET_TLP_PROCESSING_GLOBALS 9537 * Set global PCIe steering and transaction processing configuration. 9538 */ 9539 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS 0xbd 9540 #undef MC_CMD_0xbd_PRIVILEGE_CTG 9541 9542 #define MC_CMD_0xbd_PRIVILEGE_CTG SRIOV_CTG_ADMIN 9543 9544 /* MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN msgrequest */ 9545 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_LEN 8 9546 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0 9547 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_LEN 4 9548 /* Enum values, see field(s): */ 9549 /* MC_CMD_GET_TLP_PROCESSING_GLOBALS/MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */ 9550 /* Amalgamated TLP info word. */ 9551 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_WORD_OFST 4 9552 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_WORD_LEN 4 9553 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_LBN 0 9554 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_WIDTH 1 9555 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_LBN 0 9556 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_WIDTH 1 9557 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_LBN 1 9558 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_WIDTH 1 9559 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_LBN 2 9560 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_WIDTH 1 9561 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_LBN 3 9562 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_WIDTH 1 9563 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_LBN 0 9564 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_WIDTH 1 9565 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_LBN 1 9566 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_WIDTH 1 9567 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_LBN 2 9568 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_WIDTH 1 9569 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_LBN 0 9570 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2 9571 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_LBN 2 9572 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_WIDTH 2 9573 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_LBN 4 9574 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_WIDTH 2 9575 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_LBN 6 9576 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_WIDTH 2 9577 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_LBN 8 9578 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_WIDTH 2 9579 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_LBN 10 9580 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_WIDTH 22 9581 9582 /* MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT msgresponse */ 9583 #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT_LEN 0 9584 9585 /***********************************/ 9586 /* MC_CMD_SATELLITE_DOWNLOAD 9587 * Download a new set of images to the satellite CPUs from the host. 9588 */ 9589 #define MC_CMD_SATELLITE_DOWNLOAD 0x91 9590 #undef MC_CMD_0x91_PRIVILEGE_CTG 9591 9592 #define MC_CMD_0x91_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 9593 9594 /* MC_CMD_SATELLITE_DOWNLOAD_IN msgrequest: The reset requirements for the CPUs 9595 * are subtle, and so downloads must proceed in a number of phases. 9596 * 9597 * 1) PHASE_RESET with a target of TARGET_ALL and chunk ID/length of 0. 9598 * 9599 * 2) PHASE_IMEMS for each of the IMEM targets (target IDs 0-11). Each download 9600 * may consist of multiple chunks. The final chunk (with CHUNK_ID_LAST) should 9601 * be a checksum (a simple 32-bit sum) of the transferred data. An individual 9602 * download may be aborted using CHUNK_ID_ABORT. 9603 * 9604 * 3) PHASE_VECTORS for each of the vector table targets (target IDs 12-15), 9605 * similar to PHASE_IMEMS. 9606 * 9607 * 4) PHASE_READY with a target of TARGET_ALL and chunk ID/length of 0. 9608 * 9609 * After any error (a requested abort is not considered to be an error) the 9610 * sequence must be restarted from PHASE_RESET. 9611 */ 9612 #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMIN 20 9613 #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMAX 252 9614 #define MC_CMD_SATELLITE_DOWNLOAD_IN_LEN(num) (16+4*(num)) 9615 /* Download phase. (Note: the IDLE phase is used internally and is never valid 9616 * in a command from the host.) 9617 */ 9618 #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_OFST 0 9619 #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_LEN 4 9620 #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IDLE 0x0 /* enum */ 9621 #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_RESET 0x1 /* enum */ 9622 #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IMEMS 0x2 /* enum */ 9623 #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_VECTORS 0x3 /* enum */ 9624 #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_READY 0x4 /* enum */ 9625 /* Target for download. (These match the blob numbers defined in 9626 * mc_flash_layout.h.) 9627 */ 9628 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_OFST 4 9629 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_LEN 4 9630 /* enum: Valid in phase 2 (PHASE_IMEMS) only */ 9631 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_TEXT 0x0 9632 /* enum: Valid in phase 2 (PHASE_IMEMS) only */ 9633 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_TEXT 0x1 9634 /* enum: Valid in phase 2 (PHASE_IMEMS) only */ 9635 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDP_TEXT 0x2 9636 /* enum: Valid in phase 2 (PHASE_IMEMS) only */ 9637 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDP_TEXT 0x3 9638 /* enum: Valid in phase 2 (PHASE_IMEMS) only */ 9639 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT 0x4 9640 /* enum: Valid in phase 2 (PHASE_IMEMS) only */ 9641 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT_CFG 0x5 9642 /* enum: Valid in phase 2 (PHASE_IMEMS) only */ 9643 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT 0x6 9644 /* enum: Valid in phase 2 (PHASE_IMEMS) only */ 9645 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT_CFG 0x7 9646 /* enum: Valid in phase 2 (PHASE_IMEMS) only */ 9647 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_PGM 0x8 9648 /* enum: Valid in phase 2 (PHASE_IMEMS) only */ 9649 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_SL_PGM 0x9 9650 /* enum: Valid in phase 2 (PHASE_IMEMS) only */ 9651 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_PGM 0xa 9652 /* enum: Valid in phase 2 (PHASE_IMEMS) only */ 9653 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_SL_PGM 0xb 9654 /* enum: Valid in phase 3 (PHASE_VECTORS) only */ 9655 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL0 0xc 9656 /* enum: Valid in phase 3 (PHASE_VECTORS) only */ 9657 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL0 0xd 9658 /* enum: Valid in phase 3 (PHASE_VECTORS) only */ 9659 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL1 0xe 9660 /* enum: Valid in phase 3 (PHASE_VECTORS) only */ 9661 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL1 0xf 9662 /* enum: Valid in phases 1 (PHASE_RESET) and 4 (PHASE_READY) only */ 9663 #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_ALL 0xffffffff 9664 /* Chunk ID, or CHUNK_ID_LAST or CHUNK_ID_ABORT */ 9665 #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_OFST 8 9666 #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_LEN 4 9667 /* enum: Last chunk, containing checksum rather than data */ 9668 #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_LAST 0xffffffff 9669 /* enum: Abort download of this item */ 9670 #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_ABORT 0xfffffffe 9671 /* Length of this chunk in bytes */ 9672 #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_LEN_OFST 12 9673 #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_LEN_LEN 4 9674 /* Data for this chunk */ 9675 #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_OFST 16 9676 #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_LEN 4 9677 #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MINNUM 1 9678 #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MAXNUM 59 9679 9680 /* MC_CMD_SATELLITE_DOWNLOAD_OUT msgresponse */ 9681 #define MC_CMD_SATELLITE_DOWNLOAD_OUT_LEN 8 9682 /* Same as MC_CMD_ERR field, but included as 0 in success cases */ 9683 #define MC_CMD_SATELLITE_DOWNLOAD_OUT_RESULT_OFST 0 9684 #define MC_CMD_SATELLITE_DOWNLOAD_OUT_RESULT_LEN 4 9685 /* Extra status information */ 9686 #define MC_CMD_SATELLITE_DOWNLOAD_OUT_INFO_OFST 4 9687 #define MC_CMD_SATELLITE_DOWNLOAD_OUT_INFO_LEN 4 9688 /* enum: Code download OK, completed. */ 9689 #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_COMPLETE 0x0 9690 /* enum: Code download aborted as requested. */ 9691 #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_ABORTED 0x1 9692 /* enum: Code download OK so far, send next chunk. */ 9693 #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_NEXT_CHUNK 0x2 9694 /* enum: Download phases out of sequence */ 9695 #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_PHASE 0x100 9696 /* enum: Bad target for this phase */ 9697 #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_TARGET 0x101 9698 /* enum: Chunk ID out of sequence */ 9699 #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_ID 0x200 9700 /* enum: Chunk length zero or too large */ 9701 #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_LEN 0x201 9702 /* enum: Checksum was incorrect */ 9703 #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHECKSUM 0x300 9704 9705 /***********************************/ 9706 /* MC_CMD_GET_CAPABILITIES 9707 * Get device capabilities. 9708 * 9709 * This is supplementary to the MC_CMD_GET_BOARD_CFG command, and intended to 9710 * reference inherent device capabilities as opposed to current NVRAM config. 9711 */ 9712 #define MC_CMD_GET_CAPABILITIES 0xbe 9713 #undef MC_CMD_0xbe_PRIVILEGE_CTG 9714 9715 #define MC_CMD_0xbe_PRIVILEGE_CTG SRIOV_CTG_GENERAL 9716 9717 /* MC_CMD_GET_CAPABILITIES_IN msgrequest */ 9718 #define MC_CMD_GET_CAPABILITIES_IN_LEN 0 9719 9720 /* MC_CMD_GET_CAPABILITIES_OUT msgresponse */ 9721 #define MC_CMD_GET_CAPABILITIES_OUT_LEN 20 9722 /* First word of flags. */ 9723 #define MC_CMD_GET_CAPABILITIES_OUT_FLAGS1_OFST 0 9724 #define MC_CMD_GET_CAPABILITIES_OUT_FLAGS1_LEN 4 9725 #define MC_CMD_GET_CAPABILITIES_OUT_VPORT_RECONFIGURE_LBN 3 9726 #define MC_CMD_GET_CAPABILITIES_OUT_VPORT_RECONFIGURE_WIDTH 1 9727 #define MC_CMD_GET_CAPABILITIES_OUT_TX_STRIPING_LBN 4 9728 #define MC_CMD_GET_CAPABILITIES_OUT_TX_STRIPING_WIDTH 1 9729 #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_QUERY_LBN 5 9730 #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_QUERY_WIDTH 1 9731 #define MC_CMD_GET_CAPABILITIES_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 9732 #define MC_CMD_GET_CAPABILITIES_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 9733 #define MC_CMD_GET_CAPABILITIES_OUT_DRV_ATTACH_PREBOOT_LBN 7 9734 #define MC_CMD_GET_CAPABILITIES_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 9735 #define MC_CMD_GET_CAPABILITIES_OUT_RX_FORCE_EVENT_MERGING_LBN 8 9736 #define MC_CMD_GET_CAPABILITIES_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 9737 #define MC_CMD_GET_CAPABILITIES_OUT_SET_MAC_ENHANCED_LBN 9 9738 #define MC_CMD_GET_CAPABILITIES_OUT_SET_MAC_ENHANCED_WIDTH 1 9739 #define MC_CMD_GET_CAPABILITIES_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 9740 #define MC_CMD_GET_CAPABILITIES_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 9741 #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 9742 #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 9743 #define MC_CMD_GET_CAPABILITIES_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 9744 #define MC_CMD_GET_CAPABILITIES_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 9745 #define MC_CMD_GET_CAPABILITIES_OUT_ADDITIONAL_RSS_MODES_LBN 13 9746 #define MC_CMD_GET_CAPABILITIES_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 9747 #define MC_CMD_GET_CAPABILITIES_OUT_QBB_LBN 14 9748 #define MC_CMD_GET_CAPABILITIES_OUT_QBB_WIDTH 1 9749 #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 9750 #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 9751 #define MC_CMD_GET_CAPABILITIES_OUT_RX_RSS_LIMITED_LBN 16 9752 #define MC_CMD_GET_CAPABILITIES_OUT_RX_RSS_LIMITED_WIDTH 1 9753 #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_LBN 17 9754 #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_WIDTH 1 9755 #define MC_CMD_GET_CAPABILITIES_OUT_RX_INCLUDE_FCS_LBN 18 9756 #define MC_CMD_GET_CAPABILITIES_OUT_RX_INCLUDE_FCS_WIDTH 1 9757 #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_LBN 19 9758 #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_WIDTH 1 9759 #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_LBN 20 9760 #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_WIDTH 1 9761 #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_LBN 21 9762 #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_WIDTH 1 9763 #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_LBN 22 9764 #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_WIDTH 1 9765 #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_LBN 23 9766 #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_WIDTH 1 9767 #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_LBN 24 9768 #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_WIDTH 1 9769 #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_LBN 25 9770 #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_WIDTH 1 9771 #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_LBN 26 9772 #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_WIDTH 1 9773 #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_LBN 27 9774 #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 9775 #define MC_CMD_GET_CAPABILITIES_OUT_RX_DISABLE_SCATTER_LBN 28 9776 #define MC_CMD_GET_CAPABILITIES_OUT_RX_DISABLE_SCATTER_WIDTH 1 9777 #define MC_CMD_GET_CAPABILITIES_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 9778 #define MC_CMD_GET_CAPABILITIES_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 9779 #define MC_CMD_GET_CAPABILITIES_OUT_EVB_LBN 30 9780 #define MC_CMD_GET_CAPABILITIES_OUT_EVB_WIDTH 1 9781 #define MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_LBN 31 9782 #define MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_WIDTH 1 9783 /* RxDPCPU firmware id. */ 9784 #define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_OFST 4 9785 #define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_LEN 2 9786 /* enum: Standard RXDP firmware */ 9787 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP 0x0 9788 /* enum: Low latency RXDP firmware */ 9789 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_LOW_LATENCY 0x1 9790 /* enum: Packed stream RXDP firmware */ 9791 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_PACKED_STREAM 0x2 9792 /* enum: Rules engine RXDP firmware */ 9793 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_RULES_ENGINE 0x5 9794 /* enum: DPDK RXDP firmware */ 9795 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_DPDK 0x6 9796 /* enum: BIST RXDP firmware */ 9797 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_BIST 0x10a 9798 /* enum: RXDP Test firmware image 1 */ 9799 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 9800 /* enum: RXDP Test firmware image 2 */ 9801 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 9802 /* enum: RXDP Test firmware image 3 */ 9803 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 9804 /* enum: RXDP Test firmware image 4 */ 9805 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 9806 /* enum: RXDP Test firmware image 5 */ 9807 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_BACKPRESSURE 0x105 9808 /* enum: RXDP Test firmware image 6 */ 9809 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 9810 /* enum: RXDP Test firmware image 7 */ 9811 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 9812 /* enum: RXDP Test firmware image 8 */ 9813 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 9814 /* enum: RXDP Test firmware image 9 */ 9815 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b 9816 /* enum: RXDP Test firmware image 10 */ 9817 #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_SLOW 0x10c 9818 /* TxDPCPU firmware id. */ 9819 #define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_OFST 6 9820 #define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_LEN 2 9821 /* enum: Standard TXDP firmware */ 9822 #define MC_CMD_GET_CAPABILITIES_OUT_TXDP 0x0 9823 /* enum: Low latency TXDP firmware */ 9824 #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_LOW_LATENCY 0x1 9825 /* enum: High packet rate TXDP firmware */ 9826 #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_HIGH_PACKET_RATE 0x3 9827 /* enum: Rules engine TXDP firmware */ 9828 #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_RULES_ENGINE 0x5 9829 /* enum: DPDK TXDP firmware */ 9830 #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_DPDK 0x6 9831 /* enum: BIST TXDP firmware */ 9832 #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_BIST 0x12d 9833 /* enum: TXDP Test firmware image 1 */ 9834 #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 9835 /* enum: TXDP Test firmware image 2 */ 9836 #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 9837 /* enum: TXDP CSR bus test firmware */ 9838 #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_CSR 0x103 9839 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_OFST 8 9840 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_LEN 2 9841 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_LBN 0 9842 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_WIDTH 12 9843 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_LBN 12 9844 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 9845 /* enum: reserved value - do not use (may indicate alternative interpretation 9846 * of REV field in future) 9847 */ 9848 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_RESERVED 0x0 9849 /* enum: Trivial RX PD firmware for early Huntington development (Huntington 9850 * development only) 9851 */ 9852 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 9853 /* enum: RX PD firmware with approximately Siena-compatible behaviour 9854 * (Huntington development only) 9855 */ 9856 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 9857 /* enum: Full featured RX PD production firmware */ 9858 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 9859 /* enum: (deprecated original name for the FULL_FEATURED variant) */ 9860 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_VSWITCH 0x3 9861 /* enum: siena_compat variant RX PD firmware using PM rather than MAC 9862 * (Huntington development only) 9863 */ 9864 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 9865 /* enum: Low latency RX PD production firmware */ 9866 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 9867 /* enum: Packed stream RX PD production firmware */ 9868 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 9869 /* enum: RX PD firmware handling layer 2 only for high packet rate performance 9870 * tests (Medford development only) 9871 */ 9872 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 9873 /* enum: Rules engine RX PD production firmware */ 9874 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 9875 /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ 9876 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_L3XUDP 0x9 9877 /* enum: DPDK RX PD production firmware */ 9878 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_DPDK 0xa 9879 /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ 9880 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe 9881 /* enum: RX PD firmware parsing but not filtering network overlay tunnel 9882 * encapsulations (Medford development only) 9883 */ 9884 #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf 9885 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_OFST 10 9886 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_LEN 2 9887 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_LBN 0 9888 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_WIDTH 12 9889 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_LBN 12 9890 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 9891 /* enum: reserved value - do not use (may indicate alternative interpretation 9892 * of REV field in future) 9893 */ 9894 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_RESERVED 0x0 9895 /* enum: Trivial TX PD firmware for early Huntington development (Huntington 9896 * development only) 9897 */ 9898 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 9899 /* enum: TX PD firmware with approximately Siena-compatible behaviour 9900 * (Huntington development only) 9901 */ 9902 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 9903 /* enum: Full featured TX PD production firmware */ 9904 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 9905 /* enum: (deprecated original name for the FULL_FEATURED variant) */ 9906 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_VSWITCH 0x3 9907 /* enum: siena_compat variant TX PD firmware using PM rather than MAC 9908 * (Huntington development only) 9909 */ 9910 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 9911 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ 9912 /* enum: TX PD firmware handling layer 2 only for high packet rate performance 9913 * tests (Medford development only) 9914 */ 9915 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 9916 /* enum: Rules engine TX PD production firmware */ 9917 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 9918 /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ 9919 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_L3XUDP 0x9 9920 /* enum: DPDK TX PD production firmware */ 9921 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_DPDK 0xa 9922 /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ 9923 #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe 9924 /* Hardware capabilities of NIC */ 9925 #define MC_CMD_GET_CAPABILITIES_OUT_HW_CAPABILITIES_OFST 12 9926 #define MC_CMD_GET_CAPABILITIES_OUT_HW_CAPABILITIES_LEN 4 9927 /* Licensed capabilities */ 9928 #define MC_CMD_GET_CAPABILITIES_OUT_LICENSE_CAPABILITIES_OFST 16 9929 #define MC_CMD_GET_CAPABILITIES_OUT_LICENSE_CAPABILITIES_LEN 4 9930 9931 /* MC_CMD_GET_CAPABILITIES_V2_IN msgrequest */ 9932 #define MC_CMD_GET_CAPABILITIES_V2_IN_LEN 0 9933 9934 /* MC_CMD_GET_CAPABILITIES_V2_OUT msgresponse */ 9935 #define MC_CMD_GET_CAPABILITIES_V2_OUT_LEN 72 9936 /* First word of flags. */ 9937 #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS1_OFST 0 9938 #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS1_LEN 4 9939 #define MC_CMD_GET_CAPABILITIES_V2_OUT_VPORT_RECONFIGURE_LBN 3 9940 #define MC_CMD_GET_CAPABILITIES_V2_OUT_VPORT_RECONFIGURE_WIDTH 1 9941 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_STRIPING_LBN 4 9942 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_STRIPING_WIDTH 1 9943 #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_QUERY_LBN 5 9944 #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_QUERY_WIDTH 1 9945 #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 9946 #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 9947 #define MC_CMD_GET_CAPABILITIES_V2_OUT_DRV_ATTACH_PREBOOT_LBN 7 9948 #define MC_CMD_GET_CAPABILITIES_V2_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 9949 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_FORCE_EVENT_MERGING_LBN 8 9950 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 9951 #define MC_CMD_GET_CAPABILITIES_V2_OUT_SET_MAC_ENHANCED_LBN 9 9952 #define MC_CMD_GET_CAPABILITIES_V2_OUT_SET_MAC_ENHANCED_WIDTH 1 9953 #define MC_CMD_GET_CAPABILITIES_V2_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 9954 #define MC_CMD_GET_CAPABILITIES_V2_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 9955 #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 9956 #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 9957 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 9958 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 9959 #define MC_CMD_GET_CAPABILITIES_V2_OUT_ADDITIONAL_RSS_MODES_LBN 13 9960 #define MC_CMD_GET_CAPABILITIES_V2_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 9961 #define MC_CMD_GET_CAPABILITIES_V2_OUT_QBB_LBN 14 9962 #define MC_CMD_GET_CAPABILITIES_V2_OUT_QBB_WIDTH 1 9963 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 9964 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 9965 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_RSS_LIMITED_LBN 16 9966 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_RSS_LIMITED_WIDTH 1 9967 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_LBN 17 9968 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_WIDTH 1 9969 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_INCLUDE_FCS_LBN 18 9970 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_INCLUDE_FCS_WIDTH 1 9971 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VLAN_INSERTION_LBN 19 9972 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VLAN_INSERTION_WIDTH 1 9973 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_VLAN_STRIPPING_LBN 20 9974 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_VLAN_STRIPPING_WIDTH 1 9975 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_LBN 21 9976 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_WIDTH 1 9977 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_0_LBN 22 9978 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_0_WIDTH 1 9979 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_14_LBN 23 9980 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_14_WIDTH 1 9981 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_TIMESTAMP_LBN 24 9982 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_TIMESTAMP_WIDTH 1 9983 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_BATCHING_LBN 25 9984 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_BATCHING_WIDTH 1 9985 #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCAST_FILTER_CHAINING_LBN 26 9986 #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCAST_FILTER_CHAINING_WIDTH 1 9987 #define MC_CMD_GET_CAPABILITIES_V2_OUT_PM_AND_RXDP_COUNTERS_LBN 27 9988 #define MC_CMD_GET_CAPABILITIES_V2_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 9989 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DISABLE_SCATTER_LBN 28 9990 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DISABLE_SCATTER_WIDTH 1 9991 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 9992 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 9993 #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_LBN 30 9994 #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_WIDTH 1 9995 #define MC_CMD_GET_CAPABILITIES_V2_OUT_VXLAN_NVGRE_LBN 31 9996 #define MC_CMD_GET_CAPABILITIES_V2_OUT_VXLAN_NVGRE_WIDTH 1 9997 /* RxDPCPU firmware id. */ 9998 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DPCPU_FW_ID_OFST 4 9999 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DPCPU_FW_ID_LEN 2 10000 /* enum: Standard RXDP firmware */ 10001 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP 0x0 10002 /* enum: Low latency RXDP firmware */ 10003 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_LOW_LATENCY 0x1 10004 /* enum: Packed stream RXDP firmware */ 10005 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_PACKED_STREAM 0x2 10006 /* enum: Rules engine RXDP firmware */ 10007 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_RULES_ENGINE 0x5 10008 /* enum: DPDK RXDP firmware */ 10009 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_DPDK 0x6 10010 /* enum: BIST RXDP firmware */ 10011 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_BIST 0x10a 10012 /* enum: RXDP Test firmware image 1 */ 10013 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 10014 /* enum: RXDP Test firmware image 2 */ 10015 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 10016 /* enum: RXDP Test firmware image 3 */ 10017 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 10018 /* enum: RXDP Test firmware image 4 */ 10019 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 10020 /* enum: RXDP Test firmware image 5 */ 10021 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_BACKPRESSURE 0x105 10022 /* enum: RXDP Test firmware image 6 */ 10023 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 10024 /* enum: RXDP Test firmware image 7 */ 10025 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 10026 /* enum: RXDP Test firmware image 8 */ 10027 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 10028 /* enum: RXDP Test firmware image 9 */ 10029 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b 10030 /* enum: RXDP Test firmware image 10 */ 10031 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_SLOW 0x10c 10032 /* TxDPCPU firmware id. */ 10033 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DPCPU_FW_ID_OFST 6 10034 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DPCPU_FW_ID_LEN 2 10035 /* enum: Standard TXDP firmware */ 10036 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP 0x0 10037 /* enum: Low latency TXDP firmware */ 10038 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_LOW_LATENCY 0x1 10039 /* enum: High packet rate TXDP firmware */ 10040 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_HIGH_PACKET_RATE 0x3 10041 /* enum: Rules engine TXDP firmware */ 10042 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_RULES_ENGINE 0x5 10043 /* enum: DPDK TXDP firmware */ 10044 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_DPDK 0x6 10045 /* enum: BIST TXDP firmware */ 10046 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_BIST 0x12d 10047 /* enum: TXDP Test firmware image 1 */ 10048 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 10049 /* enum: TXDP Test firmware image 2 */ 10050 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 10051 /* enum: TXDP CSR bus test firmware */ 10052 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_TEST_FW_CSR 0x103 10053 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_OFST 8 10054 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_LEN 2 10055 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_REV_LBN 0 10056 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_REV_WIDTH 12 10057 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_TYPE_LBN 12 10058 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 10059 /* enum: reserved value - do not use (may indicate alternative interpretation 10060 * of REV field in future) 10061 */ 10062 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_RESERVED 0x0 10063 /* enum: Trivial RX PD firmware for early Huntington development (Huntington 10064 * development only) 10065 */ 10066 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 10067 /* enum: RX PD firmware with approximately Siena-compatible behaviour 10068 * (Huntington development only) 10069 */ 10070 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 10071 /* enum: Full featured RX PD production firmware */ 10072 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 10073 /* enum: (deprecated original name for the FULL_FEATURED variant) */ 10074 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_VSWITCH 0x3 10075 /* enum: siena_compat variant RX PD firmware using PM rather than MAC 10076 * (Huntington development only) 10077 */ 10078 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 10079 /* enum: Low latency RX PD production firmware */ 10080 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 10081 /* enum: Packed stream RX PD production firmware */ 10082 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 10083 /* enum: RX PD firmware handling layer 2 only for high packet rate performance 10084 * tests (Medford development only) 10085 */ 10086 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 10087 /* enum: Rules engine RX PD production firmware */ 10088 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 10089 /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ 10090 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_L3XUDP 0x9 10091 /* enum: DPDK RX PD production firmware */ 10092 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_DPDK 0xa 10093 /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ 10094 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe 10095 /* enum: RX PD firmware parsing but not filtering network overlay tunnel 10096 * encapsulations (Medford development only) 10097 */ 10098 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf 10099 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_OFST 10 10100 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_LEN 2 10101 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_REV_LBN 0 10102 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_REV_WIDTH 12 10103 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_TYPE_LBN 12 10104 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 10105 /* enum: reserved value - do not use (may indicate alternative interpretation 10106 * of REV field in future) 10107 */ 10108 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_RESERVED 0x0 10109 /* enum: Trivial TX PD firmware for early Huntington development (Huntington 10110 * development only) 10111 */ 10112 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 10113 /* enum: TX PD firmware with approximately Siena-compatible behaviour 10114 * (Huntington development only) 10115 */ 10116 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 10117 /* enum: Full featured TX PD production firmware */ 10118 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 10119 /* enum: (deprecated original name for the FULL_FEATURED variant) */ 10120 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_VSWITCH 0x3 10121 /* enum: siena_compat variant TX PD firmware using PM rather than MAC 10122 * (Huntington development only) 10123 */ 10124 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 10125 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ 10126 /* enum: TX PD firmware handling layer 2 only for high packet rate performance 10127 * tests (Medford development only) 10128 */ 10129 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 10130 /* enum: Rules engine TX PD production firmware */ 10131 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 10132 /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ 10133 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_L3XUDP 0x9 10134 /* enum: DPDK TX PD production firmware */ 10135 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_DPDK 0xa 10136 /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ 10137 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe 10138 /* Hardware capabilities of NIC */ 10139 #define MC_CMD_GET_CAPABILITIES_V2_OUT_HW_CAPABILITIES_OFST 12 10140 #define MC_CMD_GET_CAPABILITIES_V2_OUT_HW_CAPABILITIES_LEN 4 10141 /* Licensed capabilities */ 10142 #define MC_CMD_GET_CAPABILITIES_V2_OUT_LICENSE_CAPABILITIES_OFST 16 10143 #define MC_CMD_GET_CAPABILITIES_V2_OUT_LICENSE_CAPABILITIES_LEN 4 10144 /* Second word of flags. Not present on older firmware (check the length). */ 10145 #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS2_OFST 20 10146 #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS2_LEN 4 10147 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_LBN 0 10148 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_WIDTH 1 10149 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_ENCAP_LBN 1 10150 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_ENCAP_WIDTH 1 10151 #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVQ_TIMER_CTRL_LBN 2 10152 #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVQ_TIMER_CTRL_WIDTH 1 10153 #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVENT_CUT_THROUGH_LBN 3 10154 #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVENT_CUT_THROUGH_WIDTH 1 10155 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_CUT_THROUGH_LBN 4 10156 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_CUT_THROUGH_WIDTH 1 10157 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VFIFO_ULL_MODE_LBN 5 10158 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VFIFO_ULL_MODE_WIDTH 1 10159 #define MC_CMD_GET_CAPABILITIES_V2_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6 10160 #define MC_CMD_GET_CAPABILITIES_V2_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1 10161 #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_V2_LBN 7 10162 #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_V2_WIDTH 1 10163 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_TIMESTAMPING_LBN 8 10164 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_TIMESTAMPING_WIDTH 1 10165 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TIMESTAMP_LBN 9 10166 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TIMESTAMP_WIDTH 1 10167 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_SNIFF_LBN 10 10168 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_SNIFF_WIDTH 1 10169 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_SNIFF_LBN 11 10170 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_SNIFF_WIDTH 1 10171 #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12 10172 #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1 10173 #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_BACKGROUND_LBN 13 10174 #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_BACKGROUND_WIDTH 1 10175 #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_DB_RETURN_LBN 14 10176 #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_DB_RETURN_WIDTH 1 10177 #define MC_CMD_GET_CAPABILITIES_V2_OUT_CTPIO_LBN 15 10178 #define MC_CMD_GET_CAPABILITIES_V2_OUT_CTPIO_WIDTH 1 10179 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_SUPPORT_LBN 16 10180 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_SUPPORT_WIDTH 1 10181 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_BOUND_LBN 17 10182 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_BOUND_WIDTH 1 10183 #define MC_CMD_GET_CAPABILITIES_V2_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18 10184 #define MC_CMD_GET_CAPABILITIES_V2_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1 10185 #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_FLAG_LBN 19 10186 #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_FLAG_WIDTH 1 10187 #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_MARK_LBN 20 10188 #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_MARK_WIDTH 1 10189 #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21 10190 #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1 10191 #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21 10192 #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1 10193 #define MC_CMD_GET_CAPABILITIES_V2_OUT_L3XUDP_SUPPORT_LBN 22 10194 #define MC_CMD_GET_CAPABILITIES_V2_OUT_L3XUDP_SUPPORT_WIDTH 1 10195 #define MC_CMD_GET_CAPABILITIES_V2_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23 10196 #define MC_CMD_GET_CAPABILITIES_V2_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1 10197 #define MC_CMD_GET_CAPABILITIES_V2_OUT_VI_SPREADING_LBN 24 10198 #define MC_CMD_GET_CAPABILITIES_V2_OUT_VI_SPREADING_WIDTH 1 10199 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_HLB_IDLE_LBN 25 10200 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_HLB_IDLE_WIDTH 1 10201 /* Number of FATSOv2 contexts per datapath supported by this NIC. Not present 10202 * on older firmware (check the length). 10203 */ 10204 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24 10205 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2 10206 /* One byte per PF containing the number of the external port assigned to this 10207 * PF, indexed by PF number. Special values indicate that a PF is either not 10208 * present or not assigned. 10209 */ 10210 #define MC_CMD_GET_CAPABILITIES_V2_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26 10211 #define MC_CMD_GET_CAPABILITIES_V2_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1 10212 #define MC_CMD_GET_CAPABILITIES_V2_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16 10213 /* enum: The caller is not permitted to access information on this PF. */ 10214 #define MC_CMD_GET_CAPABILITIES_V2_OUT_ACCESS_NOT_PERMITTED 0xff 10215 /* enum: PF does not exist. */ 10216 #define MC_CMD_GET_CAPABILITIES_V2_OUT_PF_NOT_PRESENT 0xfe 10217 /* enum: PF does exist but is not assigned to any external port. */ 10218 #define MC_CMD_GET_CAPABILITIES_V2_OUT_PF_NOT_ASSIGNED 0xfd 10219 /* enum: This value indicates that PF is assigned, but it cannot be expressed 10220 * in this field. It is intended for a possible future situation where a more 10221 * complex scheme of PFs to ports mapping is being used. The future driver 10222 * should look for a new field supporting the new scheme. The current/old 10223 * driver should treat this value as PF_NOT_ASSIGNED. 10224 */ 10225 #define MC_CMD_GET_CAPABILITIES_V2_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc 10226 /* One byte per PF containing the number of its VFs, indexed by PF number. A 10227 * special value indicates that a PF is not present. 10228 */ 10229 #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VFS_PER_PF_OFST 42 10230 #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VFS_PER_PF_LEN 1 10231 #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VFS_PER_PF_NUM 16 10232 /* enum: The caller is not permitted to access information on this PF. */ 10233 /* MC_CMD_GET_CAPABILITIES_V2_OUT_ACCESS_NOT_PERMITTED 0xff */ 10234 /* enum: PF does not exist. */ 10235 /* MC_CMD_GET_CAPABILITIES_V2_OUT_PF_NOT_PRESENT 0xfe */ 10236 /* Number of VIs available for each external port */ 10237 #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VIS_PER_PORT_OFST 58 10238 #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VIS_PER_PORT_LEN 2 10239 #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VIS_PER_PORT_NUM 4 10240 /* Size of RX descriptor cache expressed as binary logarithm The actual size 10241 * equals (2 ^ RX_DESC_CACHE_SIZE) 10242 */ 10243 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DESC_CACHE_SIZE_OFST 66 10244 #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DESC_CACHE_SIZE_LEN 1 10245 /* Size of TX descriptor cache expressed as binary logarithm The actual size 10246 * equals (2 ^ TX_DESC_CACHE_SIZE) 10247 */ 10248 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DESC_CACHE_SIZE_OFST 67 10249 #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DESC_CACHE_SIZE_LEN 1 10250 /* Total number of available PIO buffers */ 10251 #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_PIO_BUFFS_OFST 68 10252 #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_PIO_BUFFS_LEN 2 10253 /* Size of a single PIO buffer */ 10254 #define MC_CMD_GET_CAPABILITIES_V2_OUT_SIZE_PIO_BUFF_OFST 70 10255 #define MC_CMD_GET_CAPABILITIES_V2_OUT_SIZE_PIO_BUFF_LEN 2 10256 10257 /* MC_CMD_GET_CAPABILITIES_V3_OUT msgresponse */ 10258 #define MC_CMD_GET_CAPABILITIES_V3_OUT_LEN 76 10259 /* First word of flags. */ 10260 #define MC_CMD_GET_CAPABILITIES_V3_OUT_FLAGS1_OFST 0 10261 #define MC_CMD_GET_CAPABILITIES_V3_OUT_FLAGS1_LEN 4 10262 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VPORT_RECONFIGURE_LBN 3 10263 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VPORT_RECONFIGURE_WIDTH 1 10264 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_STRIPING_LBN 4 10265 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_STRIPING_WIDTH 1 10266 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_QUERY_LBN 5 10267 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_QUERY_WIDTH 1 10268 #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 10269 #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 10270 #define MC_CMD_GET_CAPABILITIES_V3_OUT_DRV_ATTACH_PREBOOT_LBN 7 10271 #define MC_CMD_GET_CAPABILITIES_V3_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 10272 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_FORCE_EVENT_MERGING_LBN 8 10273 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 10274 #define MC_CMD_GET_CAPABILITIES_V3_OUT_SET_MAC_ENHANCED_LBN 9 10275 #define MC_CMD_GET_CAPABILITIES_V3_OUT_SET_MAC_ENHANCED_WIDTH 1 10276 #define MC_CMD_GET_CAPABILITIES_V3_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 10277 #define MC_CMD_GET_CAPABILITIES_V3_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 10278 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 10279 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 10280 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 10281 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 10282 #define MC_CMD_GET_CAPABILITIES_V3_OUT_ADDITIONAL_RSS_MODES_LBN 13 10283 #define MC_CMD_GET_CAPABILITIES_V3_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 10284 #define MC_CMD_GET_CAPABILITIES_V3_OUT_QBB_LBN 14 10285 #define MC_CMD_GET_CAPABILITIES_V3_OUT_QBB_WIDTH 1 10286 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 10287 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 10288 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_RSS_LIMITED_LBN 16 10289 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_RSS_LIMITED_WIDTH 1 10290 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_LBN 17 10291 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_WIDTH 1 10292 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_INCLUDE_FCS_LBN 18 10293 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_INCLUDE_FCS_WIDTH 1 10294 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VLAN_INSERTION_LBN 19 10295 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VLAN_INSERTION_WIDTH 1 10296 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_VLAN_STRIPPING_LBN 20 10297 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_VLAN_STRIPPING_WIDTH 1 10298 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_LBN 21 10299 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_WIDTH 1 10300 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_0_LBN 22 10301 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_0_WIDTH 1 10302 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_14_LBN 23 10303 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_14_WIDTH 1 10304 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_TIMESTAMP_LBN 24 10305 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_TIMESTAMP_WIDTH 1 10306 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_BATCHING_LBN 25 10307 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_BATCHING_WIDTH 1 10308 #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCAST_FILTER_CHAINING_LBN 26 10309 #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCAST_FILTER_CHAINING_WIDTH 1 10310 #define MC_CMD_GET_CAPABILITIES_V3_OUT_PM_AND_RXDP_COUNTERS_LBN 27 10311 #define MC_CMD_GET_CAPABILITIES_V3_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 10312 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DISABLE_SCATTER_LBN 28 10313 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DISABLE_SCATTER_WIDTH 1 10314 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 10315 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 10316 #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_LBN 30 10317 #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_WIDTH 1 10318 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VXLAN_NVGRE_LBN 31 10319 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VXLAN_NVGRE_WIDTH 1 10320 /* RxDPCPU firmware id. */ 10321 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DPCPU_FW_ID_OFST 4 10322 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DPCPU_FW_ID_LEN 2 10323 /* enum: Standard RXDP firmware */ 10324 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP 0x0 10325 /* enum: Low latency RXDP firmware */ 10326 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_LOW_LATENCY 0x1 10327 /* enum: Packed stream RXDP firmware */ 10328 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_PACKED_STREAM 0x2 10329 /* enum: Rules engine RXDP firmware */ 10330 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_RULES_ENGINE 0x5 10331 /* enum: DPDK RXDP firmware */ 10332 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_DPDK 0x6 10333 /* enum: BIST RXDP firmware */ 10334 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_BIST 0x10a 10335 /* enum: RXDP Test firmware image 1 */ 10336 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 10337 /* enum: RXDP Test firmware image 2 */ 10338 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 10339 /* enum: RXDP Test firmware image 3 */ 10340 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 10341 /* enum: RXDP Test firmware image 4 */ 10342 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 10343 /* enum: RXDP Test firmware image 5 */ 10344 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_BACKPRESSURE 0x105 10345 /* enum: RXDP Test firmware image 6 */ 10346 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 10347 /* enum: RXDP Test firmware image 7 */ 10348 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 10349 /* enum: RXDP Test firmware image 8 */ 10350 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 10351 /* enum: RXDP Test firmware image 9 */ 10352 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b 10353 /* enum: RXDP Test firmware image 10 */ 10354 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_SLOW 0x10c 10355 /* TxDPCPU firmware id. */ 10356 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_DPCPU_FW_ID_OFST 6 10357 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_DPCPU_FW_ID_LEN 2 10358 /* enum: Standard TXDP firmware */ 10359 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP 0x0 10360 /* enum: Low latency TXDP firmware */ 10361 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_LOW_LATENCY 0x1 10362 /* enum: High packet rate TXDP firmware */ 10363 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_HIGH_PACKET_RATE 0x3 10364 /* enum: Rules engine TXDP firmware */ 10365 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_RULES_ENGINE 0x5 10366 /* enum: DPDK TXDP firmware */ 10367 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_DPDK 0x6 10368 /* enum: BIST TXDP firmware */ 10369 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_BIST 0x12d 10370 /* enum: TXDP Test firmware image 1 */ 10371 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 10372 /* enum: TXDP Test firmware image 2 */ 10373 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 10374 /* enum: TXDP CSR bus test firmware */ 10375 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_TEST_FW_CSR 0x103 10376 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_OFST 8 10377 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_LEN 2 10378 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_REV_LBN 0 10379 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_REV_WIDTH 12 10380 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_TYPE_LBN 12 10381 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 10382 /* enum: reserved value - do not use (may indicate alternative interpretation 10383 * of REV field in future) 10384 */ 10385 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_RESERVED 0x0 10386 /* enum: Trivial RX PD firmware for early Huntington development (Huntington 10387 * development only) 10388 */ 10389 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 10390 /* enum: RX PD firmware with approximately Siena-compatible behaviour 10391 * (Huntington development only) 10392 */ 10393 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 10394 /* enum: Full featured RX PD production firmware */ 10395 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 10396 /* enum: (deprecated original name for the FULL_FEATURED variant) */ 10397 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_VSWITCH 0x3 10398 /* enum: siena_compat variant RX PD firmware using PM rather than MAC 10399 * (Huntington development only) 10400 */ 10401 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 10402 /* enum: Low latency RX PD production firmware */ 10403 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 10404 /* enum: Packed stream RX PD production firmware */ 10405 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 10406 /* enum: RX PD firmware handling layer 2 only for high packet rate performance 10407 * tests (Medford development only) 10408 */ 10409 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 10410 /* enum: Rules engine RX PD production firmware */ 10411 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 10412 /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ 10413 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_L3XUDP 0x9 10414 /* enum: DPDK RX PD production firmware */ 10415 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_DPDK 0xa 10416 /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ 10417 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe 10418 /* enum: RX PD firmware parsing but not filtering network overlay tunnel 10419 * encapsulations (Medford development only) 10420 */ 10421 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf 10422 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_OFST 10 10423 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_LEN 2 10424 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_REV_LBN 0 10425 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_REV_WIDTH 12 10426 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_TYPE_LBN 12 10427 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 10428 /* enum: reserved value - do not use (may indicate alternative interpretation 10429 * of REV field in future) 10430 */ 10431 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_RESERVED 0x0 10432 /* enum: Trivial TX PD firmware for early Huntington development (Huntington 10433 * development only) 10434 */ 10435 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 10436 /* enum: TX PD firmware with approximately Siena-compatible behaviour 10437 * (Huntington development only) 10438 */ 10439 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 10440 /* enum: Full featured TX PD production firmware */ 10441 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 10442 /* enum: (deprecated original name for the FULL_FEATURED variant) */ 10443 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_VSWITCH 0x3 10444 /* enum: siena_compat variant TX PD firmware using PM rather than MAC 10445 * (Huntington development only) 10446 */ 10447 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 10448 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ 10449 /* enum: TX PD firmware handling layer 2 only for high packet rate performance 10450 * tests (Medford development only) 10451 */ 10452 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 10453 /* enum: Rules engine TX PD production firmware */ 10454 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 10455 /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ 10456 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_L3XUDP 0x9 10457 /* enum: DPDK TX PD production firmware */ 10458 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_DPDK 0xa 10459 /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ 10460 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe 10461 /* Hardware capabilities of NIC */ 10462 #define MC_CMD_GET_CAPABILITIES_V3_OUT_HW_CAPABILITIES_OFST 12 10463 #define MC_CMD_GET_CAPABILITIES_V3_OUT_HW_CAPABILITIES_LEN 4 10464 /* Licensed capabilities */ 10465 #define MC_CMD_GET_CAPABILITIES_V3_OUT_LICENSE_CAPABILITIES_OFST 16 10466 #define MC_CMD_GET_CAPABILITIES_V3_OUT_LICENSE_CAPABILITIES_LEN 4 10467 /* Second word of flags. Not present on older firmware (check the length). */ 10468 #define MC_CMD_GET_CAPABILITIES_V3_OUT_FLAGS2_OFST 20 10469 #define MC_CMD_GET_CAPABILITIES_V3_OUT_FLAGS2_LEN 4 10470 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_LBN 0 10471 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_WIDTH 1 10472 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_ENCAP_LBN 1 10473 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_ENCAP_WIDTH 1 10474 #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVQ_TIMER_CTRL_LBN 2 10475 #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVQ_TIMER_CTRL_WIDTH 1 10476 #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVENT_CUT_THROUGH_LBN 3 10477 #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVENT_CUT_THROUGH_WIDTH 1 10478 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_CUT_THROUGH_LBN 4 10479 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_CUT_THROUGH_WIDTH 1 10480 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VFIFO_ULL_MODE_LBN 5 10481 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VFIFO_ULL_MODE_WIDTH 1 10482 #define MC_CMD_GET_CAPABILITIES_V3_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6 10483 #define MC_CMD_GET_CAPABILITIES_V3_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1 10484 #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_V2_LBN 7 10485 #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_V2_WIDTH 1 10486 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_TIMESTAMPING_LBN 8 10487 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_TIMESTAMPING_WIDTH 1 10488 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TIMESTAMP_LBN 9 10489 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TIMESTAMP_WIDTH 1 10490 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_SNIFF_LBN 10 10491 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_SNIFF_WIDTH 1 10492 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_SNIFF_LBN 11 10493 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_SNIFF_WIDTH 1 10494 #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12 10495 #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1 10496 #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_BACKGROUND_LBN 13 10497 #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_BACKGROUND_WIDTH 1 10498 #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_DB_RETURN_LBN 14 10499 #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_DB_RETURN_WIDTH 1 10500 #define MC_CMD_GET_CAPABILITIES_V3_OUT_CTPIO_LBN 15 10501 #define MC_CMD_GET_CAPABILITIES_V3_OUT_CTPIO_WIDTH 1 10502 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_SUPPORT_LBN 16 10503 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_SUPPORT_WIDTH 1 10504 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_BOUND_LBN 17 10505 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_BOUND_WIDTH 1 10506 #define MC_CMD_GET_CAPABILITIES_V3_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18 10507 #define MC_CMD_GET_CAPABILITIES_V3_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1 10508 #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_FLAG_LBN 19 10509 #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_FLAG_WIDTH 1 10510 #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_MARK_LBN 20 10511 #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_MARK_WIDTH 1 10512 #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21 10513 #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1 10514 #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21 10515 #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1 10516 #define MC_CMD_GET_CAPABILITIES_V3_OUT_L3XUDP_SUPPORT_LBN 22 10517 #define MC_CMD_GET_CAPABILITIES_V3_OUT_L3XUDP_SUPPORT_WIDTH 1 10518 #define MC_CMD_GET_CAPABILITIES_V3_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23 10519 #define MC_CMD_GET_CAPABILITIES_V3_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1 10520 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_SPREADING_LBN 24 10521 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_SPREADING_WIDTH 1 10522 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_HLB_IDLE_LBN 25 10523 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_HLB_IDLE_WIDTH 1 10524 /* Number of FATSOv2 contexts per datapath supported by this NIC. Not present 10525 * on older firmware (check the length). 10526 */ 10527 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24 10528 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2 10529 /* One byte per PF containing the number of the external port assigned to this 10530 * PF, indexed by PF number. Special values indicate that a PF is either not 10531 * present or not assigned. 10532 */ 10533 #define MC_CMD_GET_CAPABILITIES_V3_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26 10534 #define MC_CMD_GET_CAPABILITIES_V3_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1 10535 #define MC_CMD_GET_CAPABILITIES_V3_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16 10536 /* enum: The caller is not permitted to access information on this PF. */ 10537 #define MC_CMD_GET_CAPABILITIES_V3_OUT_ACCESS_NOT_PERMITTED 0xff 10538 /* enum: PF does not exist. */ 10539 #define MC_CMD_GET_CAPABILITIES_V3_OUT_PF_NOT_PRESENT 0xfe 10540 /* enum: PF does exist but is not assigned to any external port. */ 10541 #define MC_CMD_GET_CAPABILITIES_V3_OUT_PF_NOT_ASSIGNED 0xfd 10542 /* enum: This value indicates that PF is assigned, but it cannot be expressed 10543 * in this field. It is intended for a possible future situation where a more 10544 * complex scheme of PFs to ports mapping is being used. The future driver 10545 * should look for a new field supporting the new scheme. The current/old 10546 * driver should treat this value as PF_NOT_ASSIGNED. 10547 */ 10548 #define MC_CMD_GET_CAPABILITIES_V3_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc 10549 /* One byte per PF containing the number of its VFs, indexed by PF number. A 10550 * special value indicates that a PF is not present. 10551 */ 10552 #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VFS_PER_PF_OFST 42 10553 #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VFS_PER_PF_LEN 1 10554 #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VFS_PER_PF_NUM 16 10555 /* enum: The caller is not permitted to access information on this PF. */ 10556 /* MC_CMD_GET_CAPABILITIES_V3_OUT_ACCESS_NOT_PERMITTED 0xff */ 10557 /* enum: PF does not exist. */ 10558 /* MC_CMD_GET_CAPABILITIES_V3_OUT_PF_NOT_PRESENT 0xfe */ 10559 /* Number of VIs available for each external port */ 10560 #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VIS_PER_PORT_OFST 58 10561 #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VIS_PER_PORT_LEN 2 10562 #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VIS_PER_PORT_NUM 4 10563 /* Size of RX descriptor cache expressed as binary logarithm The actual size 10564 * equals (2 ^ RX_DESC_CACHE_SIZE) 10565 */ 10566 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DESC_CACHE_SIZE_OFST 66 10567 #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DESC_CACHE_SIZE_LEN 1 10568 /* Size of TX descriptor cache expressed as binary logarithm The actual size 10569 * equals (2 ^ TX_DESC_CACHE_SIZE) 10570 */ 10571 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_DESC_CACHE_SIZE_OFST 67 10572 #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_DESC_CACHE_SIZE_LEN 1 10573 /* Total number of available PIO buffers */ 10574 #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_PIO_BUFFS_OFST 68 10575 #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_PIO_BUFFS_LEN 2 10576 /* Size of a single PIO buffer */ 10577 #define MC_CMD_GET_CAPABILITIES_V3_OUT_SIZE_PIO_BUFF_OFST 70 10578 #define MC_CMD_GET_CAPABILITIES_V3_OUT_SIZE_PIO_BUFF_LEN 2 10579 /* On chips later than Medford the amount of address space assigned to each VI 10580 * is configurable. This is a global setting that the driver must query to 10581 * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available 10582 * with 8k VI windows. 10583 */ 10584 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_OFST 72 10585 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_LEN 1 10586 /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k. 10587 * CTPIO is not mapped. 10588 */ 10589 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_8K 0x0 10590 /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */ 10591 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_16K 0x1 10592 /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */ 10593 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_64K 0x2 10594 /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing 10595 * (SF-115995-SW) in the present configuration of firmware and port mode. 10596 */ 10597 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73 10598 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1 10599 /* Number of buffers per adapter that can be used for VFIFO Stuffing 10600 * (SF-115995-SW) in the present configuration of firmware and port mode. 10601 */ 10602 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74 10603 #define MC_CMD_GET_CAPABILITIES_V3_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2 10604 10605 /* MC_CMD_GET_CAPABILITIES_V4_OUT msgresponse */ 10606 #define MC_CMD_GET_CAPABILITIES_V4_OUT_LEN 78 10607 /* First word of flags. */ 10608 #define MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS1_OFST 0 10609 #define MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS1_LEN 4 10610 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VPORT_RECONFIGURE_LBN 3 10611 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VPORT_RECONFIGURE_WIDTH 1 10612 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_STRIPING_LBN 4 10613 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_STRIPING_WIDTH 1 10614 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_QUERY_LBN 5 10615 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_QUERY_WIDTH 1 10616 #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 10617 #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 10618 #define MC_CMD_GET_CAPABILITIES_V4_OUT_DRV_ATTACH_PREBOOT_LBN 7 10619 #define MC_CMD_GET_CAPABILITIES_V4_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 10620 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_FORCE_EVENT_MERGING_LBN 8 10621 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 10622 #define MC_CMD_GET_CAPABILITIES_V4_OUT_SET_MAC_ENHANCED_LBN 9 10623 #define MC_CMD_GET_CAPABILITIES_V4_OUT_SET_MAC_ENHANCED_WIDTH 1 10624 #define MC_CMD_GET_CAPABILITIES_V4_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 10625 #define MC_CMD_GET_CAPABILITIES_V4_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 10626 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 10627 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 10628 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 10629 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 10630 #define MC_CMD_GET_CAPABILITIES_V4_OUT_ADDITIONAL_RSS_MODES_LBN 13 10631 #define MC_CMD_GET_CAPABILITIES_V4_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 10632 #define MC_CMD_GET_CAPABILITIES_V4_OUT_QBB_LBN 14 10633 #define MC_CMD_GET_CAPABILITIES_V4_OUT_QBB_WIDTH 1 10634 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 10635 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 10636 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_RSS_LIMITED_LBN 16 10637 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_RSS_LIMITED_WIDTH 1 10638 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_LBN 17 10639 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_WIDTH 1 10640 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_INCLUDE_FCS_LBN 18 10641 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_INCLUDE_FCS_WIDTH 1 10642 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VLAN_INSERTION_LBN 19 10643 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VLAN_INSERTION_WIDTH 1 10644 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_VLAN_STRIPPING_LBN 20 10645 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_VLAN_STRIPPING_WIDTH 1 10646 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_LBN 21 10647 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_WIDTH 1 10648 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_0_LBN 22 10649 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_0_WIDTH 1 10650 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_14_LBN 23 10651 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_14_WIDTH 1 10652 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_TIMESTAMP_LBN 24 10653 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_TIMESTAMP_WIDTH 1 10654 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_BATCHING_LBN 25 10655 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_BATCHING_WIDTH 1 10656 #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCAST_FILTER_CHAINING_LBN 26 10657 #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCAST_FILTER_CHAINING_WIDTH 1 10658 #define MC_CMD_GET_CAPABILITIES_V4_OUT_PM_AND_RXDP_COUNTERS_LBN 27 10659 #define MC_CMD_GET_CAPABILITIES_V4_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 10660 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DISABLE_SCATTER_LBN 28 10661 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DISABLE_SCATTER_WIDTH 1 10662 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 10663 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 10664 #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_LBN 30 10665 #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_WIDTH 1 10666 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VXLAN_NVGRE_LBN 31 10667 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VXLAN_NVGRE_WIDTH 1 10668 /* RxDPCPU firmware id. */ 10669 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DPCPU_FW_ID_OFST 4 10670 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DPCPU_FW_ID_LEN 2 10671 /* enum: Standard RXDP firmware */ 10672 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP 0x0 10673 /* enum: Low latency RXDP firmware */ 10674 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_LOW_LATENCY 0x1 10675 /* enum: Packed stream RXDP firmware */ 10676 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_PACKED_STREAM 0x2 10677 /* enum: Rules engine RXDP firmware */ 10678 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_RULES_ENGINE 0x5 10679 /* enum: DPDK RXDP firmware */ 10680 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_DPDK 0x6 10681 /* enum: BIST RXDP firmware */ 10682 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_BIST 0x10a 10683 /* enum: RXDP Test firmware image 1 */ 10684 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 10685 /* enum: RXDP Test firmware image 2 */ 10686 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 10687 /* enum: RXDP Test firmware image 3 */ 10688 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 10689 /* enum: RXDP Test firmware image 4 */ 10690 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 10691 /* enum: RXDP Test firmware image 5 */ 10692 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_BACKPRESSURE 0x105 10693 /* enum: RXDP Test firmware image 6 */ 10694 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 10695 /* enum: RXDP Test firmware image 7 */ 10696 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 10697 /* enum: RXDP Test firmware image 8 */ 10698 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 10699 /* enum: RXDP Test firmware image 9 */ 10700 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b 10701 /* enum: RXDP Test firmware image 10 */ 10702 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_SLOW 0x10c 10703 /* TxDPCPU firmware id. */ 10704 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_DPCPU_FW_ID_OFST 6 10705 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_DPCPU_FW_ID_LEN 2 10706 /* enum: Standard TXDP firmware */ 10707 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP 0x0 10708 /* enum: Low latency TXDP firmware */ 10709 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_LOW_LATENCY 0x1 10710 /* enum: High packet rate TXDP firmware */ 10711 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_HIGH_PACKET_RATE 0x3 10712 /* enum: Rules engine TXDP firmware */ 10713 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_RULES_ENGINE 0x5 10714 /* enum: DPDK TXDP firmware */ 10715 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_DPDK 0x6 10716 /* enum: BIST TXDP firmware */ 10717 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_BIST 0x12d 10718 /* enum: TXDP Test firmware image 1 */ 10719 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 10720 /* enum: TXDP Test firmware image 2 */ 10721 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 10722 /* enum: TXDP CSR bus test firmware */ 10723 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_TEST_FW_CSR 0x103 10724 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_OFST 8 10725 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_LEN 2 10726 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_REV_LBN 0 10727 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_REV_WIDTH 12 10728 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_TYPE_LBN 12 10729 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 10730 /* enum: reserved value - do not use (may indicate alternative interpretation 10731 * of REV field in future) 10732 */ 10733 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_RESERVED 0x0 10734 /* enum: Trivial RX PD firmware for early Huntington development (Huntington 10735 * development only) 10736 */ 10737 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 10738 /* enum: RX PD firmware with approximately Siena-compatible behaviour 10739 * (Huntington development only) 10740 */ 10741 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 10742 /* enum: Full featured RX PD production firmware */ 10743 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 10744 /* enum: (deprecated original name for the FULL_FEATURED variant) */ 10745 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_VSWITCH 0x3 10746 /* enum: siena_compat variant RX PD firmware using PM rather than MAC 10747 * (Huntington development only) 10748 */ 10749 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 10750 /* enum: Low latency RX PD production firmware */ 10751 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 10752 /* enum: Packed stream RX PD production firmware */ 10753 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 10754 /* enum: RX PD firmware handling layer 2 only for high packet rate performance 10755 * tests (Medford development only) 10756 */ 10757 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 10758 /* enum: Rules engine RX PD production firmware */ 10759 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 10760 /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ 10761 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_L3XUDP 0x9 10762 /* enum: DPDK RX PD production firmware */ 10763 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_DPDK 0xa 10764 /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ 10765 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe 10766 /* enum: RX PD firmware parsing but not filtering network overlay tunnel 10767 * encapsulations (Medford development only) 10768 */ 10769 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf 10770 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_OFST 10 10771 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_LEN 2 10772 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_REV_LBN 0 10773 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_REV_WIDTH 12 10774 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_TYPE_LBN 12 10775 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 10776 /* enum: reserved value - do not use (may indicate alternative interpretation 10777 * of REV field in future) 10778 */ 10779 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_RESERVED 0x0 10780 /* enum: Trivial TX PD firmware for early Huntington development (Huntington 10781 * development only) 10782 */ 10783 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 10784 /* enum: TX PD firmware with approximately Siena-compatible behaviour 10785 * (Huntington development only) 10786 */ 10787 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 10788 /* enum: Full featured TX PD production firmware */ 10789 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 10790 /* enum: (deprecated original name for the FULL_FEATURED variant) */ 10791 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_VSWITCH 0x3 10792 /* enum: siena_compat variant TX PD firmware using PM rather than MAC 10793 * (Huntington development only) 10794 */ 10795 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 10796 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ 10797 /* enum: TX PD firmware handling layer 2 only for high packet rate performance 10798 * tests (Medford development only) 10799 */ 10800 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 10801 /* enum: Rules engine TX PD production firmware */ 10802 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 10803 /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ 10804 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_L3XUDP 0x9 10805 /* enum: DPDK TX PD production firmware */ 10806 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_DPDK 0xa 10807 /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ 10808 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe 10809 /* Hardware capabilities of NIC */ 10810 #define MC_CMD_GET_CAPABILITIES_V4_OUT_HW_CAPABILITIES_OFST 12 10811 #define MC_CMD_GET_CAPABILITIES_V4_OUT_HW_CAPABILITIES_LEN 4 10812 /* Licensed capabilities */ 10813 #define MC_CMD_GET_CAPABILITIES_V4_OUT_LICENSE_CAPABILITIES_OFST 16 10814 #define MC_CMD_GET_CAPABILITIES_V4_OUT_LICENSE_CAPABILITIES_LEN 4 10815 /* Second word of flags. Not present on older firmware (check the length). */ 10816 #define MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS2_OFST 20 10817 #define MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS2_LEN 4 10818 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_LBN 0 10819 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_WIDTH 1 10820 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_ENCAP_LBN 1 10821 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_ENCAP_WIDTH 1 10822 #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVQ_TIMER_CTRL_LBN 2 10823 #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVQ_TIMER_CTRL_WIDTH 1 10824 #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVENT_CUT_THROUGH_LBN 3 10825 #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVENT_CUT_THROUGH_WIDTH 1 10826 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_CUT_THROUGH_LBN 4 10827 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_CUT_THROUGH_WIDTH 1 10828 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VFIFO_ULL_MODE_LBN 5 10829 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VFIFO_ULL_MODE_WIDTH 1 10830 #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6 10831 #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1 10832 #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_V2_LBN 7 10833 #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_V2_WIDTH 1 10834 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_TIMESTAMPING_LBN 8 10835 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_TIMESTAMPING_WIDTH 1 10836 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TIMESTAMP_LBN 9 10837 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TIMESTAMP_WIDTH 1 10838 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_SNIFF_LBN 10 10839 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_SNIFF_WIDTH 1 10840 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_SNIFF_LBN 11 10841 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_SNIFF_WIDTH 1 10842 #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12 10843 #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1 10844 #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_BACKGROUND_LBN 13 10845 #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_BACKGROUND_WIDTH 1 10846 #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_DB_RETURN_LBN 14 10847 #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_DB_RETURN_WIDTH 1 10848 #define MC_CMD_GET_CAPABILITIES_V4_OUT_CTPIO_LBN 15 10849 #define MC_CMD_GET_CAPABILITIES_V4_OUT_CTPIO_WIDTH 1 10850 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_SUPPORT_LBN 16 10851 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_SUPPORT_WIDTH 1 10852 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_BOUND_LBN 17 10853 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_BOUND_WIDTH 1 10854 #define MC_CMD_GET_CAPABILITIES_V4_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18 10855 #define MC_CMD_GET_CAPABILITIES_V4_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1 10856 #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_FLAG_LBN 19 10857 #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_FLAG_WIDTH 1 10858 #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_MARK_LBN 20 10859 #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_MARK_WIDTH 1 10860 #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21 10861 #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1 10862 #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21 10863 #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1 10864 #define MC_CMD_GET_CAPABILITIES_V4_OUT_L3XUDP_SUPPORT_LBN 22 10865 #define MC_CMD_GET_CAPABILITIES_V4_OUT_L3XUDP_SUPPORT_WIDTH 1 10866 #define MC_CMD_GET_CAPABILITIES_V4_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23 10867 #define MC_CMD_GET_CAPABILITIES_V4_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1 10868 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_SPREADING_LBN 24 10869 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_SPREADING_WIDTH 1 10870 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_HLB_IDLE_LBN 25 10871 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_HLB_IDLE_WIDTH 1 10872 /* Number of FATSOv2 contexts per datapath supported by this NIC. Not present 10873 * on older firmware (check the length). 10874 */ 10875 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24 10876 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2 10877 /* One byte per PF containing the number of the external port assigned to this 10878 * PF, indexed by PF number. Special values indicate that a PF is either not 10879 * present or not assigned. 10880 */ 10881 #define MC_CMD_GET_CAPABILITIES_V4_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26 10882 #define MC_CMD_GET_CAPABILITIES_V4_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1 10883 #define MC_CMD_GET_CAPABILITIES_V4_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16 10884 /* enum: The caller is not permitted to access information on this PF. */ 10885 #define MC_CMD_GET_CAPABILITIES_V4_OUT_ACCESS_NOT_PERMITTED 0xff 10886 /* enum: PF does not exist. */ 10887 #define MC_CMD_GET_CAPABILITIES_V4_OUT_PF_NOT_PRESENT 0xfe 10888 /* enum: PF does exist but is not assigned to any external port. */ 10889 #define MC_CMD_GET_CAPABILITIES_V4_OUT_PF_NOT_ASSIGNED 0xfd 10890 /* enum: This value indicates that PF is assigned, but it cannot be expressed 10891 * in this field. It is intended for a possible future situation where a more 10892 * complex scheme of PFs to ports mapping is being used. The future driver 10893 * should look for a new field supporting the new scheme. The current/old 10894 * driver should treat this value as PF_NOT_ASSIGNED. 10895 */ 10896 #define MC_CMD_GET_CAPABILITIES_V4_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc 10897 /* One byte per PF containing the number of its VFs, indexed by PF number. A 10898 * special value indicates that a PF is not present. 10899 */ 10900 #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VFS_PER_PF_OFST 42 10901 #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VFS_PER_PF_LEN 1 10902 #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VFS_PER_PF_NUM 16 10903 /* enum: The caller is not permitted to access information on this PF. */ 10904 /* MC_CMD_GET_CAPABILITIES_V4_OUT_ACCESS_NOT_PERMITTED 0xff */ 10905 /* enum: PF does not exist. */ 10906 /* MC_CMD_GET_CAPABILITIES_V4_OUT_PF_NOT_PRESENT 0xfe */ 10907 /* Number of VIs available for each external port */ 10908 #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VIS_PER_PORT_OFST 58 10909 #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VIS_PER_PORT_LEN 2 10910 #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VIS_PER_PORT_NUM 4 10911 /* Size of RX descriptor cache expressed as binary logarithm The actual size 10912 * equals (2 ^ RX_DESC_CACHE_SIZE) 10913 */ 10914 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DESC_CACHE_SIZE_OFST 66 10915 #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DESC_CACHE_SIZE_LEN 1 10916 /* Size of TX descriptor cache expressed as binary logarithm The actual size 10917 * equals (2 ^ TX_DESC_CACHE_SIZE) 10918 */ 10919 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_DESC_CACHE_SIZE_OFST 67 10920 #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_DESC_CACHE_SIZE_LEN 1 10921 /* Total number of available PIO buffers */ 10922 #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_PIO_BUFFS_OFST 68 10923 #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_PIO_BUFFS_LEN 2 10924 /* Size of a single PIO buffer */ 10925 #define MC_CMD_GET_CAPABILITIES_V4_OUT_SIZE_PIO_BUFF_OFST 70 10926 #define MC_CMD_GET_CAPABILITIES_V4_OUT_SIZE_PIO_BUFF_LEN 2 10927 /* On chips later than Medford the amount of address space assigned to each VI 10928 * is configurable. This is a global setting that the driver must query to 10929 * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available 10930 * with 8k VI windows. 10931 */ 10932 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_OFST 72 10933 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_LEN 1 10934 /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k. 10935 * CTPIO is not mapped. 10936 */ 10937 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_8K 0x0 10938 /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */ 10939 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_16K 0x1 10940 /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */ 10941 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_64K 0x2 10942 /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing 10943 * (SF-115995-SW) in the present configuration of firmware and port mode. 10944 */ 10945 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73 10946 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1 10947 /* Number of buffers per adapter that can be used for VFIFO Stuffing 10948 * (SF-115995-SW) in the present configuration of firmware and port mode. 10949 */ 10950 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74 10951 #define MC_CMD_GET_CAPABILITIES_V4_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2 10952 /* Entry count in the MAC stats array, including the final GENERATION_END 10953 * entry. For MAC stats DMA, drivers should allocate a buffer large enough to 10954 * hold at least this many 64-bit stats values, if they wish to receive all 10955 * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the 10956 * stats array returned will be truncated. 10957 */ 10958 #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_NUM_STATS_OFST 76 10959 #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_NUM_STATS_LEN 2 10960 10961 /* MC_CMD_GET_CAPABILITIES_V5_OUT msgresponse */ 10962 #define MC_CMD_GET_CAPABILITIES_V5_OUT_LEN 84 10963 /* First word of flags. */ 10964 #define MC_CMD_GET_CAPABILITIES_V5_OUT_FLAGS1_OFST 0 10965 #define MC_CMD_GET_CAPABILITIES_V5_OUT_FLAGS1_LEN 4 10966 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VPORT_RECONFIGURE_LBN 3 10967 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VPORT_RECONFIGURE_WIDTH 1 10968 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_STRIPING_LBN 4 10969 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_STRIPING_WIDTH 1 10970 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_QUERY_LBN 5 10971 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_QUERY_WIDTH 1 10972 #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 10973 #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 10974 #define MC_CMD_GET_CAPABILITIES_V5_OUT_DRV_ATTACH_PREBOOT_LBN 7 10975 #define MC_CMD_GET_CAPABILITIES_V5_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 10976 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_FORCE_EVENT_MERGING_LBN 8 10977 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 10978 #define MC_CMD_GET_CAPABILITIES_V5_OUT_SET_MAC_ENHANCED_LBN 9 10979 #define MC_CMD_GET_CAPABILITIES_V5_OUT_SET_MAC_ENHANCED_WIDTH 1 10980 #define MC_CMD_GET_CAPABILITIES_V5_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 10981 #define MC_CMD_GET_CAPABILITIES_V5_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 10982 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 10983 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 10984 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 10985 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 10986 #define MC_CMD_GET_CAPABILITIES_V5_OUT_ADDITIONAL_RSS_MODES_LBN 13 10987 #define MC_CMD_GET_CAPABILITIES_V5_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 10988 #define MC_CMD_GET_CAPABILITIES_V5_OUT_QBB_LBN 14 10989 #define MC_CMD_GET_CAPABILITIES_V5_OUT_QBB_WIDTH 1 10990 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 10991 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 10992 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_RSS_LIMITED_LBN 16 10993 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_RSS_LIMITED_WIDTH 1 10994 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_LBN 17 10995 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_WIDTH 1 10996 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_INCLUDE_FCS_LBN 18 10997 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_INCLUDE_FCS_WIDTH 1 10998 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VLAN_INSERTION_LBN 19 10999 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VLAN_INSERTION_WIDTH 1 11000 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_VLAN_STRIPPING_LBN 20 11001 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_VLAN_STRIPPING_WIDTH 1 11002 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_LBN 21 11003 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_WIDTH 1 11004 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_0_LBN 22 11005 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_0_WIDTH 1 11006 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_14_LBN 23 11007 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_14_WIDTH 1 11008 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_TIMESTAMP_LBN 24 11009 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_TIMESTAMP_WIDTH 1 11010 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_BATCHING_LBN 25 11011 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_BATCHING_WIDTH 1 11012 #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCAST_FILTER_CHAINING_LBN 26 11013 #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCAST_FILTER_CHAINING_WIDTH 1 11014 #define MC_CMD_GET_CAPABILITIES_V5_OUT_PM_AND_RXDP_COUNTERS_LBN 27 11015 #define MC_CMD_GET_CAPABILITIES_V5_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 11016 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DISABLE_SCATTER_LBN 28 11017 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DISABLE_SCATTER_WIDTH 1 11018 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 11019 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 11020 #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_LBN 30 11021 #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_WIDTH 1 11022 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VXLAN_NVGRE_LBN 31 11023 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VXLAN_NVGRE_WIDTH 1 11024 /* RxDPCPU firmware id. */ 11025 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DPCPU_FW_ID_OFST 4 11026 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DPCPU_FW_ID_LEN 2 11027 /* enum: Standard RXDP firmware */ 11028 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP 0x0 11029 /* enum: Low latency RXDP firmware */ 11030 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_LOW_LATENCY 0x1 11031 /* enum: Packed stream RXDP firmware */ 11032 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_PACKED_STREAM 0x2 11033 /* enum: Rules engine RXDP firmware */ 11034 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_RULES_ENGINE 0x5 11035 /* enum: DPDK RXDP firmware */ 11036 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_DPDK 0x6 11037 /* enum: BIST RXDP firmware */ 11038 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_BIST 0x10a 11039 /* enum: RXDP Test firmware image 1 */ 11040 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 11041 /* enum: RXDP Test firmware image 2 */ 11042 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 11043 /* enum: RXDP Test firmware image 3 */ 11044 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 11045 /* enum: RXDP Test firmware image 4 */ 11046 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 11047 /* enum: RXDP Test firmware image 5 */ 11048 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_BACKPRESSURE 0x105 11049 /* enum: RXDP Test firmware image 6 */ 11050 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 11051 /* enum: RXDP Test firmware image 7 */ 11052 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 11053 /* enum: RXDP Test firmware image 8 */ 11054 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 11055 /* enum: RXDP Test firmware image 9 */ 11056 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b 11057 /* enum: RXDP Test firmware image 10 */ 11058 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_SLOW 0x10c 11059 /* TxDPCPU firmware id. */ 11060 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_DPCPU_FW_ID_OFST 6 11061 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_DPCPU_FW_ID_LEN 2 11062 /* enum: Standard TXDP firmware */ 11063 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP 0x0 11064 /* enum: Low latency TXDP firmware */ 11065 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_LOW_LATENCY 0x1 11066 /* enum: High packet rate TXDP firmware */ 11067 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_HIGH_PACKET_RATE 0x3 11068 /* enum: Rules engine TXDP firmware */ 11069 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_RULES_ENGINE 0x5 11070 /* enum: DPDK TXDP firmware */ 11071 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_DPDK 0x6 11072 /* enum: BIST TXDP firmware */ 11073 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_BIST 0x12d 11074 /* enum: TXDP Test firmware image 1 */ 11075 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 11076 /* enum: TXDP Test firmware image 2 */ 11077 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 11078 /* enum: TXDP CSR bus test firmware */ 11079 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_TEST_FW_CSR 0x103 11080 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_OFST 8 11081 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_LEN 2 11082 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_REV_LBN 0 11083 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_REV_WIDTH 12 11084 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_TYPE_LBN 12 11085 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 11086 /* enum: reserved value - do not use (may indicate alternative interpretation 11087 * of REV field in future) 11088 */ 11089 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_RESERVED 0x0 11090 /* enum: Trivial RX PD firmware for early Huntington development (Huntington 11091 * development only) 11092 */ 11093 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 11094 /* enum: RX PD firmware with approximately Siena-compatible behaviour 11095 * (Huntington development only) 11096 */ 11097 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 11098 /* enum: Full featured RX PD production firmware */ 11099 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 11100 /* enum: (deprecated original name for the FULL_FEATURED variant) */ 11101 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_VSWITCH 0x3 11102 /* enum: siena_compat variant RX PD firmware using PM rather than MAC 11103 * (Huntington development only) 11104 */ 11105 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 11106 /* enum: Low latency RX PD production firmware */ 11107 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 11108 /* enum: Packed stream RX PD production firmware */ 11109 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 11110 /* enum: RX PD firmware handling layer 2 only for high packet rate performance 11111 * tests (Medford development only) 11112 */ 11113 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 11114 /* enum: Rules engine RX PD production firmware */ 11115 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 11116 /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ 11117 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_L3XUDP 0x9 11118 /* enum: DPDK RX PD production firmware */ 11119 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_DPDK 0xa 11120 /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ 11121 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe 11122 /* enum: RX PD firmware parsing but not filtering network overlay tunnel 11123 * encapsulations (Medford development only) 11124 */ 11125 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf 11126 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_OFST 10 11127 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_LEN 2 11128 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_REV_LBN 0 11129 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_REV_WIDTH 12 11130 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_TYPE_LBN 12 11131 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 11132 /* enum: reserved value - do not use (may indicate alternative interpretation 11133 * of REV field in future) 11134 */ 11135 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_RESERVED 0x0 11136 /* enum: Trivial TX PD firmware for early Huntington development (Huntington 11137 * development only) 11138 */ 11139 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 11140 /* enum: TX PD firmware with approximately Siena-compatible behaviour 11141 * (Huntington development only) 11142 */ 11143 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 11144 /* enum: Full featured TX PD production firmware */ 11145 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 11146 /* enum: (deprecated original name for the FULL_FEATURED variant) */ 11147 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_VSWITCH 0x3 11148 /* enum: siena_compat variant TX PD firmware using PM rather than MAC 11149 * (Huntington development only) 11150 */ 11151 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 11152 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ 11153 /* enum: TX PD firmware handling layer 2 only for high packet rate performance 11154 * tests (Medford development only) 11155 */ 11156 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 11157 /* enum: Rules engine TX PD production firmware */ 11158 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 11159 /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ 11160 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_L3XUDP 0x9 11161 /* enum: DPDK TX PD production firmware */ 11162 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_DPDK 0xa 11163 /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ 11164 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe 11165 /* Hardware capabilities of NIC */ 11166 #define MC_CMD_GET_CAPABILITIES_V5_OUT_HW_CAPABILITIES_OFST 12 11167 #define MC_CMD_GET_CAPABILITIES_V5_OUT_HW_CAPABILITIES_LEN 4 11168 /* Licensed capabilities */ 11169 #define MC_CMD_GET_CAPABILITIES_V5_OUT_LICENSE_CAPABILITIES_OFST 16 11170 #define MC_CMD_GET_CAPABILITIES_V5_OUT_LICENSE_CAPABILITIES_LEN 4 11171 /* Second word of flags. Not present on older firmware (check the length). */ 11172 #define MC_CMD_GET_CAPABILITIES_V5_OUT_FLAGS2_OFST 20 11173 #define MC_CMD_GET_CAPABILITIES_V5_OUT_FLAGS2_LEN 4 11174 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_LBN 0 11175 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_WIDTH 1 11176 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_ENCAP_LBN 1 11177 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_ENCAP_WIDTH 1 11178 #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVQ_TIMER_CTRL_LBN 2 11179 #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVQ_TIMER_CTRL_WIDTH 1 11180 #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVENT_CUT_THROUGH_LBN 3 11181 #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVENT_CUT_THROUGH_WIDTH 1 11182 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_CUT_THROUGH_LBN 4 11183 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_CUT_THROUGH_WIDTH 1 11184 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VFIFO_ULL_MODE_LBN 5 11185 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VFIFO_ULL_MODE_WIDTH 1 11186 #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6 11187 #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1 11188 #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_V2_LBN 7 11189 #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_V2_WIDTH 1 11190 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_TIMESTAMPING_LBN 8 11191 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_TIMESTAMPING_WIDTH 1 11192 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TIMESTAMP_LBN 9 11193 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TIMESTAMP_WIDTH 1 11194 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_SNIFF_LBN 10 11195 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_SNIFF_WIDTH 1 11196 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_SNIFF_LBN 11 11197 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_SNIFF_WIDTH 1 11198 #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12 11199 #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1 11200 #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_BACKGROUND_LBN 13 11201 #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_BACKGROUND_WIDTH 1 11202 #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_DB_RETURN_LBN 14 11203 #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_DB_RETURN_WIDTH 1 11204 #define MC_CMD_GET_CAPABILITIES_V5_OUT_CTPIO_LBN 15 11205 #define MC_CMD_GET_CAPABILITIES_V5_OUT_CTPIO_WIDTH 1 11206 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_SUPPORT_LBN 16 11207 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_SUPPORT_WIDTH 1 11208 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_BOUND_LBN 17 11209 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_BOUND_WIDTH 1 11210 #define MC_CMD_GET_CAPABILITIES_V5_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18 11211 #define MC_CMD_GET_CAPABILITIES_V5_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1 11212 #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_FLAG_LBN 19 11213 #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_FLAG_WIDTH 1 11214 #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_LBN 20 11215 #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_WIDTH 1 11216 #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21 11217 #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1 11218 #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21 11219 #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1 11220 #define MC_CMD_GET_CAPABILITIES_V5_OUT_L3XUDP_SUPPORT_LBN 22 11221 #define MC_CMD_GET_CAPABILITIES_V5_OUT_L3XUDP_SUPPORT_WIDTH 1 11222 #define MC_CMD_GET_CAPABILITIES_V5_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23 11223 #define MC_CMD_GET_CAPABILITIES_V5_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1 11224 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_SPREADING_LBN 24 11225 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_SPREADING_WIDTH 1 11226 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_HLB_IDLE_LBN 25 11227 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_HLB_IDLE_WIDTH 1 11228 /* Number of FATSOv2 contexts per datapath supported by this NIC. Not present 11229 * on older firmware (check the length). 11230 */ 11231 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24 11232 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2 11233 /* One byte per PF containing the number of the external port assigned to this 11234 * PF, indexed by PF number. Special values indicate that a PF is either not 11235 * present or not assigned. 11236 */ 11237 #define MC_CMD_GET_CAPABILITIES_V5_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26 11238 #define MC_CMD_GET_CAPABILITIES_V5_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1 11239 #define MC_CMD_GET_CAPABILITIES_V5_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16 11240 /* enum: The caller is not permitted to access information on this PF. */ 11241 #define MC_CMD_GET_CAPABILITIES_V5_OUT_ACCESS_NOT_PERMITTED 0xff 11242 /* enum: PF does not exist. */ 11243 #define MC_CMD_GET_CAPABILITIES_V5_OUT_PF_NOT_PRESENT 0xfe 11244 /* enum: PF does exist but is not assigned to any external port. */ 11245 #define MC_CMD_GET_CAPABILITIES_V5_OUT_PF_NOT_ASSIGNED 0xfd 11246 /* enum: This value indicates that PF is assigned, but it cannot be expressed 11247 * in this field. It is intended for a possible future situation where a more 11248 * complex scheme of PFs to ports mapping is being used. The future driver 11249 * should look for a new field supporting the new scheme. The current/old 11250 * driver should treat this value as PF_NOT_ASSIGNED. 11251 */ 11252 #define MC_CMD_GET_CAPABILITIES_V5_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc 11253 /* One byte per PF containing the number of its VFs, indexed by PF number. A 11254 * special value indicates that a PF is not present. 11255 */ 11256 #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VFS_PER_PF_OFST 42 11257 #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VFS_PER_PF_LEN 1 11258 #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VFS_PER_PF_NUM 16 11259 /* enum: The caller is not permitted to access information on this PF. */ 11260 /* MC_CMD_GET_CAPABILITIES_V5_OUT_ACCESS_NOT_PERMITTED 0xff */ 11261 /* enum: PF does not exist. */ 11262 /* MC_CMD_GET_CAPABILITIES_V5_OUT_PF_NOT_PRESENT 0xfe */ 11263 /* Number of VIs available for each external port */ 11264 #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VIS_PER_PORT_OFST 58 11265 #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VIS_PER_PORT_LEN 2 11266 #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VIS_PER_PORT_NUM 4 11267 /* Size of RX descriptor cache expressed as binary logarithm The actual size 11268 * equals (2 ^ RX_DESC_CACHE_SIZE) 11269 */ 11270 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DESC_CACHE_SIZE_OFST 66 11271 #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DESC_CACHE_SIZE_LEN 1 11272 /* Size of TX descriptor cache expressed as binary logarithm The actual size 11273 * equals (2 ^ TX_DESC_CACHE_SIZE) 11274 */ 11275 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_DESC_CACHE_SIZE_OFST 67 11276 #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_DESC_CACHE_SIZE_LEN 1 11277 /* Total number of available PIO buffers */ 11278 #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_PIO_BUFFS_OFST 68 11279 #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_PIO_BUFFS_LEN 2 11280 /* Size of a single PIO buffer */ 11281 #define MC_CMD_GET_CAPABILITIES_V5_OUT_SIZE_PIO_BUFF_OFST 70 11282 #define MC_CMD_GET_CAPABILITIES_V5_OUT_SIZE_PIO_BUFF_LEN 2 11283 /* On chips later than Medford the amount of address space assigned to each VI 11284 * is configurable. This is a global setting that the driver must query to 11285 * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available 11286 * with 8k VI windows. 11287 */ 11288 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_OFST 72 11289 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_LEN 1 11290 /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k. 11291 * CTPIO is not mapped. 11292 */ 11293 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_8K 0x0 11294 /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */ 11295 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_16K 0x1 11296 /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */ 11297 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_64K 0x2 11298 /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing 11299 * (SF-115995-SW) in the present configuration of firmware and port mode. 11300 */ 11301 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73 11302 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1 11303 /* Number of buffers per adapter that can be used for VFIFO Stuffing 11304 * (SF-115995-SW) in the present configuration of firmware and port mode. 11305 */ 11306 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74 11307 #define MC_CMD_GET_CAPABILITIES_V5_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2 11308 /* Entry count in the MAC stats array, including the final GENERATION_END 11309 * entry. For MAC stats DMA, drivers should allocate a buffer large enough to 11310 * hold at least this many 64-bit stats values, if they wish to receive all 11311 * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the 11312 * stats array returned will be truncated. 11313 */ 11314 #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_NUM_STATS_OFST 76 11315 #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_NUM_STATS_LEN 2 11316 /* Maximum supported value for MC_CMD_FILTER_OP_V3/MATCH_MARK_VALUE. This field 11317 * will only be non-zero if MC_CMD_GET_CAPABILITIES/FILTER_ACTION_MARK is set. 11318 */ 11319 #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_MAX_OFST 80 11320 #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_MAX_LEN 4 11321 11322 /***********************************/ 11323 /* MC_CMD_V2_EXTN 11324 * Encapsulation for a v2 extended command 11325 */ 11326 #define MC_CMD_V2_EXTN 0x7f 11327 11328 /* MC_CMD_V2_EXTN_IN msgrequest */ 11329 #define MC_CMD_V2_EXTN_IN_LEN 4 11330 /* the extended command number */ 11331 #define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_LBN 0 11332 #define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_WIDTH 15 11333 #define MC_CMD_V2_EXTN_IN_UNUSED_LBN 15 11334 #define MC_CMD_V2_EXTN_IN_UNUSED_WIDTH 1 11335 /* the actual length of the encapsulated command (which is not in the v1 11336 * header) 11337 */ 11338 #define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_LBN 16 11339 #define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_WIDTH 10 11340 #define MC_CMD_V2_EXTN_IN_UNUSED2_LBN 26 11341 #define MC_CMD_V2_EXTN_IN_UNUSED2_WIDTH 2 11342 /* Type of command/response */ 11343 #define MC_CMD_V2_EXTN_IN_MESSAGE_TYPE_LBN 28 11344 #define MC_CMD_V2_EXTN_IN_MESSAGE_TYPE_WIDTH 4 11345 /* enum: MCDI command directed to or response originating from the MC. */ 11346 #define MC_CMD_V2_EXTN_IN_MCDI_MESSAGE_TYPE_MC 0x0 11347 /* enum: MCDI command directed to a TSA controller. MCDI responses of this type 11348 * are not defined. 11349 */ 11350 #define MC_CMD_V2_EXTN_IN_MCDI_MESSAGE_TYPE_TSA 0x1 11351 11352 /***********************************/ 11353 /* MC_CMD_TCM_BUCKET_ALLOC 11354 * Allocate a pacer bucket (for qau rp or a snapper test) 11355 */ 11356 #define MC_CMD_TCM_BUCKET_ALLOC 0xb2 11357 #undef MC_CMD_0xb2_PRIVILEGE_CTG 11358 11359 #define MC_CMD_0xb2_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11360 11361 /* MC_CMD_TCM_BUCKET_ALLOC_IN msgrequest */ 11362 #define MC_CMD_TCM_BUCKET_ALLOC_IN_LEN 0 11363 11364 /* MC_CMD_TCM_BUCKET_ALLOC_OUT msgresponse */ 11365 #define MC_CMD_TCM_BUCKET_ALLOC_OUT_LEN 4 11366 /* the bucket id */ 11367 #define MC_CMD_TCM_BUCKET_ALLOC_OUT_BUCKET_OFST 0 11368 #define MC_CMD_TCM_BUCKET_ALLOC_OUT_BUCKET_LEN 4 11369 11370 /***********************************/ 11371 /* MC_CMD_TCM_BUCKET_FREE 11372 * Free a pacer bucket 11373 */ 11374 #define MC_CMD_TCM_BUCKET_FREE 0xb3 11375 #undef MC_CMD_0xb3_PRIVILEGE_CTG 11376 11377 #define MC_CMD_0xb3_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11378 11379 /* MC_CMD_TCM_BUCKET_FREE_IN msgrequest */ 11380 #define MC_CMD_TCM_BUCKET_FREE_IN_LEN 4 11381 /* the bucket id */ 11382 #define MC_CMD_TCM_BUCKET_FREE_IN_BUCKET_OFST 0 11383 #define MC_CMD_TCM_BUCKET_FREE_IN_BUCKET_LEN 4 11384 11385 /* MC_CMD_TCM_BUCKET_FREE_OUT msgresponse */ 11386 #define MC_CMD_TCM_BUCKET_FREE_OUT_LEN 0 11387 11388 /***********************************/ 11389 /* MC_CMD_TCM_BUCKET_INIT 11390 * Initialise pacer bucket with a given rate 11391 */ 11392 #define MC_CMD_TCM_BUCKET_INIT 0xb4 11393 #undef MC_CMD_0xb4_PRIVILEGE_CTG 11394 11395 #define MC_CMD_0xb4_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11396 11397 /* MC_CMD_TCM_BUCKET_INIT_IN msgrequest */ 11398 #define MC_CMD_TCM_BUCKET_INIT_IN_LEN 8 11399 /* the bucket id */ 11400 #define MC_CMD_TCM_BUCKET_INIT_IN_BUCKET_OFST 0 11401 #define MC_CMD_TCM_BUCKET_INIT_IN_BUCKET_LEN 4 11402 /* the rate in mbps */ 11403 #define MC_CMD_TCM_BUCKET_INIT_IN_RATE_OFST 4 11404 #define MC_CMD_TCM_BUCKET_INIT_IN_RATE_LEN 4 11405 11406 /* MC_CMD_TCM_BUCKET_INIT_EXT_IN msgrequest */ 11407 #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_LEN 12 11408 /* the bucket id */ 11409 #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_BUCKET_OFST 0 11410 #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_BUCKET_LEN 4 11411 /* the rate in mbps */ 11412 #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_RATE_OFST 4 11413 #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_RATE_LEN 4 11414 /* the desired maximum fill level */ 11415 #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_MAX_FILL_OFST 8 11416 #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_MAX_FILL_LEN 4 11417 11418 /* MC_CMD_TCM_BUCKET_INIT_OUT msgresponse */ 11419 #define MC_CMD_TCM_BUCKET_INIT_OUT_LEN 0 11420 11421 /***********************************/ 11422 /* MC_CMD_TCM_TXQ_INIT 11423 * Initialise txq in pacer with given options or set options 11424 */ 11425 #define MC_CMD_TCM_TXQ_INIT 0xb5 11426 #undef MC_CMD_0xb5_PRIVILEGE_CTG 11427 11428 #define MC_CMD_0xb5_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11429 11430 /* MC_CMD_TCM_TXQ_INIT_IN msgrequest */ 11431 #define MC_CMD_TCM_TXQ_INIT_IN_LEN 28 11432 /* the txq id */ 11433 #define MC_CMD_TCM_TXQ_INIT_IN_QID_OFST 0 11434 #define MC_CMD_TCM_TXQ_INIT_IN_QID_LEN 4 11435 /* the static priority associated with the txq */ 11436 #define MC_CMD_TCM_TXQ_INIT_IN_LABEL_OFST 4 11437 #define MC_CMD_TCM_TXQ_INIT_IN_LABEL_LEN 4 11438 /* bitmask of the priority queues this txq is inserted into when inserted. */ 11439 #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAGS_OFST 8 11440 #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAGS_LEN 4 11441 #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_GUARANTEED_LBN 0 11442 #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_GUARANTEED_WIDTH 1 11443 #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_NORMAL_LBN 1 11444 #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_NORMAL_WIDTH 1 11445 #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_LOW_LBN 2 11446 #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_LOW_WIDTH 1 11447 /* the reaction point (RP) bucket */ 11448 #define MC_CMD_TCM_TXQ_INIT_IN_RP_BKT_OFST 12 11449 #define MC_CMD_TCM_TXQ_INIT_IN_RP_BKT_LEN 4 11450 /* an already reserved bucket (typically set to bucket associated with outer 11451 * vswitch) 11452 */ 11453 #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT1_OFST 16 11454 #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT1_LEN 4 11455 /* an already reserved bucket (typically set to bucket associated with inner 11456 * vswitch) 11457 */ 11458 #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT2_OFST 20 11459 #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT2_LEN 4 11460 /* the min bucket (typically for ETS/minimum bandwidth) */ 11461 #define MC_CMD_TCM_TXQ_INIT_IN_MIN_BKT_OFST 24 11462 #define MC_CMD_TCM_TXQ_INIT_IN_MIN_BKT_LEN 4 11463 11464 /* MC_CMD_TCM_TXQ_INIT_EXT_IN msgrequest */ 11465 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LEN 32 11466 /* the txq id */ 11467 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_QID_OFST 0 11468 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_QID_LEN 4 11469 /* the static priority associated with the txq */ 11470 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_NORMAL_OFST 4 11471 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_NORMAL_LEN 4 11472 /* bitmask of the priority queues this txq is inserted into when inserted. */ 11473 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAGS_OFST 8 11474 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAGS_LEN 4 11475 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_GUARANTEED_LBN 0 11476 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_GUARANTEED_WIDTH 1 11477 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_NORMAL_LBN 1 11478 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_NORMAL_WIDTH 1 11479 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_LOW_LBN 2 11480 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_LOW_WIDTH 1 11481 /* the reaction point (RP) bucket */ 11482 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_RP_BKT_OFST 12 11483 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_RP_BKT_LEN 4 11484 /* an already reserved bucket (typically set to bucket associated with outer 11485 * vswitch) 11486 */ 11487 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT1_OFST 16 11488 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT1_LEN 4 11489 /* an already reserved bucket (typically set to bucket associated with inner 11490 * vswitch) 11491 */ 11492 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT2_OFST 20 11493 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT2_LEN 4 11494 /* the min bucket (typically for ETS/minimum bandwidth) */ 11495 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MIN_BKT_OFST 24 11496 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MIN_BKT_LEN 4 11497 /* the static priority associated with the txq */ 11498 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_GUARANTEED_OFST 28 11499 #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_GUARANTEED_LEN 4 11500 11501 /* MC_CMD_TCM_TXQ_INIT_OUT msgresponse */ 11502 #define MC_CMD_TCM_TXQ_INIT_OUT_LEN 0 11503 11504 /***********************************/ 11505 /* MC_CMD_LINK_PIOBUF 11506 * Link a push I/O buffer to a TxQ 11507 */ 11508 #define MC_CMD_LINK_PIOBUF 0x92 11509 #undef MC_CMD_0x92_PRIVILEGE_CTG 11510 11511 #define MC_CMD_0x92_PRIVILEGE_CTG SRIOV_CTG_ONLOAD 11512 11513 /* MC_CMD_LINK_PIOBUF_IN msgrequest */ 11514 #define MC_CMD_LINK_PIOBUF_IN_LEN 8 11515 /* Handle for allocated push I/O buffer. */ 11516 #define MC_CMD_LINK_PIOBUF_IN_PIOBUF_HANDLE_OFST 0 11517 #define MC_CMD_LINK_PIOBUF_IN_PIOBUF_HANDLE_LEN 4 11518 /* Function Local Instance (VI) number. */ 11519 #define MC_CMD_LINK_PIOBUF_IN_TXQ_INSTANCE_OFST 4 11520 #define MC_CMD_LINK_PIOBUF_IN_TXQ_INSTANCE_LEN 4 11521 11522 /* MC_CMD_LINK_PIOBUF_OUT msgresponse */ 11523 #define MC_CMD_LINK_PIOBUF_OUT_LEN 0 11524 11525 /***********************************/ 11526 /* MC_CMD_UNLINK_PIOBUF 11527 * Unlink a push I/O buffer from a TxQ 11528 */ 11529 #define MC_CMD_UNLINK_PIOBUF 0x93 11530 #undef MC_CMD_0x93_PRIVILEGE_CTG 11531 11532 #define MC_CMD_0x93_PRIVILEGE_CTG SRIOV_CTG_ONLOAD 11533 11534 /* MC_CMD_UNLINK_PIOBUF_IN msgrequest */ 11535 #define MC_CMD_UNLINK_PIOBUF_IN_LEN 4 11536 /* Function Local Instance (VI) number. */ 11537 #define MC_CMD_UNLINK_PIOBUF_IN_TXQ_INSTANCE_OFST 0 11538 #define MC_CMD_UNLINK_PIOBUF_IN_TXQ_INSTANCE_LEN 4 11539 11540 /* MC_CMD_UNLINK_PIOBUF_OUT msgresponse */ 11541 #define MC_CMD_UNLINK_PIOBUF_OUT_LEN 0 11542 11543 /***********************************/ 11544 /* MC_CMD_VSWITCH_ALLOC 11545 * allocate and initialise a v-switch. 11546 */ 11547 #define MC_CMD_VSWITCH_ALLOC 0x94 11548 #undef MC_CMD_0x94_PRIVILEGE_CTG 11549 11550 #define MC_CMD_0x94_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11551 11552 /* MC_CMD_VSWITCH_ALLOC_IN msgrequest */ 11553 #define MC_CMD_VSWITCH_ALLOC_IN_LEN 16 11554 /* The port to connect to the v-switch's upstream port. */ 11555 #define MC_CMD_VSWITCH_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0 11556 #define MC_CMD_VSWITCH_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4 11557 /* The type of v-switch to create. */ 11558 #define MC_CMD_VSWITCH_ALLOC_IN_TYPE_OFST 4 11559 #define MC_CMD_VSWITCH_ALLOC_IN_TYPE_LEN 4 11560 /* enum: VLAN */ 11561 #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VLAN 0x1 11562 /* enum: VEB */ 11563 #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEB 0x2 11564 /* enum: VEPA (obsolete) */ 11565 #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEPA 0x3 11566 /* enum: MUX */ 11567 #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_MUX 0x4 11568 /* enum: Snapper specific; semantics TBD */ 11569 #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_TEST 0x5 11570 /* Flags controlling v-port creation */ 11571 #define MC_CMD_VSWITCH_ALLOC_IN_FLAGS_OFST 8 11572 #define MC_CMD_VSWITCH_ALLOC_IN_FLAGS_LEN 4 11573 #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_LBN 0 11574 #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1 11575 /* The number of VLAN tags to allow for attached v-ports. For VLAN aggregators, 11576 * this must be one or greated, and the attached v-ports must have exactly this 11577 * number of tags. For other v-switch types, this must be zero of greater, and 11578 * is an upper limit on the number of VLAN tags for attached v-ports. An error 11579 * will be returned if existing configuration means we can't support attached 11580 * v-ports with this number of tags. 11581 */ 11582 #define MC_CMD_VSWITCH_ALLOC_IN_NUM_VLAN_TAGS_OFST 12 11583 #define MC_CMD_VSWITCH_ALLOC_IN_NUM_VLAN_TAGS_LEN 4 11584 11585 /* MC_CMD_VSWITCH_ALLOC_OUT msgresponse */ 11586 #define MC_CMD_VSWITCH_ALLOC_OUT_LEN 0 11587 11588 /***********************************/ 11589 /* MC_CMD_VSWITCH_FREE 11590 * de-allocate a v-switch. 11591 */ 11592 #define MC_CMD_VSWITCH_FREE 0x95 11593 #undef MC_CMD_0x95_PRIVILEGE_CTG 11594 11595 #define MC_CMD_0x95_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11596 11597 /* MC_CMD_VSWITCH_FREE_IN msgrequest */ 11598 #define MC_CMD_VSWITCH_FREE_IN_LEN 4 11599 /* The port to which the v-switch is connected. */ 11600 #define MC_CMD_VSWITCH_FREE_IN_UPSTREAM_PORT_ID_OFST 0 11601 #define MC_CMD_VSWITCH_FREE_IN_UPSTREAM_PORT_ID_LEN 4 11602 11603 /* MC_CMD_VSWITCH_FREE_OUT msgresponse */ 11604 #define MC_CMD_VSWITCH_FREE_OUT_LEN 0 11605 11606 /***********************************/ 11607 /* MC_CMD_VSWITCH_QUERY 11608 * read some config of v-switch. For now this command is an empty placeholder. 11609 * It may be used to check if a v-switch is connected to a given EVB port (if 11610 * not, then the command returns ENOENT). 11611 */ 11612 #define MC_CMD_VSWITCH_QUERY 0x63 11613 #undef MC_CMD_0x63_PRIVILEGE_CTG 11614 11615 #define MC_CMD_0x63_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11616 11617 /* MC_CMD_VSWITCH_QUERY_IN msgrequest */ 11618 #define MC_CMD_VSWITCH_QUERY_IN_LEN 4 11619 /* The port to which the v-switch is connected. */ 11620 #define MC_CMD_VSWITCH_QUERY_IN_UPSTREAM_PORT_ID_OFST 0 11621 #define MC_CMD_VSWITCH_QUERY_IN_UPSTREAM_PORT_ID_LEN 4 11622 11623 /* MC_CMD_VSWITCH_QUERY_OUT msgresponse */ 11624 #define MC_CMD_VSWITCH_QUERY_OUT_LEN 0 11625 11626 /***********************************/ 11627 /* MC_CMD_VPORT_ALLOC 11628 * allocate a v-port. 11629 */ 11630 #define MC_CMD_VPORT_ALLOC 0x96 11631 #undef MC_CMD_0x96_PRIVILEGE_CTG 11632 11633 #define MC_CMD_0x96_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11634 11635 /* MC_CMD_VPORT_ALLOC_IN msgrequest */ 11636 #define MC_CMD_VPORT_ALLOC_IN_LEN 20 11637 /* The port to which the v-switch is connected. */ 11638 #define MC_CMD_VPORT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0 11639 #define MC_CMD_VPORT_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4 11640 /* The type of the new v-port. */ 11641 #define MC_CMD_VPORT_ALLOC_IN_TYPE_OFST 4 11642 #define MC_CMD_VPORT_ALLOC_IN_TYPE_LEN 4 11643 /* enum: VLAN (obsolete) */ 11644 #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VLAN 0x1 11645 /* enum: VEB (obsolete) */ 11646 #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEB 0x2 11647 /* enum: VEPA (obsolete) */ 11648 #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEPA 0x3 11649 /* enum: A normal v-port receives packets which match a specified MAC and/or 11650 * VLAN. 11651 */ 11652 #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_NORMAL 0x4 11653 /* enum: An expansion v-port packets traffic which don't match any other 11654 * v-port. 11655 */ 11656 #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_EXPANSION 0x5 11657 /* enum: An test v-port receives packets which match any filters installed by 11658 * its downstream components. 11659 */ 11660 #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_TEST 0x6 11661 /* Flags controlling v-port creation */ 11662 #define MC_CMD_VPORT_ALLOC_IN_FLAGS_OFST 8 11663 #define MC_CMD_VPORT_ALLOC_IN_FLAGS_LEN 4 11664 #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_LBN 0 11665 #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1 11666 #define MC_CMD_VPORT_ALLOC_IN_FLAG_VLAN_RESTRICT_LBN 1 11667 #define MC_CMD_VPORT_ALLOC_IN_FLAG_VLAN_RESTRICT_WIDTH 1 11668 /* The number of VLAN tags to insert/remove. An error will be returned if 11669 * incompatible with the number of VLAN tags specified for the upstream 11670 * v-switch. 11671 */ 11672 #define MC_CMD_VPORT_ALLOC_IN_NUM_VLAN_TAGS_OFST 12 11673 #define MC_CMD_VPORT_ALLOC_IN_NUM_VLAN_TAGS_LEN 4 11674 /* The actual VLAN tags to insert/remove */ 11675 #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAGS_OFST 16 11676 #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAGS_LEN 4 11677 #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_LBN 0 11678 #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_WIDTH 16 11679 #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_LBN 16 11680 #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_WIDTH 16 11681 11682 /* MC_CMD_VPORT_ALLOC_OUT msgresponse */ 11683 #define MC_CMD_VPORT_ALLOC_OUT_LEN 4 11684 /* The handle of the new v-port */ 11685 #define MC_CMD_VPORT_ALLOC_OUT_VPORT_ID_OFST 0 11686 #define MC_CMD_VPORT_ALLOC_OUT_VPORT_ID_LEN 4 11687 11688 /***********************************/ 11689 /* MC_CMD_VPORT_FREE 11690 * de-allocate a v-port. 11691 */ 11692 #define MC_CMD_VPORT_FREE 0x97 11693 #undef MC_CMD_0x97_PRIVILEGE_CTG 11694 11695 #define MC_CMD_0x97_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11696 11697 /* MC_CMD_VPORT_FREE_IN msgrequest */ 11698 #define MC_CMD_VPORT_FREE_IN_LEN 4 11699 /* The handle of the v-port */ 11700 #define MC_CMD_VPORT_FREE_IN_VPORT_ID_OFST 0 11701 #define MC_CMD_VPORT_FREE_IN_VPORT_ID_LEN 4 11702 11703 /* MC_CMD_VPORT_FREE_OUT msgresponse */ 11704 #define MC_CMD_VPORT_FREE_OUT_LEN 0 11705 11706 /***********************************/ 11707 /* MC_CMD_VADAPTOR_ALLOC 11708 * allocate a v-adaptor. 11709 */ 11710 #define MC_CMD_VADAPTOR_ALLOC 0x98 11711 #undef MC_CMD_0x98_PRIVILEGE_CTG 11712 11713 #define MC_CMD_0x98_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11714 11715 /* MC_CMD_VADAPTOR_ALLOC_IN msgrequest */ 11716 #define MC_CMD_VADAPTOR_ALLOC_IN_LEN 30 11717 /* The port to connect to the v-adaptor's port. */ 11718 #define MC_CMD_VADAPTOR_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0 11719 #define MC_CMD_VADAPTOR_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4 11720 /* Flags controlling v-adaptor creation */ 11721 #define MC_CMD_VADAPTOR_ALLOC_IN_FLAGS_OFST 8 11722 #define MC_CMD_VADAPTOR_ALLOC_IN_FLAGS_LEN 4 11723 #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_LBN 0 11724 #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_WIDTH 1 11725 #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 1 11726 #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 11727 /* The number of VLAN tags to strip on receive */ 11728 #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLANS_OFST 12 11729 #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLANS_LEN 4 11730 /* The number of VLAN tags to transparently insert/remove. */ 11731 #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLAN_TAGS_OFST 16 11732 #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLAN_TAGS_LEN 4 11733 /* The actual VLAN tags to insert/remove */ 11734 #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAGS_OFST 20 11735 #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAGS_LEN 4 11736 #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_0_LBN 0 11737 #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_0_WIDTH 16 11738 #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_1_LBN 16 11739 #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_1_WIDTH 16 11740 /* The MAC address to assign to this v-adaptor */ 11741 #define MC_CMD_VADAPTOR_ALLOC_IN_MACADDR_OFST 24 11742 #define MC_CMD_VADAPTOR_ALLOC_IN_MACADDR_LEN 6 11743 /* enum: Derive the MAC address from the upstream port */ 11744 #define MC_CMD_VADAPTOR_ALLOC_IN_AUTO_MAC 0x0 11745 11746 /* MC_CMD_VADAPTOR_ALLOC_OUT msgresponse */ 11747 #define MC_CMD_VADAPTOR_ALLOC_OUT_LEN 0 11748 11749 /***********************************/ 11750 /* MC_CMD_VADAPTOR_FREE 11751 * de-allocate a v-adaptor. 11752 */ 11753 #define MC_CMD_VADAPTOR_FREE 0x99 11754 #undef MC_CMD_0x99_PRIVILEGE_CTG 11755 11756 #define MC_CMD_0x99_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11757 11758 /* MC_CMD_VADAPTOR_FREE_IN msgrequest */ 11759 #define MC_CMD_VADAPTOR_FREE_IN_LEN 4 11760 /* The port to which the v-adaptor is connected. */ 11761 #define MC_CMD_VADAPTOR_FREE_IN_UPSTREAM_PORT_ID_OFST 0 11762 #define MC_CMD_VADAPTOR_FREE_IN_UPSTREAM_PORT_ID_LEN 4 11763 11764 /* MC_CMD_VADAPTOR_FREE_OUT msgresponse */ 11765 #define MC_CMD_VADAPTOR_FREE_OUT_LEN 0 11766 11767 /***********************************/ 11768 /* MC_CMD_VADAPTOR_SET_MAC 11769 * assign a new MAC address to a v-adaptor. 11770 */ 11771 #define MC_CMD_VADAPTOR_SET_MAC 0x5d 11772 #undef MC_CMD_0x5d_PRIVILEGE_CTG 11773 11774 #define MC_CMD_0x5d_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11775 11776 /* MC_CMD_VADAPTOR_SET_MAC_IN msgrequest */ 11777 #define MC_CMD_VADAPTOR_SET_MAC_IN_LEN 10 11778 /* The port to which the v-adaptor is connected. */ 11779 #define MC_CMD_VADAPTOR_SET_MAC_IN_UPSTREAM_PORT_ID_OFST 0 11780 #define MC_CMD_VADAPTOR_SET_MAC_IN_UPSTREAM_PORT_ID_LEN 4 11781 /* The new MAC address to assign to this v-adaptor */ 11782 #define MC_CMD_VADAPTOR_SET_MAC_IN_MACADDR_OFST 4 11783 #define MC_CMD_VADAPTOR_SET_MAC_IN_MACADDR_LEN 6 11784 11785 /* MC_CMD_VADAPTOR_SET_MAC_OUT msgresponse */ 11786 #define MC_CMD_VADAPTOR_SET_MAC_OUT_LEN 0 11787 11788 /***********************************/ 11789 /* MC_CMD_VADAPTOR_GET_MAC 11790 * read the MAC address assigned to a v-adaptor. 11791 */ 11792 #define MC_CMD_VADAPTOR_GET_MAC 0x5e 11793 #undef MC_CMD_0x5e_PRIVILEGE_CTG 11794 11795 #define MC_CMD_0x5e_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11796 11797 /* MC_CMD_VADAPTOR_GET_MAC_IN msgrequest */ 11798 #define MC_CMD_VADAPTOR_GET_MAC_IN_LEN 4 11799 /* The port to which the v-adaptor is connected. */ 11800 #define MC_CMD_VADAPTOR_GET_MAC_IN_UPSTREAM_PORT_ID_OFST 0 11801 #define MC_CMD_VADAPTOR_GET_MAC_IN_UPSTREAM_PORT_ID_LEN 4 11802 11803 /* MC_CMD_VADAPTOR_GET_MAC_OUT msgresponse */ 11804 #define MC_CMD_VADAPTOR_GET_MAC_OUT_LEN 6 11805 /* The MAC address assigned to this v-adaptor */ 11806 #define MC_CMD_VADAPTOR_GET_MAC_OUT_MACADDR_OFST 0 11807 #define MC_CMD_VADAPTOR_GET_MAC_OUT_MACADDR_LEN 6 11808 11809 /***********************************/ 11810 /* MC_CMD_VADAPTOR_QUERY 11811 * read some config of v-adaptor. 11812 */ 11813 #define MC_CMD_VADAPTOR_QUERY 0x61 11814 #undef MC_CMD_0x61_PRIVILEGE_CTG 11815 11816 #define MC_CMD_0x61_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11817 11818 /* MC_CMD_VADAPTOR_QUERY_IN msgrequest */ 11819 #define MC_CMD_VADAPTOR_QUERY_IN_LEN 4 11820 /* The port to which the v-adaptor is connected. */ 11821 #define MC_CMD_VADAPTOR_QUERY_IN_UPSTREAM_PORT_ID_OFST 0 11822 #define MC_CMD_VADAPTOR_QUERY_IN_UPSTREAM_PORT_ID_LEN 4 11823 11824 /* MC_CMD_VADAPTOR_QUERY_OUT msgresponse */ 11825 #define MC_CMD_VADAPTOR_QUERY_OUT_LEN 12 11826 /* The EVB port flags as defined at MC_CMD_VPORT_ALLOC. */ 11827 #define MC_CMD_VADAPTOR_QUERY_OUT_PORT_FLAGS_OFST 0 11828 #define MC_CMD_VADAPTOR_QUERY_OUT_PORT_FLAGS_LEN 4 11829 /* The v-adaptor flags as defined at MC_CMD_VADAPTOR_ALLOC. */ 11830 #define MC_CMD_VADAPTOR_QUERY_OUT_VADAPTOR_FLAGS_OFST 4 11831 #define MC_CMD_VADAPTOR_QUERY_OUT_VADAPTOR_FLAGS_LEN 4 11832 /* The number of VLAN tags that may still be added */ 11833 #define MC_CMD_VADAPTOR_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_OFST 8 11834 #define MC_CMD_VADAPTOR_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_LEN 4 11835 11836 /***********************************/ 11837 /* MC_CMD_EVB_PORT_ASSIGN 11838 * assign a port to a PCI function. 11839 */ 11840 #define MC_CMD_EVB_PORT_ASSIGN 0x9a 11841 #undef MC_CMD_0x9a_PRIVILEGE_CTG 11842 11843 #define MC_CMD_0x9a_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11844 11845 /* MC_CMD_EVB_PORT_ASSIGN_IN msgrequest */ 11846 #define MC_CMD_EVB_PORT_ASSIGN_IN_LEN 8 11847 /* The port to assign. */ 11848 #define MC_CMD_EVB_PORT_ASSIGN_IN_PORT_ID_OFST 0 11849 #define MC_CMD_EVB_PORT_ASSIGN_IN_PORT_ID_LEN 4 11850 /* The target function to modify. */ 11851 #define MC_CMD_EVB_PORT_ASSIGN_IN_FUNCTION_OFST 4 11852 #define MC_CMD_EVB_PORT_ASSIGN_IN_FUNCTION_LEN 4 11853 #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_LBN 0 11854 #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_WIDTH 16 11855 #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_LBN 16 11856 #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_WIDTH 16 11857 11858 /* MC_CMD_EVB_PORT_ASSIGN_OUT msgresponse */ 11859 #define MC_CMD_EVB_PORT_ASSIGN_OUT_LEN 0 11860 11861 /***********************************/ 11862 /* MC_CMD_RDWR_A64_REGIONS 11863 * Assign the 64 bit region addresses. 11864 */ 11865 #define MC_CMD_RDWR_A64_REGIONS 0x9b 11866 #undef MC_CMD_0x9b_PRIVILEGE_CTG 11867 11868 #define MC_CMD_0x9b_PRIVILEGE_CTG SRIOV_CTG_ADMIN 11869 11870 /* MC_CMD_RDWR_A64_REGIONS_IN msgrequest */ 11871 #define MC_CMD_RDWR_A64_REGIONS_IN_LEN 17 11872 #define MC_CMD_RDWR_A64_REGIONS_IN_REGION0_OFST 0 11873 #define MC_CMD_RDWR_A64_REGIONS_IN_REGION0_LEN 4 11874 #define MC_CMD_RDWR_A64_REGIONS_IN_REGION1_OFST 4 11875 #define MC_CMD_RDWR_A64_REGIONS_IN_REGION1_LEN 4 11876 #define MC_CMD_RDWR_A64_REGIONS_IN_REGION2_OFST 8 11877 #define MC_CMD_RDWR_A64_REGIONS_IN_REGION2_LEN 4 11878 #define MC_CMD_RDWR_A64_REGIONS_IN_REGION3_OFST 12 11879 #define MC_CMD_RDWR_A64_REGIONS_IN_REGION3_LEN 4 11880 /* Write enable bits 0-3, set to write, clear to read. */ 11881 #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_LBN 128 11882 #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_WIDTH 4 11883 #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_OFST 16 11884 #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_LEN 1 11885 11886 /* MC_CMD_RDWR_A64_REGIONS_OUT msgresponse: This data always included 11887 * regardless of state of write bits in the request. 11888 */ 11889 #define MC_CMD_RDWR_A64_REGIONS_OUT_LEN 16 11890 #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION0_OFST 0 11891 #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION0_LEN 4 11892 #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION1_OFST 4 11893 #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION1_LEN 4 11894 #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION2_OFST 8 11895 #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION2_LEN 4 11896 #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION3_OFST 12 11897 #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION3_LEN 4 11898 11899 /***********************************/ 11900 /* MC_CMD_ONLOAD_STACK_ALLOC 11901 * Allocate an Onload stack ID. 11902 */ 11903 #define MC_CMD_ONLOAD_STACK_ALLOC 0x9c 11904 #undef MC_CMD_0x9c_PRIVILEGE_CTG 11905 11906 #define MC_CMD_0x9c_PRIVILEGE_CTG SRIOV_CTG_ONLOAD 11907 11908 /* MC_CMD_ONLOAD_STACK_ALLOC_IN msgrequest */ 11909 #define MC_CMD_ONLOAD_STACK_ALLOC_IN_LEN 4 11910 /* The handle of the owning upstream port */ 11911 #define MC_CMD_ONLOAD_STACK_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0 11912 #define MC_CMD_ONLOAD_STACK_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4 11913 11914 /* MC_CMD_ONLOAD_STACK_ALLOC_OUT msgresponse */ 11915 #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_LEN 4 11916 /* The handle of the new Onload stack */ 11917 #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_ONLOAD_STACK_ID_OFST 0 11918 #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_ONLOAD_STACK_ID_LEN 4 11919 11920 /***********************************/ 11921 /* MC_CMD_ONLOAD_STACK_FREE 11922 * Free an Onload stack ID. 11923 */ 11924 #define MC_CMD_ONLOAD_STACK_FREE 0x9d 11925 #undef MC_CMD_0x9d_PRIVILEGE_CTG 11926 11927 #define MC_CMD_0x9d_PRIVILEGE_CTG SRIOV_CTG_ONLOAD 11928 11929 /* MC_CMD_ONLOAD_STACK_FREE_IN msgrequest */ 11930 #define MC_CMD_ONLOAD_STACK_FREE_IN_LEN 4 11931 /* The handle of the Onload stack */ 11932 #define MC_CMD_ONLOAD_STACK_FREE_IN_ONLOAD_STACK_ID_OFST 0 11933 #define MC_CMD_ONLOAD_STACK_FREE_IN_ONLOAD_STACK_ID_LEN 4 11934 11935 /* MC_CMD_ONLOAD_STACK_FREE_OUT msgresponse */ 11936 #define MC_CMD_ONLOAD_STACK_FREE_OUT_LEN 0 11937 11938 /***********************************/ 11939 /* MC_CMD_RSS_CONTEXT_ALLOC 11940 * Allocate an RSS context. 11941 */ 11942 #define MC_CMD_RSS_CONTEXT_ALLOC 0x9e 11943 #undef MC_CMD_0x9e_PRIVILEGE_CTG 11944 11945 #define MC_CMD_0x9e_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11946 11947 /* MC_CMD_RSS_CONTEXT_ALLOC_IN msgrequest */ 11948 #define MC_CMD_RSS_CONTEXT_ALLOC_IN_LEN 12 11949 /* The handle of the owning upstream port */ 11950 #define MC_CMD_RSS_CONTEXT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0 11951 #define MC_CMD_RSS_CONTEXT_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4 11952 /* The type of context to allocate */ 11953 #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_OFST 4 11954 #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_LEN 4 11955 /* enum: Allocate a context for exclusive use. The key and indirection table 11956 * must be explicitly configured. 11957 */ 11958 #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_EXCLUSIVE 0x0 11959 /* enum: Allocate a context for shared use; this will spread across a range of 11960 * queues, but the key and indirection table are pre-configured and may not be 11961 * changed. For this mode, NUM_QUEUES must 2, 4, 8, 16, 32 or 64. 11962 */ 11963 #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_SHARED 0x1 11964 /* Number of queues spanned by this context, in the range 1-64; valid offsets 11965 * in the indirection table will be in the range 0 to NUM_QUEUES-1. 11966 */ 11967 #define MC_CMD_RSS_CONTEXT_ALLOC_IN_NUM_QUEUES_OFST 8 11968 #define MC_CMD_RSS_CONTEXT_ALLOC_IN_NUM_QUEUES_LEN 4 11969 11970 /* MC_CMD_RSS_CONTEXT_ALLOC_OUT msgresponse */ 11971 #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_LEN 4 11972 /* The handle of the new RSS context. This should be considered opaque to the 11973 * host, although a value of 0xFFFFFFFF is guaranteed never to be a valid 11974 * handle. 11975 */ 11976 #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_OFST 0 11977 #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_LEN 4 11978 /* enum: guaranteed invalid RSS context handle value */ 11979 #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_INVALID 0xffffffff 11980 11981 /***********************************/ 11982 /* MC_CMD_RSS_CONTEXT_FREE 11983 * Free an RSS context. 11984 */ 11985 #define MC_CMD_RSS_CONTEXT_FREE 0x9f 11986 #undef MC_CMD_0x9f_PRIVILEGE_CTG 11987 11988 #define MC_CMD_0x9f_PRIVILEGE_CTG SRIOV_CTG_GENERAL 11989 11990 /* MC_CMD_RSS_CONTEXT_FREE_IN msgrequest */ 11991 #define MC_CMD_RSS_CONTEXT_FREE_IN_LEN 4 11992 /* The handle of the RSS context */ 11993 #define MC_CMD_RSS_CONTEXT_FREE_IN_RSS_CONTEXT_ID_OFST 0 11994 #define MC_CMD_RSS_CONTEXT_FREE_IN_RSS_CONTEXT_ID_LEN 4 11995 11996 /* MC_CMD_RSS_CONTEXT_FREE_OUT msgresponse */ 11997 #define MC_CMD_RSS_CONTEXT_FREE_OUT_LEN 0 11998 11999 /***********************************/ 12000 /* MC_CMD_RSS_CONTEXT_SET_KEY 12001 * Set the Toeplitz hash key for an RSS context. 12002 */ 12003 #define MC_CMD_RSS_CONTEXT_SET_KEY 0xa0 12004 #undef MC_CMD_0xa0_PRIVILEGE_CTG 12005 12006 #define MC_CMD_0xa0_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12007 12008 /* MC_CMD_RSS_CONTEXT_SET_KEY_IN msgrequest */ 12009 #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_LEN 44 12010 /* The handle of the RSS context */ 12011 #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_RSS_CONTEXT_ID_OFST 0 12012 #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_RSS_CONTEXT_ID_LEN 4 12013 /* The 40-byte Toeplitz hash key (TBD endianness issues?) */ 12014 #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_OFST 4 12015 #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_LEN 40 12016 12017 /* MC_CMD_RSS_CONTEXT_SET_KEY_OUT msgresponse */ 12018 #define MC_CMD_RSS_CONTEXT_SET_KEY_OUT_LEN 0 12019 12020 /***********************************/ 12021 /* MC_CMD_RSS_CONTEXT_GET_KEY 12022 * Get the Toeplitz hash key for an RSS context. 12023 */ 12024 #define MC_CMD_RSS_CONTEXT_GET_KEY 0xa1 12025 #undef MC_CMD_0xa1_PRIVILEGE_CTG 12026 12027 #define MC_CMD_0xa1_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12028 12029 /* MC_CMD_RSS_CONTEXT_GET_KEY_IN msgrequest */ 12030 #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_LEN 4 12031 /* The handle of the RSS context */ 12032 #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_RSS_CONTEXT_ID_OFST 0 12033 #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_RSS_CONTEXT_ID_LEN 4 12034 12035 /* MC_CMD_RSS_CONTEXT_GET_KEY_OUT msgresponse */ 12036 #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_LEN 44 12037 /* The 40-byte Toeplitz hash key (TBD endianness issues?) */ 12038 #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_OFST 4 12039 #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_LEN 40 12040 12041 /***********************************/ 12042 /* MC_CMD_RSS_CONTEXT_SET_TABLE 12043 * Set the indirection table for an RSS context. 12044 */ 12045 #define MC_CMD_RSS_CONTEXT_SET_TABLE 0xa2 12046 #undef MC_CMD_0xa2_PRIVILEGE_CTG 12047 12048 #define MC_CMD_0xa2_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12049 12050 /* MC_CMD_RSS_CONTEXT_SET_TABLE_IN msgrequest */ 12051 #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_LEN 132 12052 /* The handle of the RSS context */ 12053 #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_RSS_CONTEXT_ID_OFST 0 12054 #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_RSS_CONTEXT_ID_LEN 4 12055 /* The 128-byte indirection table (1 byte per entry) */ 12056 #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_OFST 4 12057 #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_LEN 128 12058 12059 /* MC_CMD_RSS_CONTEXT_SET_TABLE_OUT msgresponse */ 12060 #define MC_CMD_RSS_CONTEXT_SET_TABLE_OUT_LEN 0 12061 12062 /***********************************/ 12063 /* MC_CMD_RSS_CONTEXT_GET_TABLE 12064 * Get the indirection table for an RSS context. 12065 */ 12066 #define MC_CMD_RSS_CONTEXT_GET_TABLE 0xa3 12067 #undef MC_CMD_0xa3_PRIVILEGE_CTG 12068 12069 #define MC_CMD_0xa3_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12070 12071 /* MC_CMD_RSS_CONTEXT_GET_TABLE_IN msgrequest */ 12072 #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_LEN 4 12073 /* The handle of the RSS context */ 12074 #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_RSS_CONTEXT_ID_OFST 0 12075 #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_RSS_CONTEXT_ID_LEN 4 12076 12077 /* MC_CMD_RSS_CONTEXT_GET_TABLE_OUT msgresponse */ 12078 #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_LEN 132 12079 /* The 128-byte indirection table (1 byte per entry) */ 12080 #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_OFST 4 12081 #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_LEN 128 12082 12083 /***********************************/ 12084 /* MC_CMD_RSS_CONTEXT_SET_FLAGS 12085 * Set various control flags for an RSS context. 12086 */ 12087 #define MC_CMD_RSS_CONTEXT_SET_FLAGS 0xe1 12088 #undef MC_CMD_0xe1_PRIVILEGE_CTG 12089 12090 #define MC_CMD_0xe1_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12091 12092 /* MC_CMD_RSS_CONTEXT_SET_FLAGS_IN msgrequest */ 12093 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_LEN 8 12094 /* The handle of the RSS context */ 12095 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0 12096 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RSS_CONTEXT_ID_LEN 4 12097 /* Hash control flags. The _EN bits are always supported, but new modes are 12098 * available when ADDITIONAL_RSS_MODES is reported by MC_CMD_GET_CAPABILITIES: 12099 * in this case, the MODE fields may be set to non-zero values, and will take 12100 * effect regardless of the settings of the _EN flags. See the RSS_MODE 12101 * structure for the meaning of the mode bits. Drivers must check the 12102 * capability before trying to set any _MODE fields, as older firmware will 12103 * reject any attempt to set the FLAGS field to a value > 0xff with EINVAL. In 12104 * the case where all the _MODE flags are zero, the _EN flags take effect, 12105 * providing backward compatibility for existing drivers. (Setting all _MODE 12106 * *and* all _EN flags to zero is valid, to disable RSS spreading for that 12107 * particular packet type.) 12108 */ 12109 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_FLAGS_OFST 4 12110 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_FLAGS_LEN 4 12111 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_LBN 0 12112 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_WIDTH 1 12113 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_LBN 1 12114 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_WIDTH 1 12115 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_LBN 2 12116 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_WIDTH 1 12117 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_LBN 3 12118 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_WIDTH 1 12119 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RESERVED_LBN 4 12120 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RESERVED_WIDTH 4 12121 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV4_RSS_MODE_LBN 8 12122 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV4_RSS_MODE_WIDTH 4 12123 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV4_RSS_MODE_LBN 12 12124 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV4_RSS_MODE_WIDTH 4 12125 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV4_RSS_MODE_LBN 16 12126 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV4_RSS_MODE_WIDTH 4 12127 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV6_RSS_MODE_LBN 20 12128 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV6_RSS_MODE_WIDTH 4 12129 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV6_RSS_MODE_LBN 24 12130 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV6_RSS_MODE_WIDTH 4 12131 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV6_RSS_MODE_LBN 28 12132 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV6_RSS_MODE_WIDTH 4 12133 12134 /* MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT msgresponse */ 12135 #define MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT_LEN 0 12136 12137 /***********************************/ 12138 /* MC_CMD_RSS_CONTEXT_GET_FLAGS 12139 * Get various control flags for an RSS context. 12140 */ 12141 #define MC_CMD_RSS_CONTEXT_GET_FLAGS 0xe2 12142 #undef MC_CMD_0xe2_PRIVILEGE_CTG 12143 12144 #define MC_CMD_0xe2_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12145 12146 /* MC_CMD_RSS_CONTEXT_GET_FLAGS_IN msgrequest */ 12147 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_LEN 4 12148 /* The handle of the RSS context */ 12149 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0 12150 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_RSS_CONTEXT_ID_LEN 4 12151 12152 /* MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT msgresponse */ 12153 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_LEN 8 12154 /* Hash control flags. If all _MODE bits are zero (which will always be true 12155 * for older firmware which does not report the ADDITIONAL_RSS_MODES 12156 * capability), the _EN bits report the state. If any _MODE bits are non-zero 12157 * (which will only be true when the firmware reports ADDITIONAL_RSS_MODES) 12158 * then the _EN bits should be disregarded, although the _MODE flags are 12159 * guaranteed to be consistent with the _EN flags for a freshly-allocated RSS 12160 * context and in the case where the _EN flags were used in the SET. This 12161 * provides backward compatibility: old drivers will not be attempting to 12162 * derive any meaning from the _MODE bits (and can never set them to any value 12163 * not representable by the _EN bits); new drivers can always determine the 12164 * mode by looking only at the _MODE bits; the value returned by a GET can 12165 * always be used for a SET regardless of old/new driver vs. old/new firmware. 12166 */ 12167 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_FLAGS_OFST 4 12168 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_FLAGS_LEN 4 12169 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_LBN 0 12170 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_WIDTH 1 12171 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_LBN 1 12172 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_WIDTH 1 12173 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_LBN 2 12174 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_WIDTH 1 12175 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_LBN 3 12176 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_WIDTH 1 12177 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_RESERVED_LBN 4 12178 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_RESERVED_WIDTH 4 12179 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV4_RSS_MODE_LBN 8 12180 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV4_RSS_MODE_WIDTH 4 12181 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV4_RSS_MODE_LBN 12 12182 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV4_RSS_MODE_WIDTH 4 12183 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV4_RSS_MODE_LBN 16 12184 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV4_RSS_MODE_WIDTH 4 12185 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV6_RSS_MODE_LBN 20 12186 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV6_RSS_MODE_WIDTH 4 12187 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV6_RSS_MODE_LBN 24 12188 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV6_RSS_MODE_WIDTH 4 12189 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV6_RSS_MODE_LBN 28 12190 #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV6_RSS_MODE_WIDTH 4 12191 12192 /***********************************/ 12193 /* MC_CMD_DOT1P_MAPPING_ALLOC 12194 * Allocate a .1p mapping. 12195 */ 12196 #define MC_CMD_DOT1P_MAPPING_ALLOC 0xa4 12197 #undef MC_CMD_0xa4_PRIVILEGE_CTG 12198 12199 #define MC_CMD_0xa4_PRIVILEGE_CTG SRIOV_CTG_ADMIN 12200 12201 /* MC_CMD_DOT1P_MAPPING_ALLOC_IN msgrequest */ 12202 #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_LEN 8 12203 /* The handle of the owning upstream port */ 12204 #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0 12205 #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4 12206 /* Number of queues spanned by this mapping, in the range 1-64; valid fixed 12207 * offsets in the mapping table will be in the range 0 to NUM_QUEUES-1, and 12208 * referenced RSS contexts must span no more than this number. 12209 */ 12210 #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_NUM_QUEUES_OFST 4 12211 #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_NUM_QUEUES_LEN 4 12212 12213 /* MC_CMD_DOT1P_MAPPING_ALLOC_OUT msgresponse */ 12214 #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_LEN 4 12215 /* The handle of the new .1p mapping. This should be considered opaque to the 12216 * host, although a value of 0xFFFFFFFF is guaranteed never to be a valid 12217 * handle. 12218 */ 12219 #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_OFST 0 12220 #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_LEN 4 12221 /* enum: guaranteed invalid .1p mapping handle value */ 12222 #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_INVALID 0xffffffff 12223 12224 /***********************************/ 12225 /* MC_CMD_DOT1P_MAPPING_FREE 12226 * Free a .1p mapping. 12227 */ 12228 #define MC_CMD_DOT1P_MAPPING_FREE 0xa5 12229 #undef MC_CMD_0xa5_PRIVILEGE_CTG 12230 12231 #define MC_CMD_0xa5_PRIVILEGE_CTG SRIOV_CTG_ADMIN 12232 12233 /* MC_CMD_DOT1P_MAPPING_FREE_IN msgrequest */ 12234 #define MC_CMD_DOT1P_MAPPING_FREE_IN_LEN 4 12235 /* The handle of the .1p mapping */ 12236 #define MC_CMD_DOT1P_MAPPING_FREE_IN_DOT1P_MAPPING_ID_OFST 0 12237 #define MC_CMD_DOT1P_MAPPING_FREE_IN_DOT1P_MAPPING_ID_LEN 4 12238 12239 /* MC_CMD_DOT1P_MAPPING_FREE_OUT msgresponse */ 12240 #define MC_CMD_DOT1P_MAPPING_FREE_OUT_LEN 0 12241 12242 /***********************************/ 12243 /* MC_CMD_DOT1P_MAPPING_SET_TABLE 12244 * Set the mapping table for a .1p mapping. 12245 */ 12246 #define MC_CMD_DOT1P_MAPPING_SET_TABLE 0xa6 12247 #undef MC_CMD_0xa6_PRIVILEGE_CTG 12248 12249 #define MC_CMD_0xa6_PRIVILEGE_CTG SRIOV_CTG_ADMIN 12250 12251 /* MC_CMD_DOT1P_MAPPING_SET_TABLE_IN msgrequest */ 12252 #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_LEN 36 12253 /* The handle of the .1p mapping */ 12254 #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0 12255 #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_DOT1P_MAPPING_ID_LEN 4 12256 /* Per-priority mappings (1 32-bit word per entry - an offset or RSS context 12257 * handle) 12258 */ 12259 #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_OFST 4 12260 #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_LEN 32 12261 12262 /* MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT msgresponse */ 12263 #define MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT_LEN 0 12264 12265 /***********************************/ 12266 /* MC_CMD_DOT1P_MAPPING_GET_TABLE 12267 * Get the mapping table for a .1p mapping. 12268 */ 12269 #define MC_CMD_DOT1P_MAPPING_GET_TABLE 0xa7 12270 #undef MC_CMD_0xa7_PRIVILEGE_CTG 12271 12272 #define MC_CMD_0xa7_PRIVILEGE_CTG SRIOV_CTG_ADMIN 12273 12274 /* MC_CMD_DOT1P_MAPPING_GET_TABLE_IN msgrequest */ 12275 #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_LEN 4 12276 /* The handle of the .1p mapping */ 12277 #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0 12278 #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_DOT1P_MAPPING_ID_LEN 4 12279 12280 /* MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT msgresponse */ 12281 #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_LEN 36 12282 /* Per-priority mappings (1 32-bit word per entry - an offset or RSS context 12283 * handle) 12284 */ 12285 #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_OFST 4 12286 #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_LEN 32 12287 12288 /***********************************/ 12289 /* MC_CMD_GET_VECTOR_CFG 12290 * Get Interrupt Vector config for this PF. 12291 */ 12292 #define MC_CMD_GET_VECTOR_CFG 0xbf 12293 #undef MC_CMD_0xbf_PRIVILEGE_CTG 12294 12295 #define MC_CMD_0xbf_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12296 12297 /* MC_CMD_GET_VECTOR_CFG_IN msgrequest */ 12298 #define MC_CMD_GET_VECTOR_CFG_IN_LEN 0 12299 12300 /* MC_CMD_GET_VECTOR_CFG_OUT msgresponse */ 12301 #define MC_CMD_GET_VECTOR_CFG_OUT_LEN 12 12302 /* Base absolute interrupt vector number. */ 12303 #define MC_CMD_GET_VECTOR_CFG_OUT_VEC_BASE_OFST 0 12304 #define MC_CMD_GET_VECTOR_CFG_OUT_VEC_BASE_LEN 4 12305 /* Number of interrupt vectors allocate to this PF. */ 12306 #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_PF_OFST 4 12307 #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_PF_LEN 4 12308 /* Number of interrupt vectors to allocate per VF. */ 12309 #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_VF_OFST 8 12310 #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_VF_LEN 4 12311 12312 /***********************************/ 12313 /* MC_CMD_SET_VECTOR_CFG 12314 * Set Interrupt Vector config for this PF. 12315 */ 12316 #define MC_CMD_SET_VECTOR_CFG 0xc0 12317 #undef MC_CMD_0xc0_PRIVILEGE_CTG 12318 12319 #define MC_CMD_0xc0_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12320 12321 /* MC_CMD_SET_VECTOR_CFG_IN msgrequest */ 12322 #define MC_CMD_SET_VECTOR_CFG_IN_LEN 12 12323 /* Base absolute interrupt vector number, or MC_CMD_RESOURCE_INSTANCE_ANY to 12324 * let the system find a suitable base. 12325 */ 12326 #define MC_CMD_SET_VECTOR_CFG_IN_VEC_BASE_OFST 0 12327 #define MC_CMD_SET_VECTOR_CFG_IN_VEC_BASE_LEN 4 12328 /* Number of interrupt vectors allocate to this PF. */ 12329 #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_PF_OFST 4 12330 #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_PF_LEN 4 12331 /* Number of interrupt vectors to allocate per VF. */ 12332 #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_VF_OFST 8 12333 #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_VF_LEN 4 12334 12335 /* MC_CMD_SET_VECTOR_CFG_OUT msgresponse */ 12336 #define MC_CMD_SET_VECTOR_CFG_OUT_LEN 0 12337 12338 /***********************************/ 12339 /* MC_CMD_VPORT_ADD_MAC_ADDRESS 12340 * Add a MAC address to a v-port 12341 */ 12342 #define MC_CMD_VPORT_ADD_MAC_ADDRESS 0xa8 12343 #undef MC_CMD_0xa8_PRIVILEGE_CTG 12344 12345 #define MC_CMD_0xa8_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12346 12347 /* MC_CMD_VPORT_ADD_MAC_ADDRESS_IN msgrequest */ 12348 #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_LEN 10 12349 /* The handle of the v-port */ 12350 #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_VPORT_ID_OFST 0 12351 #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_VPORT_ID_LEN 4 12352 /* MAC address to add */ 12353 #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_OFST 4 12354 #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_LEN 6 12355 12356 /* MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT msgresponse */ 12357 #define MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT_LEN 0 12358 12359 /***********************************/ 12360 /* MC_CMD_VPORT_DEL_MAC_ADDRESS 12361 * Delete a MAC address from a v-port 12362 */ 12363 #define MC_CMD_VPORT_DEL_MAC_ADDRESS 0xa9 12364 #undef MC_CMD_0xa9_PRIVILEGE_CTG 12365 12366 #define MC_CMD_0xa9_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12367 12368 /* MC_CMD_VPORT_DEL_MAC_ADDRESS_IN msgrequest */ 12369 #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_LEN 10 12370 /* The handle of the v-port */ 12371 #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_VPORT_ID_OFST 0 12372 #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_VPORT_ID_LEN 4 12373 /* MAC address to add */ 12374 #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_OFST 4 12375 #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_LEN 6 12376 12377 /* MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT msgresponse */ 12378 #define MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT_LEN 0 12379 12380 /***********************************/ 12381 /* MC_CMD_VPORT_GET_MAC_ADDRESSES 12382 * Delete a MAC address from a v-port 12383 */ 12384 #define MC_CMD_VPORT_GET_MAC_ADDRESSES 0xaa 12385 #undef MC_CMD_0xaa_PRIVILEGE_CTG 12386 12387 #define MC_CMD_0xaa_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12388 12389 /* MC_CMD_VPORT_GET_MAC_ADDRESSES_IN msgrequest */ 12390 #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_LEN 4 12391 /* The handle of the v-port */ 12392 #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_VPORT_ID_OFST 0 12393 #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_VPORT_ID_LEN 4 12394 12395 /* MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT msgresponse */ 12396 #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMIN 4 12397 #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMAX 250 12398 #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LEN(num) (4+6*(num)) 12399 /* The number of MAC addresses returned */ 12400 #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_COUNT_OFST 0 12401 #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_COUNT_LEN 4 12402 /* Array of MAC addresses */ 12403 #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_OFST 4 12404 #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_LEN 6 12405 #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MINNUM 0 12406 #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MAXNUM 41 12407 12408 /***********************************/ 12409 /* MC_CMD_VPORT_RECONFIGURE 12410 * Replace VLAN tags and/or MAC addresses of an existing v-port. If the v-port 12411 * has already been passed to another function (v-port's user), then that 12412 * function will be reset before applying the changes. 12413 */ 12414 #define MC_CMD_VPORT_RECONFIGURE 0xeb 12415 #undef MC_CMD_0xeb_PRIVILEGE_CTG 12416 12417 #define MC_CMD_0xeb_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12418 12419 /* MC_CMD_VPORT_RECONFIGURE_IN msgrequest */ 12420 #define MC_CMD_VPORT_RECONFIGURE_IN_LEN 44 12421 /* The handle of the v-port */ 12422 #define MC_CMD_VPORT_RECONFIGURE_IN_VPORT_ID_OFST 0 12423 #define MC_CMD_VPORT_RECONFIGURE_IN_VPORT_ID_LEN 4 12424 /* Flags requesting what should be changed. */ 12425 #define MC_CMD_VPORT_RECONFIGURE_IN_FLAGS_OFST 4 12426 #define MC_CMD_VPORT_RECONFIGURE_IN_FLAGS_LEN 4 12427 #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_VLAN_TAGS_LBN 0 12428 #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_VLAN_TAGS_WIDTH 1 12429 #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_MACADDRS_LBN 1 12430 #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_MACADDRS_WIDTH 1 12431 /* The number of VLAN tags to insert/remove. An error will be returned if 12432 * incompatible with the number of VLAN tags specified for the upstream 12433 * v-switch. 12434 */ 12435 #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_VLAN_TAGS_OFST 8 12436 #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_VLAN_TAGS_LEN 4 12437 /* The actual VLAN tags to insert/remove */ 12438 #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAGS_OFST 12 12439 #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAGS_LEN 4 12440 #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_0_LBN 0 12441 #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_0_WIDTH 16 12442 #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_1_LBN 16 12443 #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_1_WIDTH 16 12444 /* The number of MAC addresses to add */ 12445 #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_MACADDRS_OFST 16 12446 #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_MACADDRS_LEN 4 12447 /* MAC addresses to add */ 12448 #define MC_CMD_VPORT_RECONFIGURE_IN_MACADDRS_OFST 20 12449 #define MC_CMD_VPORT_RECONFIGURE_IN_MACADDRS_LEN 6 12450 #define MC_CMD_VPORT_RECONFIGURE_IN_MACADDRS_NUM 4 12451 12452 /* MC_CMD_VPORT_RECONFIGURE_OUT msgresponse */ 12453 #define MC_CMD_VPORT_RECONFIGURE_OUT_LEN 4 12454 #define MC_CMD_VPORT_RECONFIGURE_OUT_FLAGS_OFST 0 12455 #define MC_CMD_VPORT_RECONFIGURE_OUT_FLAGS_LEN 4 12456 #define MC_CMD_VPORT_RECONFIGURE_OUT_RESET_DONE_LBN 0 12457 #define MC_CMD_VPORT_RECONFIGURE_OUT_RESET_DONE_WIDTH 1 12458 12459 /***********************************/ 12460 /* MC_CMD_EVB_PORT_QUERY 12461 * read some config of v-port. 12462 */ 12463 #define MC_CMD_EVB_PORT_QUERY 0x62 12464 #undef MC_CMD_0x62_PRIVILEGE_CTG 12465 12466 #define MC_CMD_0x62_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12467 12468 /* MC_CMD_EVB_PORT_QUERY_IN msgrequest */ 12469 #define MC_CMD_EVB_PORT_QUERY_IN_LEN 4 12470 /* The handle of the v-port */ 12471 #define MC_CMD_EVB_PORT_QUERY_IN_PORT_ID_OFST 0 12472 #define MC_CMD_EVB_PORT_QUERY_IN_PORT_ID_LEN 4 12473 12474 /* MC_CMD_EVB_PORT_QUERY_OUT msgresponse */ 12475 #define MC_CMD_EVB_PORT_QUERY_OUT_LEN 8 12476 /* The EVB port flags as defined at MC_CMD_VPORT_ALLOC. */ 12477 #define MC_CMD_EVB_PORT_QUERY_OUT_PORT_FLAGS_OFST 0 12478 #define MC_CMD_EVB_PORT_QUERY_OUT_PORT_FLAGS_LEN 4 12479 /* The number of VLAN tags that may be used on a v-adaptor connected to this 12480 * EVB port. 12481 */ 12482 #define MC_CMD_EVB_PORT_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_OFST 4 12483 #define MC_CMD_EVB_PORT_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_LEN 4 12484 12485 /***********************************/ 12486 /* MC_CMD_DUMP_BUFTBL_ENTRIES 12487 * Dump buffer table entries, mainly for command client debug use. Dumps 12488 * absolute entries, and does not use chunk handles. All entries must be in 12489 * range, and used for q page mapping, Although the latter restriction may be 12490 * lifted in future. 12491 */ 12492 #define MC_CMD_DUMP_BUFTBL_ENTRIES 0xab 12493 #undef MC_CMD_0xab_PRIVILEGE_CTG 12494 12495 #define MC_CMD_0xab_PRIVILEGE_CTG SRIOV_CTG_INSECURE 12496 12497 /* MC_CMD_DUMP_BUFTBL_ENTRIES_IN msgrequest */ 12498 #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_LEN 8 12499 /* Index of the first buffer table entry. */ 12500 #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_FIRSTID_OFST 0 12501 #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_FIRSTID_LEN 4 12502 /* Number of buffer table entries to dump. */ 12503 #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 4 12504 #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_NUMENTRIES_LEN 4 12505 12506 /* MC_CMD_DUMP_BUFTBL_ENTRIES_OUT msgresponse */ 12507 #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMIN 12 12508 #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMAX 252 12509 #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LEN(num) (0+12*(num)) 12510 /* Raw buffer table entries, layed out as BUFTBL_ENTRY. */ 12511 #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_OFST 0 12512 #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_LEN 12 12513 #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MINNUM 1 12514 #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MAXNUM 21 12515 12516 /***********************************/ 12517 /* MC_CMD_SET_RXDP_CONFIG 12518 * Set global RXDP configuration settings 12519 */ 12520 #define MC_CMD_SET_RXDP_CONFIG 0xc1 12521 #undef MC_CMD_0xc1_PRIVILEGE_CTG 12522 12523 #define MC_CMD_0xc1_PRIVILEGE_CTG SRIOV_CTG_ADMIN 12524 12525 /* MC_CMD_SET_RXDP_CONFIG_IN msgrequest */ 12526 #define MC_CMD_SET_RXDP_CONFIG_IN_LEN 4 12527 #define MC_CMD_SET_RXDP_CONFIG_IN_DATA_OFST 0 12528 #define MC_CMD_SET_RXDP_CONFIG_IN_DATA_LEN 4 12529 #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_LBN 0 12530 #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_WIDTH 1 12531 #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_LEN_LBN 1 12532 #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_LEN_WIDTH 2 12533 /* enum: pad to 64 bytes */ 12534 #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_64 0x0 12535 /* enum: pad to 128 bytes (Medford only) */ 12536 #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_128 0x1 12537 /* enum: pad to 256 bytes (Medford only) */ 12538 #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_256 0x2 12539 12540 /* MC_CMD_SET_RXDP_CONFIG_OUT msgresponse */ 12541 #define MC_CMD_SET_RXDP_CONFIG_OUT_LEN 0 12542 12543 /***********************************/ 12544 /* MC_CMD_GET_RXDP_CONFIG 12545 * Get global RXDP configuration settings 12546 */ 12547 #define MC_CMD_GET_RXDP_CONFIG 0xc2 12548 #undef MC_CMD_0xc2_PRIVILEGE_CTG 12549 12550 #define MC_CMD_0xc2_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12551 12552 /* MC_CMD_GET_RXDP_CONFIG_IN msgrequest */ 12553 #define MC_CMD_GET_RXDP_CONFIG_IN_LEN 0 12554 12555 /* MC_CMD_GET_RXDP_CONFIG_OUT msgresponse */ 12556 #define MC_CMD_GET_RXDP_CONFIG_OUT_LEN 4 12557 #define MC_CMD_GET_RXDP_CONFIG_OUT_DATA_OFST 0 12558 #define MC_CMD_GET_RXDP_CONFIG_OUT_DATA_LEN 4 12559 #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_LBN 0 12560 #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_WIDTH 1 12561 #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_LEN_LBN 1 12562 #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_LEN_WIDTH 2 12563 /* Enum values, see field(s): */ 12564 /* MC_CMD_SET_RXDP_CONFIG/MC_CMD_SET_RXDP_CONFIG_IN/PAD_HOST_LEN */ 12565 12566 /***********************************/ 12567 /* MC_CMD_GET_CLOCK 12568 * Return the system and PDCPU clock frequencies. 12569 */ 12570 #define MC_CMD_GET_CLOCK 0xac 12571 #undef MC_CMD_0xac_PRIVILEGE_CTG 12572 12573 #define MC_CMD_0xac_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12574 12575 /* MC_CMD_GET_CLOCK_IN msgrequest */ 12576 #define MC_CMD_GET_CLOCK_IN_LEN 0 12577 12578 /* MC_CMD_GET_CLOCK_OUT msgresponse */ 12579 #define MC_CMD_GET_CLOCK_OUT_LEN 8 12580 /* System frequency, MHz */ 12581 #define MC_CMD_GET_CLOCK_OUT_SYS_FREQ_OFST 0 12582 #define MC_CMD_GET_CLOCK_OUT_SYS_FREQ_LEN 4 12583 /* DPCPU frequency, MHz */ 12584 #define MC_CMD_GET_CLOCK_OUT_DPCPU_FREQ_OFST 4 12585 #define MC_CMD_GET_CLOCK_OUT_DPCPU_FREQ_LEN 4 12586 12587 /***********************************/ 12588 /* MC_CMD_SET_CLOCK 12589 * Control the system and DPCPU clock frequencies. Changes are lost reboot. 12590 */ 12591 #define MC_CMD_SET_CLOCK 0xad 12592 #undef MC_CMD_0xad_PRIVILEGE_CTG 12593 12594 #define MC_CMD_0xad_PRIVILEGE_CTG SRIOV_CTG_INSECURE 12595 12596 /* MC_CMD_SET_CLOCK_IN msgrequest */ 12597 #define MC_CMD_SET_CLOCK_IN_LEN 28 12598 /* Requested frequency in MHz for system clock domain */ 12599 #define MC_CMD_SET_CLOCK_IN_SYS_FREQ_OFST 0 12600 #define MC_CMD_SET_CLOCK_IN_SYS_FREQ_LEN 4 12601 /* enum: Leave the system clock domain frequency unchanged */ 12602 #define MC_CMD_SET_CLOCK_IN_SYS_DOMAIN_DONT_CHANGE 0x0 12603 /* Requested frequency in MHz for inter-core clock domain */ 12604 #define MC_CMD_SET_CLOCK_IN_ICORE_FREQ_OFST 4 12605 #define MC_CMD_SET_CLOCK_IN_ICORE_FREQ_LEN 4 12606 /* enum: Leave the inter-core clock domain frequency unchanged */ 12607 #define MC_CMD_SET_CLOCK_IN_ICORE_DOMAIN_DONT_CHANGE 0x0 12608 /* Requested frequency in MHz for DPCPU clock domain */ 12609 #define MC_CMD_SET_CLOCK_IN_DPCPU_FREQ_OFST 8 12610 #define MC_CMD_SET_CLOCK_IN_DPCPU_FREQ_LEN 4 12611 /* enum: Leave the DPCPU clock domain frequency unchanged */ 12612 #define MC_CMD_SET_CLOCK_IN_DPCPU_DOMAIN_DONT_CHANGE 0x0 12613 /* Requested frequency in MHz for PCS clock domain */ 12614 #define MC_CMD_SET_CLOCK_IN_PCS_FREQ_OFST 12 12615 #define MC_CMD_SET_CLOCK_IN_PCS_FREQ_LEN 4 12616 /* enum: Leave the PCS clock domain frequency unchanged */ 12617 #define MC_CMD_SET_CLOCK_IN_PCS_DOMAIN_DONT_CHANGE 0x0 12618 /* Requested frequency in MHz for MC clock domain */ 12619 #define MC_CMD_SET_CLOCK_IN_MC_FREQ_OFST 16 12620 #define MC_CMD_SET_CLOCK_IN_MC_FREQ_LEN 4 12621 /* enum: Leave the MC clock domain frequency unchanged */ 12622 #define MC_CMD_SET_CLOCK_IN_MC_DOMAIN_DONT_CHANGE 0x0 12623 /* Requested frequency in MHz for rmon clock domain */ 12624 #define MC_CMD_SET_CLOCK_IN_RMON_FREQ_OFST 20 12625 #define MC_CMD_SET_CLOCK_IN_RMON_FREQ_LEN 4 12626 /* enum: Leave the rmon clock domain frequency unchanged */ 12627 #define MC_CMD_SET_CLOCK_IN_RMON_DOMAIN_DONT_CHANGE 0x0 12628 /* Requested frequency in MHz for vswitch clock domain */ 12629 #define MC_CMD_SET_CLOCK_IN_VSWITCH_FREQ_OFST 24 12630 #define MC_CMD_SET_CLOCK_IN_VSWITCH_FREQ_LEN 4 12631 /* enum: Leave the vswitch clock domain frequency unchanged */ 12632 #define MC_CMD_SET_CLOCK_IN_VSWITCH_DOMAIN_DONT_CHANGE 0x0 12633 12634 /* MC_CMD_SET_CLOCK_OUT msgresponse */ 12635 #define MC_CMD_SET_CLOCK_OUT_LEN 28 12636 /* Resulting system frequency in MHz */ 12637 #define MC_CMD_SET_CLOCK_OUT_SYS_FREQ_OFST 0 12638 #define MC_CMD_SET_CLOCK_OUT_SYS_FREQ_LEN 4 12639 /* enum: The system clock domain doesn't exist */ 12640 #define MC_CMD_SET_CLOCK_OUT_SYS_DOMAIN_UNSUPPORTED 0x0 12641 /* Resulting inter-core frequency in MHz */ 12642 #define MC_CMD_SET_CLOCK_OUT_ICORE_FREQ_OFST 4 12643 #define MC_CMD_SET_CLOCK_OUT_ICORE_FREQ_LEN 4 12644 /* enum: The inter-core clock domain doesn't exist / isn't used */ 12645 #define MC_CMD_SET_CLOCK_OUT_ICORE_DOMAIN_UNSUPPORTED 0x0 12646 /* Resulting DPCPU frequency in MHz */ 12647 #define MC_CMD_SET_CLOCK_OUT_DPCPU_FREQ_OFST 8 12648 #define MC_CMD_SET_CLOCK_OUT_DPCPU_FREQ_LEN 4 12649 /* enum: The dpcpu clock domain doesn't exist */ 12650 #define MC_CMD_SET_CLOCK_OUT_DPCPU_DOMAIN_UNSUPPORTED 0x0 12651 /* Resulting PCS frequency in MHz */ 12652 #define MC_CMD_SET_CLOCK_OUT_PCS_FREQ_OFST 12 12653 #define MC_CMD_SET_CLOCK_OUT_PCS_FREQ_LEN 4 12654 /* enum: The PCS clock domain doesn't exist / isn't controlled */ 12655 #define MC_CMD_SET_CLOCK_OUT_PCS_DOMAIN_UNSUPPORTED 0x0 12656 /* Resulting MC frequency in MHz */ 12657 #define MC_CMD_SET_CLOCK_OUT_MC_FREQ_OFST 16 12658 #define MC_CMD_SET_CLOCK_OUT_MC_FREQ_LEN 4 12659 /* enum: The MC clock domain doesn't exist / isn't controlled */ 12660 #define MC_CMD_SET_CLOCK_OUT_MC_DOMAIN_UNSUPPORTED 0x0 12661 /* Resulting rmon frequency in MHz */ 12662 #define MC_CMD_SET_CLOCK_OUT_RMON_FREQ_OFST 20 12663 #define MC_CMD_SET_CLOCK_OUT_RMON_FREQ_LEN 4 12664 /* enum: The rmon clock domain doesn't exist / isn't controlled */ 12665 #define MC_CMD_SET_CLOCK_OUT_RMON_DOMAIN_UNSUPPORTED 0x0 12666 /* Resulting vswitch frequency in MHz */ 12667 #define MC_CMD_SET_CLOCK_OUT_VSWITCH_FREQ_OFST 24 12668 #define MC_CMD_SET_CLOCK_OUT_VSWITCH_FREQ_LEN 4 12669 /* enum: The vswitch clock domain doesn't exist / isn't controlled */ 12670 #define MC_CMD_SET_CLOCK_OUT_VSWITCH_DOMAIN_UNSUPPORTED 0x0 12671 12672 /***********************************/ 12673 /* MC_CMD_DPCPU_RPC 12674 * Send an arbitrary DPCPU message. 12675 */ 12676 #define MC_CMD_DPCPU_RPC 0xae 12677 #undef MC_CMD_0xae_PRIVILEGE_CTG 12678 12679 #define MC_CMD_0xae_PRIVILEGE_CTG SRIOV_CTG_INSECURE 12680 12681 /* MC_CMD_DPCPU_RPC_IN msgrequest */ 12682 #define MC_CMD_DPCPU_RPC_IN_LEN 36 12683 #define MC_CMD_DPCPU_RPC_IN_CPU_OFST 0 12684 #define MC_CMD_DPCPU_RPC_IN_CPU_LEN 4 12685 /* enum: RxDPCPU0 */ 12686 #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX0 0x0 12687 /* enum: TxDPCPU0 */ 12688 #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX0 0x1 12689 /* enum: TxDPCPU1 */ 12690 #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX1 0x2 12691 /* enum: RxDPCPU1 (Medford only) */ 12692 #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX1 0x3 12693 /* enum: RxDPCPU (will be for the calling function; for now, just an alias of 12694 * DPCPU_RX0) 12695 */ 12696 #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX 0x80 12697 /* enum: TxDPCPU (will be for the calling function; for now, just an alias of 12698 * DPCPU_TX0) 12699 */ 12700 #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX 0x81 12701 /* First 8 bits [39:32] of DATA are consumed by MC-DPCPU protocol and must be 12702 * initialised to zero 12703 */ 12704 #define MC_CMD_DPCPU_RPC_IN_DATA_OFST 4 12705 #define MC_CMD_DPCPU_RPC_IN_DATA_LEN 32 12706 #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_LBN 8 12707 #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_WIDTH 8 12708 #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_READ 0x6 /* enum */ 12709 #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_WRITE 0x7 /* enum */ 12710 #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_SELF_TEST 0xc /* enum */ 12711 #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_CSR_ACCESS 0xe /* enum */ 12712 #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_READ 0x46 /* enum */ 12713 #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_WRITE 0x47 /* enum */ 12714 #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SELF_TEST 0x4a /* enum */ 12715 #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_CSR_ACCESS 0x4c /* enum */ 12716 #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SET_MC_REPLAY_CNTXT 0x4d /* enum */ 12717 #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_LBN 16 12718 #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_WIDTH 16 12719 #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_LBN 16 12720 #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_WIDTH 16 12721 #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_LBN 48 12722 #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_WIDTH 16 12723 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_LBN 16 12724 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_WIDTH 240 12725 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_LBN 16 12726 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_WIDTH 16 12727 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_STOP_RETURN_RESULT 0x0 /* enum */ 12728 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_READ 0x1 /* enum */ 12729 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE 0x2 /* enum */ 12730 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE_READ 0x3 /* enum */ 12731 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_PIPELINED_READ 0x4 /* enum */ 12732 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_LBN 48 12733 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_WIDTH 16 12734 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_LBN 64 12735 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_WIDTH 16 12736 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_LBN 80 12737 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_WIDTH 16 12738 #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_LBN 16 12739 #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_WIDTH 16 12740 #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_CUT_THROUGH 0x1 /* enum */ 12741 #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD 0x2 /* enum */ 12742 #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD_FIRST 0x3 /* enum */ 12743 #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_LBN 64 12744 #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_WIDTH 16 12745 #define MC_CMD_DPCPU_RPC_IN_WDATA_OFST 12 12746 #define MC_CMD_DPCPU_RPC_IN_WDATA_LEN 24 12747 /* Register data to write. Only valid in write/write-read. */ 12748 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_DATA_OFST 16 12749 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_DATA_LEN 4 12750 /* Register address. */ 12751 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_ADDRESS_OFST 20 12752 #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_ADDRESS_LEN 4 12753 12754 /* MC_CMD_DPCPU_RPC_OUT msgresponse */ 12755 #define MC_CMD_DPCPU_RPC_OUT_LEN 36 12756 #define MC_CMD_DPCPU_RPC_OUT_RC_OFST 0 12757 #define MC_CMD_DPCPU_RPC_OUT_RC_LEN 4 12758 /* DATA */ 12759 #define MC_CMD_DPCPU_RPC_OUT_DATA_OFST 4 12760 #define MC_CMD_DPCPU_RPC_OUT_DATA_LEN 32 12761 #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_LBN 32 12762 #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_WIDTH 16 12763 #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_LBN 48 12764 #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_WIDTH 16 12765 #define MC_CMD_DPCPU_RPC_OUT_RDATA_OFST 12 12766 #define MC_CMD_DPCPU_RPC_OUT_RDATA_LEN 24 12767 #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_1_OFST 12 12768 #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_1_LEN 4 12769 #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_2_OFST 16 12770 #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_2_LEN 4 12771 #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_3_OFST 20 12772 #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_3_LEN 4 12773 #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_4_OFST 24 12774 #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_4_LEN 4 12775 12776 /***********************************/ 12777 /* MC_CMD_TRIGGER_INTERRUPT 12778 * Trigger an interrupt by prodding the BIU. 12779 */ 12780 #define MC_CMD_TRIGGER_INTERRUPT 0xe3 12781 #undef MC_CMD_0xe3_PRIVILEGE_CTG 12782 12783 #define MC_CMD_0xe3_PRIVILEGE_CTG SRIOV_CTG_GENERAL 12784 12785 /* MC_CMD_TRIGGER_INTERRUPT_IN msgrequest */ 12786 #define MC_CMD_TRIGGER_INTERRUPT_IN_LEN 4 12787 /* Interrupt level relative to base for function. */ 12788 #define MC_CMD_TRIGGER_INTERRUPT_IN_INTR_LEVEL_OFST 0 12789 #define MC_CMD_TRIGGER_INTERRUPT_IN_INTR_LEVEL_LEN 4 12790 12791 /* MC_CMD_TRIGGER_INTERRUPT_OUT msgresponse */ 12792 #define MC_CMD_TRIGGER_INTERRUPT_OUT_LEN 0 12793 12794 /***********************************/ 12795 /* MC_CMD_SHMBOOT_OP 12796 * Special operations to support (for now) shmboot. 12797 */ 12798 #define MC_CMD_SHMBOOT_OP 0xe6 12799 #undef MC_CMD_0xe6_PRIVILEGE_CTG 12800 12801 #define MC_CMD_0xe6_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 12802 12803 /* MC_CMD_SHMBOOT_OP_IN msgrequest */ 12804 #define MC_CMD_SHMBOOT_OP_IN_LEN 4 12805 /* Identifies the operation to perform */ 12806 #define MC_CMD_SHMBOOT_OP_IN_SHMBOOT_OP_OFST 0 12807 #define MC_CMD_SHMBOOT_OP_IN_SHMBOOT_OP_LEN 4 12808 /* enum: Copy slave_data section to the slave core. (Greenport only) */ 12809 #define MC_CMD_SHMBOOT_OP_IN_PUSH_SLAVE_DATA 0x0 12810 12811 /* MC_CMD_SHMBOOT_OP_OUT msgresponse */ 12812 #define MC_CMD_SHMBOOT_OP_OUT_LEN 0 12813 12814 /***********************************/ 12815 /* MC_CMD_CAP_BLK_READ 12816 * Read multiple 64bit words from capture block memory 12817 */ 12818 #define MC_CMD_CAP_BLK_READ 0xe7 12819 #undef MC_CMD_0xe7_PRIVILEGE_CTG 12820 12821 #define MC_CMD_0xe7_PRIVILEGE_CTG SRIOV_CTG_INSECURE 12822 12823 /* MC_CMD_CAP_BLK_READ_IN msgrequest */ 12824 #define MC_CMD_CAP_BLK_READ_IN_LEN 12 12825 #define MC_CMD_CAP_BLK_READ_IN_CAP_REG_OFST 0 12826 #define MC_CMD_CAP_BLK_READ_IN_CAP_REG_LEN 4 12827 #define MC_CMD_CAP_BLK_READ_IN_ADDR_OFST 4 12828 #define MC_CMD_CAP_BLK_READ_IN_ADDR_LEN 4 12829 #define MC_CMD_CAP_BLK_READ_IN_COUNT_OFST 8 12830 #define MC_CMD_CAP_BLK_READ_IN_COUNT_LEN 4 12831 12832 /* MC_CMD_CAP_BLK_READ_OUT msgresponse */ 12833 #define MC_CMD_CAP_BLK_READ_OUT_LENMIN 8 12834 #define MC_CMD_CAP_BLK_READ_OUT_LENMAX 248 12835 #define MC_CMD_CAP_BLK_READ_OUT_LEN(num) (0+8*(num)) 12836 #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_OFST 0 12837 #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LEN 8 12838 #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LO_OFST 0 12839 #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_HI_OFST 4 12840 #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MINNUM 1 12841 #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MAXNUM 31 12842 12843 /***********************************/ 12844 /* MC_CMD_DUMP_DO 12845 * Take a dump of the DUT state 12846 */ 12847 #define MC_CMD_DUMP_DO 0xe8 12848 #undef MC_CMD_0xe8_PRIVILEGE_CTG 12849 12850 #define MC_CMD_0xe8_PRIVILEGE_CTG SRIOV_CTG_INSECURE 12851 12852 /* MC_CMD_DUMP_DO_IN msgrequest */ 12853 #define MC_CMD_DUMP_DO_IN_LEN 52 12854 #define MC_CMD_DUMP_DO_IN_PADDING_OFST 0 12855 #define MC_CMD_DUMP_DO_IN_PADDING_LEN 4 12856 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_OFST 4 12857 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_LEN 4 12858 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM 0x0 /* enum */ 12859 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_DEFAULT 0x1 /* enum */ 12860 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8 12861 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_TYPE_LEN 4 12862 #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_NVRAM 0x1 /* enum */ 12863 #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY 0x2 /* enum */ 12864 #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY_MLI 0x3 /* enum */ 12865 #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_UART 0x4 /* enum */ 12866 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12 12867 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_LEN 4 12868 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16 12869 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_LEN 4 12870 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12 12871 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_LEN 4 12872 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16 12873 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_LEN 4 12874 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12 12875 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_LEN 4 12876 #define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_PAGE_SIZE 0x1000 /* enum */ 12877 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16 12878 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_LEN 4 12879 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20 12880 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_LEN 4 12881 #define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_MAX_DEPTH 0x2 /* enum */ 12882 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12 12883 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_LEN 4 12884 /* enum: The uart port this command was received over (if using a uart 12885 * transport) 12886 */ 12887 #define MC_CMD_DUMP_DO_IN_UART_PORT_SRC 0xff 12888 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24 12889 #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_SIZE_LEN 4 12890 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_OFST 28 12891 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_LEN 4 12892 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM 0x0 /* enum */ 12893 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_NVRAM_DUMP_PARTITION 0x1 /* enum */ 12894 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32 12895 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_TYPE_LEN 4 12896 /* Enum values, see field(s): */ 12897 /* MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */ 12898 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36 12899 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_LEN 4 12900 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40 12901 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_LEN 4 12902 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36 12903 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_LEN 4 12904 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40 12905 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_LEN 4 12906 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36 12907 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_LEN 4 12908 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40 12909 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_LEN 4 12910 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44 12911 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_LEN 4 12912 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36 12913 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_UART_PORT_LEN 4 12914 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48 12915 #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_SIZE_LEN 4 12916 12917 /* MC_CMD_DUMP_DO_OUT msgresponse */ 12918 #define MC_CMD_DUMP_DO_OUT_LEN 4 12919 #define MC_CMD_DUMP_DO_OUT_DUMPFILE_SIZE_OFST 0 12920 #define MC_CMD_DUMP_DO_OUT_DUMPFILE_SIZE_LEN 4 12921 12922 /***********************************/ 12923 /* MC_CMD_DUMP_CONFIGURE_UNSOLICITED 12924 * Configure unsolicited dumps 12925 */ 12926 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED 0xe9 12927 #undef MC_CMD_0xe9_PRIVILEGE_CTG 12928 12929 #define MC_CMD_0xe9_PRIVILEGE_CTG SRIOV_CTG_INSECURE 12930 12931 /* MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN msgrequest */ 12932 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_LEN 52 12933 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_ENABLE_OFST 0 12934 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_ENABLE_LEN 4 12935 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_OFST 4 12936 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_LEN 4 12937 /* Enum values, see field(s): */ 12938 /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC */ 12939 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8 12940 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_TYPE_LEN 4 12941 /* Enum values, see field(s): */ 12942 /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */ 12943 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12 12944 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_LEN 4 12945 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16 12946 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_LEN 4 12947 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12 12948 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_LEN 4 12949 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16 12950 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_LEN 4 12951 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12 12952 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_LEN 4 12953 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16 12954 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_LEN 4 12955 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20 12956 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_LEN 4 12957 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12 12958 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_LEN 4 12959 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24 12960 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_SIZE_LEN 4 12961 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_OFST 28 12962 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_LEN 4 12963 /* Enum values, see field(s): */ 12964 /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPFILE_DST */ 12965 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32 12966 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_TYPE_LEN 4 12967 /* Enum values, see field(s): */ 12968 /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */ 12969 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36 12970 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_LEN 4 12971 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40 12972 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_LEN 4 12973 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36 12974 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_LEN 4 12975 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40 12976 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_LEN 4 12977 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36 12978 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_LEN 4 12979 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40 12980 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_LEN 4 12981 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44 12982 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_LEN 4 12983 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36 12984 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_UART_PORT_LEN 4 12985 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48 12986 #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_SIZE_LEN 4 12987 12988 /***********************************/ 12989 /* MC_CMD_SET_PSU 12990 * Adjusts power supply parameters. This is a warranty-voiding operation. 12991 * Returns: ENOENT if the parameter or rail specified does not exist, EINVAL if 12992 * the parameter is out of range. 12993 */ 12994 #define MC_CMD_SET_PSU 0xea 12995 #undef MC_CMD_0xea_PRIVILEGE_CTG 12996 12997 #define MC_CMD_0xea_PRIVILEGE_CTG SRIOV_CTG_INSECURE 12998 12999 /* MC_CMD_SET_PSU_IN msgrequest */ 13000 #define MC_CMD_SET_PSU_IN_LEN 12 13001 #define MC_CMD_SET_PSU_IN_PARAM_OFST 0 13002 #define MC_CMD_SET_PSU_IN_PARAM_LEN 4 13003 #define MC_CMD_SET_PSU_IN_PARAM_SUPPLY_VOLTAGE 0x0 /* enum */ 13004 #define MC_CMD_SET_PSU_IN_RAIL_OFST 4 13005 #define MC_CMD_SET_PSU_IN_RAIL_LEN 4 13006 #define MC_CMD_SET_PSU_IN_RAIL_0V9 0x0 /* enum */ 13007 #define MC_CMD_SET_PSU_IN_RAIL_1V2 0x1 /* enum */ 13008 /* desired value, eg voltage in mV */ 13009 #define MC_CMD_SET_PSU_IN_VALUE_OFST 8 13010 #define MC_CMD_SET_PSU_IN_VALUE_LEN 4 13011 13012 /* MC_CMD_SET_PSU_OUT msgresponse */ 13013 #define MC_CMD_SET_PSU_OUT_LEN 0 13014 13015 /***********************************/ 13016 /* MC_CMD_GET_FUNCTION_INFO 13017 * Get function information. PF and VF number. 13018 */ 13019 #define MC_CMD_GET_FUNCTION_INFO 0xec 13020 #undef MC_CMD_0xec_PRIVILEGE_CTG 13021 13022 #define MC_CMD_0xec_PRIVILEGE_CTG SRIOV_CTG_GENERAL 13023 13024 /* MC_CMD_GET_FUNCTION_INFO_IN msgrequest */ 13025 #define MC_CMD_GET_FUNCTION_INFO_IN_LEN 0 13026 13027 /* MC_CMD_GET_FUNCTION_INFO_OUT msgresponse */ 13028 #define MC_CMD_GET_FUNCTION_INFO_OUT_LEN 8 13029 #define MC_CMD_GET_FUNCTION_INFO_OUT_PF_OFST 0 13030 #define MC_CMD_GET_FUNCTION_INFO_OUT_PF_LEN 4 13031 #define MC_CMD_GET_FUNCTION_INFO_OUT_VF_OFST 4 13032 #define MC_CMD_GET_FUNCTION_INFO_OUT_VF_LEN 4 13033 13034 /***********************************/ 13035 /* MC_CMD_ENABLE_OFFLINE_BIST 13036 * Enters offline BIST mode. All queues are torn down, chip enters quiescent 13037 * mode, calling function gets exclusive MCDI ownership. The only way out is 13038 * reboot. 13039 */ 13040 #define MC_CMD_ENABLE_OFFLINE_BIST 0xed 13041 #undef MC_CMD_0xed_PRIVILEGE_CTG 13042 13043 #define MC_CMD_0xed_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 13044 13045 /* MC_CMD_ENABLE_OFFLINE_BIST_IN msgrequest */ 13046 #define MC_CMD_ENABLE_OFFLINE_BIST_IN_LEN 0 13047 13048 /* MC_CMD_ENABLE_OFFLINE_BIST_OUT msgresponse */ 13049 #define MC_CMD_ENABLE_OFFLINE_BIST_OUT_LEN 0 13050 13051 /***********************************/ 13052 /* MC_CMD_UART_SEND_DATA 13053 * Send checksummed[sic] block of data over the uart. Response is a placeholder 13054 * should we wish to make this reliable; currently requests are fire-and- 13055 * forget. 13056 */ 13057 #define MC_CMD_UART_SEND_DATA 0xee 13058 #undef MC_CMD_0xee_PRIVILEGE_CTG 13059 13060 #define MC_CMD_0xee_PRIVILEGE_CTG SRIOV_CTG_GENERAL 13061 13062 /* MC_CMD_UART_SEND_DATA_OUT msgrequest */ 13063 #define MC_CMD_UART_SEND_DATA_OUT_LENMIN 16 13064 #define MC_CMD_UART_SEND_DATA_OUT_LENMAX 252 13065 #define MC_CMD_UART_SEND_DATA_OUT_LEN(num) (16+1*(num)) 13066 /* CRC32 over OFFSET, LENGTH, RESERVED, DATA */ 13067 #define MC_CMD_UART_SEND_DATA_OUT_CHECKSUM_OFST 0 13068 #define MC_CMD_UART_SEND_DATA_OUT_CHECKSUM_LEN 4 13069 /* Offset at which to write the data */ 13070 #define MC_CMD_UART_SEND_DATA_OUT_OFFSET_OFST 4 13071 #define MC_CMD_UART_SEND_DATA_OUT_OFFSET_LEN 4 13072 /* Length of data */ 13073 #define MC_CMD_UART_SEND_DATA_OUT_LENGTH_OFST 8 13074 #define MC_CMD_UART_SEND_DATA_OUT_LENGTH_LEN 4 13075 /* Reserved for future use */ 13076 #define MC_CMD_UART_SEND_DATA_OUT_RESERVED_OFST 12 13077 #define MC_CMD_UART_SEND_DATA_OUT_RESERVED_LEN 4 13078 #define MC_CMD_UART_SEND_DATA_OUT_DATA_OFST 16 13079 #define MC_CMD_UART_SEND_DATA_OUT_DATA_LEN 1 13080 #define MC_CMD_UART_SEND_DATA_OUT_DATA_MINNUM 0 13081 #define MC_CMD_UART_SEND_DATA_OUT_DATA_MAXNUM 236 13082 13083 /* MC_CMD_UART_SEND_DATA_IN msgresponse */ 13084 #define MC_CMD_UART_SEND_DATA_IN_LEN 0 13085 13086 /***********************************/ 13087 /* MC_CMD_UART_RECV_DATA 13088 * Request checksummed[sic] block of data over the uart. Only a placeholder, 13089 * subject to change and not currently implemented. 13090 */ 13091 #define MC_CMD_UART_RECV_DATA 0xef 13092 #undef MC_CMD_0xef_PRIVILEGE_CTG 13093 13094 #define MC_CMD_0xef_PRIVILEGE_CTG SRIOV_CTG_GENERAL 13095 13096 /* MC_CMD_UART_RECV_DATA_OUT msgrequest */ 13097 #define MC_CMD_UART_RECV_DATA_OUT_LEN 16 13098 /* CRC32 over OFFSET, LENGTH, RESERVED */ 13099 #define MC_CMD_UART_RECV_DATA_OUT_CHECKSUM_OFST 0 13100 #define MC_CMD_UART_RECV_DATA_OUT_CHECKSUM_LEN 4 13101 /* Offset from which to read the data */ 13102 #define MC_CMD_UART_RECV_DATA_OUT_OFFSET_OFST 4 13103 #define MC_CMD_UART_RECV_DATA_OUT_OFFSET_LEN 4 13104 /* Length of data */ 13105 #define MC_CMD_UART_RECV_DATA_OUT_LENGTH_OFST 8 13106 #define MC_CMD_UART_RECV_DATA_OUT_LENGTH_LEN 4 13107 /* Reserved for future use */ 13108 #define MC_CMD_UART_RECV_DATA_OUT_RESERVED_OFST 12 13109 #define MC_CMD_UART_RECV_DATA_OUT_RESERVED_LEN 4 13110 13111 /* MC_CMD_UART_RECV_DATA_IN msgresponse */ 13112 #define MC_CMD_UART_RECV_DATA_IN_LENMIN 16 13113 #define MC_CMD_UART_RECV_DATA_IN_LENMAX 252 13114 #define MC_CMD_UART_RECV_DATA_IN_LEN(num) (16+1*(num)) 13115 /* CRC32 over RESERVED1, RESERVED2, RESERVED3, DATA */ 13116 #define MC_CMD_UART_RECV_DATA_IN_CHECKSUM_OFST 0 13117 #define MC_CMD_UART_RECV_DATA_IN_CHECKSUM_LEN 4 13118 /* Offset at which to write the data */ 13119 #define MC_CMD_UART_RECV_DATA_IN_RESERVED1_OFST 4 13120 #define MC_CMD_UART_RECV_DATA_IN_RESERVED1_LEN 4 13121 /* Length of data */ 13122 #define MC_CMD_UART_RECV_DATA_IN_RESERVED2_OFST 8 13123 #define MC_CMD_UART_RECV_DATA_IN_RESERVED2_LEN 4 13124 /* Reserved for future use */ 13125 #define MC_CMD_UART_RECV_DATA_IN_RESERVED3_OFST 12 13126 #define MC_CMD_UART_RECV_DATA_IN_RESERVED3_LEN 4 13127 #define MC_CMD_UART_RECV_DATA_IN_DATA_OFST 16 13128 #define MC_CMD_UART_RECV_DATA_IN_DATA_LEN 1 13129 #define MC_CMD_UART_RECV_DATA_IN_DATA_MINNUM 0 13130 #define MC_CMD_UART_RECV_DATA_IN_DATA_MAXNUM 236 13131 13132 /***********************************/ 13133 /* MC_CMD_READ_FUSES 13134 * Read data programmed into the device One-Time-Programmable (OTP) Fuses 13135 */ 13136 #define MC_CMD_READ_FUSES 0xf0 13137 #undef MC_CMD_0xf0_PRIVILEGE_CTG 13138 13139 #define MC_CMD_0xf0_PRIVILEGE_CTG SRIOV_CTG_INSECURE 13140 13141 /* MC_CMD_READ_FUSES_IN msgrequest */ 13142 #define MC_CMD_READ_FUSES_IN_LEN 8 13143 /* Offset in OTP to read */ 13144 #define MC_CMD_READ_FUSES_IN_OFFSET_OFST 0 13145 #define MC_CMD_READ_FUSES_IN_OFFSET_LEN 4 13146 /* Length of data to read in bytes */ 13147 #define MC_CMD_READ_FUSES_IN_LENGTH_OFST 4 13148 #define MC_CMD_READ_FUSES_IN_LENGTH_LEN 4 13149 13150 /* MC_CMD_READ_FUSES_OUT msgresponse */ 13151 #define MC_CMD_READ_FUSES_OUT_LENMIN 4 13152 #define MC_CMD_READ_FUSES_OUT_LENMAX 252 13153 #define MC_CMD_READ_FUSES_OUT_LEN(num) (4+1*(num)) 13154 /* Length of returned OTP data in bytes */ 13155 #define MC_CMD_READ_FUSES_OUT_LENGTH_OFST 0 13156 #define MC_CMD_READ_FUSES_OUT_LENGTH_LEN 4 13157 /* Returned data */ 13158 #define MC_CMD_READ_FUSES_OUT_DATA_OFST 4 13159 #define MC_CMD_READ_FUSES_OUT_DATA_LEN 1 13160 #define MC_CMD_READ_FUSES_OUT_DATA_MINNUM 0 13161 #define MC_CMD_READ_FUSES_OUT_DATA_MAXNUM 248 13162 13163 /***********************************/ 13164 /* MC_CMD_KR_TUNE 13165 * Get or set KR Serdes RXEQ and TX Driver settings 13166 */ 13167 #define MC_CMD_KR_TUNE 0xf1 13168 #undef MC_CMD_0xf1_PRIVILEGE_CTG 13169 13170 #define MC_CMD_0xf1_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 13171 13172 /* MC_CMD_KR_TUNE_IN msgrequest */ 13173 #define MC_CMD_KR_TUNE_IN_LENMIN 4 13174 #define MC_CMD_KR_TUNE_IN_LENMAX 252 13175 #define MC_CMD_KR_TUNE_IN_LEN(num) (4+4*(num)) 13176 /* Requested operation */ 13177 #define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_OFST 0 13178 #define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_LEN 1 13179 /* enum: Get current RXEQ settings */ 13180 #define MC_CMD_KR_TUNE_IN_RXEQ_GET 0x0 13181 /* enum: Override RXEQ settings */ 13182 #define MC_CMD_KR_TUNE_IN_RXEQ_SET 0x1 13183 /* enum: Get current TX Driver settings */ 13184 #define MC_CMD_KR_TUNE_IN_TXEQ_GET 0x2 13185 /* enum: Override TX Driver settings */ 13186 #define MC_CMD_KR_TUNE_IN_TXEQ_SET 0x3 13187 /* enum: Force KR Serdes reset / recalibration */ 13188 #define MC_CMD_KR_TUNE_IN_RECAL 0x4 13189 /* enum: Start KR Serdes Eye diagram plot on a given lane. Lane must have valid 13190 * signal. 13191 */ 13192 #define MC_CMD_KR_TUNE_IN_START_EYE_PLOT 0x5 13193 /* enum: Poll KR Serdes Eye diagram plot. Returns one row of BER data. The 13194 * caller should call this command repeatedly after starting eye plot, until no 13195 * more data is returned. 13196 */ 13197 #define MC_CMD_KR_TUNE_IN_POLL_EYE_PLOT 0x6 13198 /* enum: Read Figure Of Merit (eye quality, higher is better). */ 13199 #define MC_CMD_KR_TUNE_IN_READ_FOM 0x7 13200 /* enum: Start/stop link training frames */ 13201 #define MC_CMD_KR_TUNE_IN_LINK_TRAIN_RUN 0x8 13202 /* enum: Issue KR link training command (control training coefficients) */ 13203 #define MC_CMD_KR_TUNE_IN_LINK_TRAIN_CMD 0x9 13204 /* Align the arguments to 32 bits */ 13205 #define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_OFST 1 13206 #define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_LEN 3 13207 /* Arguments specific to the operation */ 13208 #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_OFST 4 13209 #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_LEN 4 13210 #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MINNUM 0 13211 #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MAXNUM 62 13212 13213 /* MC_CMD_KR_TUNE_OUT msgresponse */ 13214 #define MC_CMD_KR_TUNE_OUT_LEN 0 13215 13216 /* MC_CMD_KR_TUNE_RXEQ_GET_IN msgrequest */ 13217 #define MC_CMD_KR_TUNE_RXEQ_GET_IN_LEN 4 13218 /* Requested operation */ 13219 #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_OFST 0 13220 #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_LEN 1 13221 /* Align the arguments to 32 bits */ 13222 #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_OFST 1 13223 #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_LEN 3 13224 13225 /* MC_CMD_KR_TUNE_RXEQ_GET_OUT msgresponse */ 13226 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMIN 4 13227 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMAX 252 13228 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num)) 13229 /* RXEQ Parameter */ 13230 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_OFST 0 13231 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LEN 4 13232 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1 13233 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63 13234 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0 13235 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8 13236 /* enum: Attenuation (0-15, Huntington) */ 13237 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_ATT 0x0 13238 /* enum: CTLE Boost (0-15, Huntington) */ 13239 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_BOOST 0x1 13240 /* enum: Edge DFE Tap1 (Huntington - 0 - max negative, 64 - zero, 127 - max 13241 * positive, Medford - 0-31) 13242 */ 13243 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP1 0x2 13244 /* enum: Edge DFE Tap2 (Huntington - 0 - max negative, 32 - zero, 63 - max 13245 * positive, Medford - 0-31) 13246 */ 13247 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP2 0x3 13248 /* enum: Edge DFE Tap3 (Huntington - 0 - max negative, 32 - zero, 63 - max 13249 * positive, Medford - 0-16) 13250 */ 13251 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP3 0x4 13252 /* enum: Edge DFE Tap4 (Huntington - 0 - max negative, 32 - zero, 63 - max 13253 * positive, Medford - 0-16) 13254 */ 13255 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP4 0x5 13256 /* enum: Edge DFE Tap5 (Huntington - 0 - max negative, 32 - zero, 63 - max 13257 * positive, Medford - 0-16) 13258 */ 13259 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP5 0x6 13260 /* enum: Edge DFE DLEV (0-128 for Medford) */ 13261 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_DLEV 0x7 13262 /* enum: Variable Gain Amplifier (0-15, Medford) */ 13263 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_VGA 0x8 13264 /* enum: CTLE EQ Capacitor (0-15, Medford) */ 13265 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_EQC 0x9 13266 /* enum: CTLE EQ Resistor (0-7, Medford) */ 13267 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_EQRES 0xa 13268 /* enum: CTLE gain (0-31, Medford2) */ 13269 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_GAIN 0xb 13270 /* enum: CTLE pole (0-31, Medford2) */ 13271 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_POLE 0xc 13272 /* enum: CTLE peaking (0-31, Medford2) */ 13273 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_PEAK 0xd 13274 /* enum: DFE Tap1 - even path (Medford2 - 6 bit signed (-29 - +29)) */ 13275 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP1_EVEN 0xe 13276 /* enum: DFE Tap1 - odd path (Medford2 - 6 bit signed (-29 - +29)) */ 13277 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP1_ODD 0xf 13278 /* enum: DFE Tap2 (Medford2 - 6 bit signed (-20 - +20)) */ 13279 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP2 0x10 13280 /* enum: DFE Tap3 (Medford2 - 6 bit signed (-20 - +20)) */ 13281 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP3 0x11 13282 /* enum: DFE Tap4 (Medford2 - 6 bit signed (-20 - +20)) */ 13283 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP4 0x12 13284 /* enum: DFE Tap5 (Medford2 - 6 bit signed (-24 - +24)) */ 13285 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP5 0x13 13286 /* enum: DFE Tap6 (Medford2 - 6 bit signed (-24 - +24)) */ 13287 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP6 0x14 13288 /* enum: DFE Tap7 (Medford2 - 6 bit signed (-24 - +24)) */ 13289 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP7 0x15 13290 /* enum: DFE Tap8 (Medford2 - 6 bit signed (-24 - +24)) */ 13291 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP8 0x16 13292 /* enum: DFE Tap9 (Medford2 - 6 bit signed (-24 - +24)) */ 13293 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP9 0x17 13294 /* enum: DFE Tap10 (Medford2 - 6 bit signed (-24 - +24)) */ 13295 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP10 0x18 13296 /* enum: DFE Tap11 (Medford2 - 6 bit signed (-24 - +24)) */ 13297 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP11 0x19 13298 /* enum: DFE Tap12 (Medford2 - 6 bit signed (-24 - +24)) */ 13299 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP12 0x1a 13300 /* enum: I/Q clk offset (Medford2 - 4 bit signed (-5 - +5))) */ 13301 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_IQ_OFF 0x1b 13302 /* enum: Negative h1 polarity data sampler offset calibration code, even path 13303 * (Medford2 - 6 bit signed (-29 - +29))) 13304 */ 13305 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_H1N_OFF_EVEN 0x1c 13306 /* enum: Negative h1 polarity data sampler offset calibration code, odd path 13307 * (Medford2 - 6 bit signed (-29 - +29))) 13308 */ 13309 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_H1N_OFF_ODD 0x1d 13310 /* enum: Positive h1 polarity data sampler offset calibration code, even path 13311 * (Medford2 - 6 bit signed (-29 - +29))) 13312 */ 13313 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_H1P_OFF_EVEN 0x1e 13314 /* enum: Positive h1 polarity data sampler offset calibration code, odd path 13315 * (Medford2 - 6 bit signed (-29 - +29))) 13316 */ 13317 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_H1P_OFF_ODD 0x1f 13318 /* enum: CDR calibration loop code (Medford2) */ 13319 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CDR_PVT 0x20 13320 /* enum: CDR integral loop code (Medford2) */ 13321 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CDR_INTEG 0x21 13322 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8 13323 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 3 13324 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */ 13325 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */ 13326 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */ 13327 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */ 13328 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_ALL 0x4 /* enum */ 13329 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_LBN 11 13330 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_WIDTH 1 13331 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_LBN 12 13332 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 4 13333 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_LBN 16 13334 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_WIDTH 8 13335 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24 13336 #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8 13337 13338 /* MC_CMD_KR_TUNE_RXEQ_SET_IN msgrequest */ 13339 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMIN 8 13340 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMAX 252 13341 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LEN(num) (4+4*(num)) 13342 /* Requested operation */ 13343 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_OFST 0 13344 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_LEN 1 13345 /* Align the arguments to 32 bits */ 13346 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_OFST 1 13347 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_LEN 3 13348 /* RXEQ Parameter */ 13349 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_OFST 4 13350 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LEN 4 13351 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MINNUM 1 13352 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MAXNUM 62 13353 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_LBN 0 13354 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_WIDTH 8 13355 /* Enum values, see field(s): */ 13356 /* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_ID */ 13357 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_LBN 8 13358 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_WIDTH 3 13359 /* Enum values, see field(s): */ 13360 /* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_LANE */ 13361 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_LBN 11 13362 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_WIDTH 1 13363 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_LBN 12 13364 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_WIDTH 4 13365 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_LBN 16 13366 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_WIDTH 8 13367 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_LBN 24 13368 #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_WIDTH 8 13369 13370 /* MC_CMD_KR_TUNE_RXEQ_SET_OUT msgresponse */ 13371 #define MC_CMD_KR_TUNE_RXEQ_SET_OUT_LEN 0 13372 13373 /* MC_CMD_KR_TUNE_TXEQ_GET_IN msgrequest */ 13374 #define MC_CMD_KR_TUNE_TXEQ_GET_IN_LEN 4 13375 /* Requested operation */ 13376 #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_OP_OFST 0 13377 #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_OP_LEN 1 13378 /* Align the arguments to 32 bits */ 13379 #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_RSVD_OFST 1 13380 #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_RSVD_LEN 3 13381 13382 /* MC_CMD_KR_TUNE_TXEQ_GET_OUT msgresponse */ 13383 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMIN 4 13384 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMAX 252 13385 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LEN(num) (0+4*(num)) 13386 /* TXEQ Parameter */ 13387 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_OFST 0 13388 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LEN 4 13389 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MINNUM 1 13390 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM 63 13391 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_LBN 0 13392 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_WIDTH 8 13393 /* enum: TX Amplitude (Huntington, Medford, Medford2) */ 13394 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV 0x0 13395 /* enum: De-Emphasis Tap1 Magnitude (0-7) (Huntington) */ 13396 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_MODE 0x1 13397 /* enum: De-Emphasis Tap1 Fine */ 13398 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_DTLEV 0x2 13399 /* enum: De-Emphasis Tap2 Magnitude (0-6) (Huntington) */ 13400 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_D2 0x3 13401 /* enum: De-Emphasis Tap2 Fine (Huntington) */ 13402 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_D2TLEV 0x4 13403 /* enum: Pre-Emphasis Magnitude (Huntington) */ 13404 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_E 0x5 13405 /* enum: Pre-Emphasis Fine (Huntington) */ 13406 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_ETLEV 0x6 13407 /* enum: TX Slew Rate Coarse control (Huntington) */ 13408 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_PREDRV_DLY 0x7 13409 /* enum: TX Slew Rate Fine control (Huntington) */ 13410 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_SR_SET 0x8 13411 /* enum: TX Termination Impedance control (Huntington) */ 13412 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_RT_SET 0x9 13413 /* enum: TX Amplitude Fine control (Medford) */ 13414 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV_FINE 0xa 13415 /* enum: Pre-shoot Tap (Medford, Medford2) */ 13416 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_ADV 0xb 13417 /* enum: De-emphasis Tap (Medford, Medford2) */ 13418 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_DLY 0xc 13419 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_LBN 8 13420 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_WIDTH 3 13421 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_0 0x0 /* enum */ 13422 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_1 0x1 /* enum */ 13423 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_2 0x2 /* enum */ 13424 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_3 0x3 /* enum */ 13425 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_ALL 0x4 /* enum */ 13426 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_LBN 11 13427 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_WIDTH 5 13428 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_LBN 16 13429 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_WIDTH 8 13430 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_LBN 24 13431 #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_WIDTH 8 13432 13433 /* MC_CMD_KR_TUNE_TXEQ_SET_IN msgrequest */ 13434 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMIN 8 13435 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMAX 252 13436 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LEN(num) (4+4*(num)) 13437 /* Requested operation */ 13438 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_OP_OFST 0 13439 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_OP_LEN 1 13440 /* Align the arguments to 32 bits */ 13441 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_RSVD_OFST 1 13442 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_RSVD_LEN 3 13443 /* TXEQ Parameter */ 13444 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_OFST 4 13445 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LEN 4 13446 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MINNUM 1 13447 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MAXNUM 62 13448 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_LBN 0 13449 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_WIDTH 8 13450 /* Enum values, see field(s): */ 13451 /* MC_CMD_KR_TUNE_TXEQ_GET_OUT/PARAM_ID */ 13452 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_LBN 8 13453 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_WIDTH 3 13454 /* Enum values, see field(s): */ 13455 /* MC_CMD_KR_TUNE_TXEQ_GET_OUT/PARAM_LANE */ 13456 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_LBN 11 13457 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_WIDTH 5 13458 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_LBN 16 13459 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_WIDTH 8 13460 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_LBN 24 13461 #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_WIDTH 8 13462 13463 /* MC_CMD_KR_TUNE_TXEQ_SET_OUT msgresponse */ 13464 #define MC_CMD_KR_TUNE_TXEQ_SET_OUT_LEN 0 13465 13466 /* MC_CMD_KR_TUNE_RECAL_IN msgrequest */ 13467 #define MC_CMD_KR_TUNE_RECAL_IN_LEN 4 13468 /* Requested operation */ 13469 #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_OFST 0 13470 #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_LEN 1 13471 /* Align the arguments to 32 bits */ 13472 #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_OFST 1 13473 #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_LEN 3 13474 13475 /* MC_CMD_KR_TUNE_RECAL_OUT msgresponse */ 13476 #define MC_CMD_KR_TUNE_RECAL_OUT_LEN 0 13477 13478 /* MC_CMD_KR_TUNE_START_EYE_PLOT_IN msgrequest */ 13479 #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LEN 8 13480 /* Requested operation */ 13481 #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_OP_OFST 0 13482 #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_OP_LEN 1 13483 /* Align the arguments to 32 bits */ 13484 #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_RSVD_OFST 1 13485 #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_RSVD_LEN 3 13486 /* Port-relative lane to scan eye on */ 13487 #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LANE_OFST 4 13488 #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LANE_LEN 4 13489 13490 /* MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN msgrequest */ 13491 #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LEN 12 13492 /* Requested operation */ 13493 #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_KR_TUNE_OP_OFST 0 13494 #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_KR_TUNE_OP_LEN 1 13495 /* Align the arguments to 32 bits */ 13496 #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_KR_TUNE_RSVD_OFST 1 13497 #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_KR_TUNE_RSVD_LEN 3 13498 #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_OFST 4 13499 #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_LEN 4 13500 #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_NUM_LBN 0 13501 #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_NUM_WIDTH 8 13502 #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_ABS_REL_LBN 31 13503 #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_ABS_REL_WIDTH 1 13504 /* Scan duration / cycle count */ 13505 #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_BER_OFST 8 13506 #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_BER_LEN 4 13507 13508 /* MC_CMD_KR_TUNE_START_EYE_PLOT_OUT msgresponse */ 13509 #define MC_CMD_KR_TUNE_START_EYE_PLOT_OUT_LEN 0 13510 13511 /* MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN msgrequest */ 13512 #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_LEN 4 13513 /* Requested operation */ 13514 #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_OP_OFST 0 13515 #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_OP_LEN 1 13516 /* Align the arguments to 32 bits */ 13517 #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_RSVD_OFST 1 13518 #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_RSVD_LEN 3 13519 13520 /* MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT msgresponse */ 13521 #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMIN 0 13522 #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMAX 252 13523 #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LEN(num) (0+2*(num)) 13524 #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_OFST 0 13525 #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_LEN 2 13526 #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MINNUM 0 13527 #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM 126 13528 13529 /* MC_CMD_KR_TUNE_READ_FOM_IN msgrequest */ 13530 #define MC_CMD_KR_TUNE_READ_FOM_IN_LEN 8 13531 /* Requested operation */ 13532 #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_OP_OFST 0 13533 #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_OP_LEN 1 13534 /* Align the arguments to 32 bits */ 13535 #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_RSVD_OFST 1 13536 #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_RSVD_LEN 3 13537 #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_OFST 4 13538 #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_LEN 4 13539 #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_NUM_LBN 0 13540 #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_NUM_WIDTH 8 13541 #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_ABS_REL_LBN 31 13542 #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_ABS_REL_WIDTH 1 13543 13544 /* MC_CMD_KR_TUNE_READ_FOM_OUT msgresponse */ 13545 #define MC_CMD_KR_TUNE_READ_FOM_OUT_LEN 4 13546 #define MC_CMD_KR_TUNE_READ_FOM_OUT_FOM_OFST 0 13547 #define MC_CMD_KR_TUNE_READ_FOM_OUT_FOM_LEN 4 13548 13549 /* MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN msgrequest */ 13550 #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_LEN 8 13551 /* Requested operation */ 13552 #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_KR_TUNE_OP_OFST 0 13553 #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_KR_TUNE_OP_LEN 1 13554 /* Align the arguments to 32 bits */ 13555 #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_KR_TUNE_RSVD_OFST 1 13556 #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_KR_TUNE_RSVD_LEN 3 13557 #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_RUN_OFST 4 13558 #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_RUN_LEN 4 13559 #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_STOP 0x0 /* enum */ 13560 #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_START 0x1 /* enum */ 13561 13562 /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN msgrequest */ 13563 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_LEN 28 13564 /* Requested operation */ 13565 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_KR_TUNE_OP_OFST 0 13566 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_KR_TUNE_OP_LEN 1 13567 /* Align the arguments to 32 bits */ 13568 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_KR_TUNE_RSVD_OFST 1 13569 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_KR_TUNE_RSVD_LEN 3 13570 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_LANE_OFST 4 13571 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_LANE_LEN 4 13572 /* Set INITIALIZE state */ 13573 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_INITIALIZE_OFST 8 13574 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_INITIALIZE_LEN 4 13575 /* Set PRESET state */ 13576 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_PRESET_OFST 12 13577 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_PRESET_LEN 4 13578 /* C(-1) request */ 13579 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_CM1_OFST 16 13580 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_CM1_LEN 4 13581 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_REQ_HOLD 0x0 /* enum */ 13582 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_REQ_INCREMENT 0x1 /* enum */ 13583 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_REQ_DECREMENT 0x2 /* enum */ 13584 /* C(0) request */ 13585 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_C0_OFST 20 13586 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_C0_LEN 4 13587 /* Enum values, see field(s): */ 13588 /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN/CM1 */ 13589 /* C(+1) request */ 13590 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_CP1_OFST 24 13591 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_CP1_LEN 4 13592 /* Enum values, see field(s): */ 13593 /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN/CM1 */ 13594 13595 /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT msgresponse */ 13596 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_LEN 24 13597 /* C(-1) status */ 13598 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CM1_STATUS_OFST 0 13599 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CM1_STATUS_LEN 4 13600 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_STATUS_NOT_UPDATED 0x0 /* enum */ 13601 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_STATUS_UPDATED 0x1 /* enum */ 13602 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_STATUS_MINIMUM 0x2 /* enum */ 13603 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_STATUS_MAXIMUM 0x3 /* enum */ 13604 /* C(0) status */ 13605 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_C0_STATUS_OFST 4 13606 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_C0_STATUS_LEN 4 13607 /* Enum values, see field(s): */ 13608 /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN/CM1 */ 13609 /* C(+1) status */ 13610 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CP1_STATUS_OFST 8 13611 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CP1_STATUS_LEN 4 13612 /* Enum values, see field(s): */ 13613 /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN/CM1 */ 13614 /* C(-1) value */ 13615 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CM1_VALUE_OFST 12 13616 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CM1_VALUE_LEN 4 13617 /* C(0) value */ 13618 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_C0_VALUE_OFST 16 13619 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_C0_VALUE_LEN 4 13620 /* C(+1) status */ 13621 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CP1_VALUE_OFST 20 13622 #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CP1_VALUE_LEN 4 13623 13624 /***********************************/ 13625 /* MC_CMD_PCIE_TUNE 13626 * Get or set PCIE Serdes RXEQ and TX Driver settings 13627 */ 13628 #define MC_CMD_PCIE_TUNE 0xf2 13629 #undef MC_CMD_0xf2_PRIVILEGE_CTG 13630 13631 #define MC_CMD_0xf2_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 13632 13633 /* MC_CMD_PCIE_TUNE_IN msgrequest */ 13634 #define MC_CMD_PCIE_TUNE_IN_LENMIN 4 13635 #define MC_CMD_PCIE_TUNE_IN_LENMAX 252 13636 #define MC_CMD_PCIE_TUNE_IN_LEN(num) (4+4*(num)) 13637 /* Requested operation */ 13638 #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_OFST 0 13639 #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_LEN 1 13640 /* enum: Get current RXEQ settings */ 13641 #define MC_CMD_PCIE_TUNE_IN_RXEQ_GET 0x0 13642 /* enum: Override RXEQ settings */ 13643 #define MC_CMD_PCIE_TUNE_IN_RXEQ_SET 0x1 13644 /* enum: Get current TX Driver settings */ 13645 #define MC_CMD_PCIE_TUNE_IN_TXEQ_GET 0x2 13646 /* enum: Override TX Driver settings */ 13647 #define MC_CMD_PCIE_TUNE_IN_TXEQ_SET 0x3 13648 /* enum: Start PCIe Serdes Eye diagram plot on a given lane. */ 13649 #define MC_CMD_PCIE_TUNE_IN_START_EYE_PLOT 0x5 13650 /* enum: Poll PCIe Serdes Eye diagram plot. Returns one row of BER data. The 13651 * caller should call this command repeatedly after starting eye plot, until no 13652 * more data is returned. 13653 */ 13654 #define MC_CMD_PCIE_TUNE_IN_POLL_EYE_PLOT 0x6 13655 /* enum: Enable the SERDES BIST and set it to generate a 200MHz square wave */ 13656 #define MC_CMD_PCIE_TUNE_IN_BIST_SQUARE_WAVE 0x7 13657 /* Align the arguments to 32 bits */ 13658 #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_OFST 1 13659 #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_LEN 3 13660 /* Arguments specific to the operation */ 13661 #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_OFST 4 13662 #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_LEN 4 13663 #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MINNUM 0 13664 #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MAXNUM 62 13665 13666 /* MC_CMD_PCIE_TUNE_OUT msgresponse */ 13667 #define MC_CMD_PCIE_TUNE_OUT_LEN 0 13668 13669 /* MC_CMD_PCIE_TUNE_RXEQ_GET_IN msgrequest */ 13670 #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_LEN 4 13671 /* Requested operation */ 13672 #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_OFST 0 13673 #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_LEN 1 13674 /* Align the arguments to 32 bits */ 13675 #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1 13676 #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3 13677 13678 /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT msgresponse */ 13679 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMIN 4 13680 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMAX 252 13681 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num)) 13682 /* RXEQ Parameter */ 13683 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_OFST 0 13684 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LEN 4 13685 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1 13686 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63 13687 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0 13688 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8 13689 /* enum: Attenuation (0-15) */ 13690 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_ATT 0x0 13691 /* enum: CTLE Boost (0-15) */ 13692 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_BOOST 0x1 13693 /* enum: DFE Tap1 (0 - max negative, 64 - zero, 127 - max positive) */ 13694 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP1 0x2 13695 /* enum: DFE Tap2 (0 - max negative, 32 - zero, 63 - max positive) */ 13696 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP2 0x3 13697 /* enum: DFE Tap3 (0 - max negative, 32 - zero, 63 - max positive) */ 13698 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP3 0x4 13699 /* enum: DFE Tap4 (0 - max negative, 32 - zero, 63 - max positive) */ 13700 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP4 0x5 13701 /* enum: DFE Tap5 (0 - max negative, 32 - zero, 63 - max positive) */ 13702 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP5 0x6 13703 /* enum: DFE DLev */ 13704 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_DLEV 0x7 13705 /* enum: Figure of Merit */ 13706 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_FOM 0x8 13707 /* enum: CTLE EQ Capacitor (HF Gain) */ 13708 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_CTLE_EQC 0x9 13709 /* enum: CTLE EQ Resistor (DC Gain) */ 13710 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_CTLE_EQRES 0xa 13711 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8 13712 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 5 13713 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */ 13714 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */ 13715 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */ 13716 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */ 13717 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_4 0x4 /* enum */ 13718 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_5 0x5 /* enum */ 13719 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_6 0x6 /* enum */ 13720 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_7 0x7 /* enum */ 13721 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_8 0x8 /* enum */ 13722 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_9 0x9 /* enum */ 13723 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_10 0xa /* enum */ 13724 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_11 0xb /* enum */ 13725 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_12 0xc /* enum */ 13726 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_13 0xd /* enum */ 13727 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_14 0xe /* enum */ 13728 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_15 0xf /* enum */ 13729 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_ALL 0x10 /* enum */ 13730 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_LBN 13 13731 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_WIDTH 1 13732 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_LBN 14 13733 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 10 13734 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24 13735 #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8 13736 13737 /* MC_CMD_PCIE_TUNE_RXEQ_SET_IN msgrequest */ 13738 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LENMIN 8 13739 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LENMAX 252 13740 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LEN(num) (4+4*(num)) 13741 /* Requested operation */ 13742 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_OP_OFST 0 13743 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_OP_LEN 1 13744 /* Align the arguments to 32 bits */ 13745 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_RSVD_OFST 1 13746 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_RSVD_LEN 3 13747 /* RXEQ Parameter */ 13748 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_OFST 4 13749 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LEN 4 13750 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_MINNUM 1 13751 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_MAXNUM 62 13752 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_ID_LBN 0 13753 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_ID_WIDTH 8 13754 /* Enum values, see field(s): */ 13755 /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_ID */ 13756 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LANE_LBN 8 13757 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LANE_WIDTH 5 13758 /* Enum values, see field(s): */ 13759 /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_LANE */ 13760 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_LBN 13 13761 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_WIDTH 1 13762 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED_LBN 14 13763 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED_WIDTH 2 13764 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_INITIAL_LBN 16 13765 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_INITIAL_WIDTH 8 13766 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED2_LBN 24 13767 #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED2_WIDTH 8 13768 13769 /* MC_CMD_PCIE_TUNE_RXEQ_SET_OUT msgresponse */ 13770 #define MC_CMD_PCIE_TUNE_RXEQ_SET_OUT_LEN 0 13771 13772 /* MC_CMD_PCIE_TUNE_TXEQ_GET_IN msgrequest */ 13773 #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_LEN 4 13774 /* Requested operation */ 13775 #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_OFST 0 13776 #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_LEN 1 13777 /* Align the arguments to 32 bits */ 13778 #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1 13779 #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3 13780 13781 /* MC_CMD_PCIE_TUNE_TXEQ_GET_OUT msgresponse */ 13782 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMIN 4 13783 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMAX 252 13784 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LEN(num) (0+4*(num)) 13785 /* RXEQ Parameter */ 13786 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_OFST 0 13787 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LEN 4 13788 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MINNUM 1 13789 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM 63 13790 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_LBN 0 13791 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_WIDTH 8 13792 /* enum: TxMargin (PIPE) */ 13793 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXMARGIN 0x0 13794 /* enum: TxSwing (PIPE) */ 13795 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXSWING 0x1 13796 /* enum: De-emphasis coefficient C(-1) (PIPE) */ 13797 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CM1 0x2 13798 /* enum: De-emphasis coefficient C(0) (PIPE) */ 13799 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_C0 0x3 13800 /* enum: De-emphasis coefficient C(+1) (PIPE) */ 13801 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CP1 0x4 13802 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_LBN 8 13803 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_WIDTH 4 13804 /* Enum values, see field(s): */ 13805 /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_LANE */ 13806 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_LBN 12 13807 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_WIDTH 12 13808 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_LBN 24 13809 #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8 13810 13811 /* MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN msgrequest */ 13812 #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LEN 8 13813 /* Requested operation */ 13814 #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_OP_OFST 0 13815 #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_OP_LEN 1 13816 /* Align the arguments to 32 bits */ 13817 #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_RSVD_OFST 1 13818 #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_RSVD_LEN 3 13819 #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LANE_OFST 4 13820 #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LANE_LEN 4 13821 13822 /* MC_CMD_PCIE_TUNE_START_EYE_PLOT_OUT msgresponse */ 13823 #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_OUT_LEN 0 13824 13825 /* MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN msgrequest */ 13826 #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_LEN 4 13827 /* Requested operation */ 13828 #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_OP_OFST 0 13829 #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_OP_LEN 1 13830 /* Align the arguments to 32 bits */ 13831 #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_RSVD_OFST 1 13832 #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_RSVD_LEN 3 13833 13834 /* MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT msgresponse */ 13835 #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMIN 0 13836 #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMAX 252 13837 #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LEN(num) (0+2*(num)) 13838 #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_OFST 0 13839 #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_LEN 2 13840 #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MINNUM 0 13841 #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM 126 13842 13843 /* MC_CMD_PCIE_TUNE_BIST_SQUARE_WAVE_IN msgrequest */ 13844 #define MC_CMD_PCIE_TUNE_BIST_SQUARE_WAVE_IN_LEN 0 13845 13846 /* MC_CMD_PCIE_TUNE_BIST_SQUARE_WAVE_OUT msgrequest */ 13847 #define MC_CMD_PCIE_TUNE_BIST_SQUARE_WAVE_OUT_LEN 0 13848 13849 /***********************************/ 13850 /* MC_CMD_LICENSING 13851 * Operations on the NVRAM_PARTITION_TYPE_LICENSE application license partition 13852 * - not used for V3 licensing 13853 */ 13854 #define MC_CMD_LICENSING 0xf3 13855 #undef MC_CMD_0xf3_PRIVILEGE_CTG 13856 13857 #define MC_CMD_0xf3_PRIVILEGE_CTG SRIOV_CTG_GENERAL 13858 13859 /* MC_CMD_LICENSING_IN msgrequest */ 13860 #define MC_CMD_LICENSING_IN_LEN 4 13861 /* identifies the type of operation requested */ 13862 #define MC_CMD_LICENSING_IN_OP_OFST 0 13863 #define MC_CMD_LICENSING_IN_OP_LEN 4 13864 /* enum: re-read and apply licenses after a license key partition update; note 13865 * that this operation returns a zero-length response 13866 */ 13867 #define MC_CMD_LICENSING_IN_OP_UPDATE_LICENSE 0x0 13868 /* enum: report counts of installed licenses */ 13869 #define MC_CMD_LICENSING_IN_OP_GET_KEY_STATS 0x1 13870 13871 /* MC_CMD_LICENSING_OUT msgresponse */ 13872 #define MC_CMD_LICENSING_OUT_LEN 28 13873 /* count of application keys which are valid */ 13874 #define MC_CMD_LICENSING_OUT_VALID_APP_KEYS_OFST 0 13875 #define MC_CMD_LICENSING_OUT_VALID_APP_KEYS_LEN 4 13876 /* sum of UNVERIFIABLE_APP_KEYS + WRONG_NODE_APP_KEYS (for compatibility with 13877 * MC_CMD_FC_OP_LICENSE) 13878 */ 13879 #define MC_CMD_LICENSING_OUT_INVALID_APP_KEYS_OFST 4 13880 #define MC_CMD_LICENSING_OUT_INVALID_APP_KEYS_LEN 4 13881 /* count of application keys which are invalid due to being blacklisted */ 13882 #define MC_CMD_LICENSING_OUT_BLACKLISTED_APP_KEYS_OFST 8 13883 #define MC_CMD_LICENSING_OUT_BLACKLISTED_APP_KEYS_LEN 4 13884 /* count of application keys which are invalid due to being unverifiable */ 13885 #define MC_CMD_LICENSING_OUT_UNVERIFIABLE_APP_KEYS_OFST 12 13886 #define MC_CMD_LICENSING_OUT_UNVERIFIABLE_APP_KEYS_LEN 4 13887 /* count of application keys which are invalid due to being for the wrong node 13888 */ 13889 #define MC_CMD_LICENSING_OUT_WRONG_NODE_APP_KEYS_OFST 16 13890 #define MC_CMD_LICENSING_OUT_WRONG_NODE_APP_KEYS_LEN 4 13891 /* licensing state (for diagnostics; the exact meaning of the bits in this 13892 * field are private to the firmware) 13893 */ 13894 #define MC_CMD_LICENSING_OUT_LICENSING_STATE_OFST 20 13895 #define MC_CMD_LICENSING_OUT_LICENSING_STATE_LEN 4 13896 /* licensing subsystem self-test report (for manftest) */ 13897 #define MC_CMD_LICENSING_OUT_LICENSING_SELF_TEST_OFST 24 13898 #define MC_CMD_LICENSING_OUT_LICENSING_SELF_TEST_LEN 4 13899 /* enum: licensing subsystem self-test failed */ 13900 #define MC_CMD_LICENSING_OUT_SELF_TEST_FAIL 0x0 13901 /* enum: licensing subsystem self-test passed */ 13902 #define MC_CMD_LICENSING_OUT_SELF_TEST_PASS 0x1 13903 13904 /***********************************/ 13905 /* MC_CMD_LICENSING_V3 13906 * Operations on the NVRAM_PARTITION_TYPE_LICENSE application license partition 13907 * - V3 licensing (Medford) 13908 */ 13909 #define MC_CMD_LICENSING_V3 0xd0 13910 #undef MC_CMD_0xd0_PRIVILEGE_CTG 13911 13912 #define MC_CMD_0xd0_PRIVILEGE_CTG SRIOV_CTG_GENERAL 13913 13914 /* MC_CMD_LICENSING_V3_IN msgrequest */ 13915 #define MC_CMD_LICENSING_V3_IN_LEN 4 13916 /* identifies the type of operation requested */ 13917 #define MC_CMD_LICENSING_V3_IN_OP_OFST 0 13918 #define MC_CMD_LICENSING_V3_IN_OP_LEN 4 13919 /* enum: re-read and apply licenses after a license key partition update; note 13920 * that this operation returns a zero-length response 13921 */ 13922 #define MC_CMD_LICENSING_V3_IN_OP_UPDATE_LICENSE 0x0 13923 /* enum: report counts of installed licenses Returns EAGAIN if license 13924 * processing (updating) has been started but not yet completed. 13925 */ 13926 #define MC_CMD_LICENSING_V3_IN_OP_REPORT_LICENSE 0x1 13927 13928 /* MC_CMD_LICENSING_V3_OUT msgresponse */ 13929 #define MC_CMD_LICENSING_V3_OUT_LEN 88 13930 /* count of keys which are valid */ 13931 #define MC_CMD_LICENSING_V3_OUT_VALID_KEYS_OFST 0 13932 #define MC_CMD_LICENSING_V3_OUT_VALID_KEYS_LEN 4 13933 /* sum of UNVERIFIABLE_KEYS + WRONG_NODE_KEYS (for compatibility with 13934 * MC_CMD_FC_OP_LICENSE) 13935 */ 13936 #define MC_CMD_LICENSING_V3_OUT_INVALID_KEYS_OFST 4 13937 #define MC_CMD_LICENSING_V3_OUT_INVALID_KEYS_LEN 4 13938 /* count of keys which are invalid due to being unverifiable */ 13939 #define MC_CMD_LICENSING_V3_OUT_UNVERIFIABLE_KEYS_OFST 8 13940 #define MC_CMD_LICENSING_V3_OUT_UNVERIFIABLE_KEYS_LEN 4 13941 /* count of keys which are invalid due to being for the wrong node */ 13942 #define MC_CMD_LICENSING_V3_OUT_WRONG_NODE_KEYS_OFST 12 13943 #define MC_CMD_LICENSING_V3_OUT_WRONG_NODE_KEYS_LEN 4 13944 /* licensing state (for diagnostics; the exact meaning of the bits in this 13945 * field are private to the firmware) 13946 */ 13947 #define MC_CMD_LICENSING_V3_OUT_LICENSING_STATE_OFST 16 13948 #define MC_CMD_LICENSING_V3_OUT_LICENSING_STATE_LEN 4 13949 /* licensing subsystem self-test report (for manftest) */ 13950 #define MC_CMD_LICENSING_V3_OUT_LICENSING_SELF_TEST_OFST 20 13951 #define MC_CMD_LICENSING_V3_OUT_LICENSING_SELF_TEST_LEN 4 13952 /* enum: licensing subsystem self-test failed */ 13953 #define MC_CMD_LICENSING_V3_OUT_SELF_TEST_FAIL 0x0 13954 /* enum: licensing subsystem self-test passed */ 13955 #define MC_CMD_LICENSING_V3_OUT_SELF_TEST_PASS 0x1 13956 /* bitmask of licensed applications */ 13957 #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_OFST 24 13958 #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LEN 8 13959 #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LO_OFST 24 13960 #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_HI_OFST 28 13961 /* reserved for future use */ 13962 #define MC_CMD_LICENSING_V3_OUT_RESERVED_0_OFST 32 13963 #define MC_CMD_LICENSING_V3_OUT_RESERVED_0_LEN 24 13964 /* bitmask of licensed features */ 13965 #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_OFST 56 13966 #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LEN 8 13967 #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LO_OFST 56 13968 #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_HI_OFST 60 13969 /* reserved for future use */ 13970 #define MC_CMD_LICENSING_V3_OUT_RESERVED_1_OFST 64 13971 #define MC_CMD_LICENSING_V3_OUT_RESERVED_1_LEN 24 13972 13973 /***********************************/ 13974 /* MC_CMD_LICENSING_GET_ID_V3 13975 * Get ID and type from the NVRAM_PARTITION_TYPE_LICENSE application license 13976 * partition - V3 licensing (Medford) 13977 */ 13978 #define MC_CMD_LICENSING_GET_ID_V3 0xd1 13979 #undef MC_CMD_0xd1_PRIVILEGE_CTG 13980 13981 #define MC_CMD_0xd1_PRIVILEGE_CTG SRIOV_CTG_GENERAL 13982 13983 /* MC_CMD_LICENSING_GET_ID_V3_IN msgrequest */ 13984 #define MC_CMD_LICENSING_GET_ID_V3_IN_LEN 0 13985 13986 /* MC_CMD_LICENSING_GET_ID_V3_OUT msgresponse */ 13987 #define MC_CMD_LICENSING_GET_ID_V3_OUT_LENMIN 8 13988 #define MC_CMD_LICENSING_GET_ID_V3_OUT_LENMAX 252 13989 #define MC_CMD_LICENSING_GET_ID_V3_OUT_LEN(num) (8+1*(num)) 13990 /* type of license (eg 3) */ 13991 #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_TYPE_OFST 0 13992 #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_TYPE_LEN 4 13993 /* length of the license ID (in bytes) */ 13994 #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_LENGTH_OFST 4 13995 #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_LENGTH_LEN 4 13996 /* the unique license ID of the adapter */ 13997 #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_OFST 8 13998 #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_LEN 1 13999 #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_MINNUM 0 14000 #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_MAXNUM 244 14001 14002 /***********************************/ 14003 /* MC_CMD_MC2MC_PROXY 14004 * Execute an arbitrary MCDI command on the slave MC of a dual-core device. 14005 * This will fail on a single-core system. 14006 */ 14007 #define MC_CMD_MC2MC_PROXY 0xf4 14008 #undef MC_CMD_0xf4_PRIVILEGE_CTG 14009 14010 #define MC_CMD_0xf4_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14011 14012 /* MC_CMD_MC2MC_PROXY_IN msgrequest */ 14013 #define MC_CMD_MC2MC_PROXY_IN_LEN 0 14014 14015 /* MC_CMD_MC2MC_PROXY_OUT msgresponse */ 14016 #define MC_CMD_MC2MC_PROXY_OUT_LEN 0 14017 14018 /***********************************/ 14019 /* MC_CMD_GET_LICENSED_APP_STATE 14020 * Query the state of an individual licensed application. (Note that the actual 14021 * state may be invalidated by the MC_CMD_LICENSING OP_UPDATE_LICENSE operation 14022 * or a reboot of the MC.) Not used for V3 licensing 14023 */ 14024 #define MC_CMD_GET_LICENSED_APP_STATE 0xf5 14025 #undef MC_CMD_0xf5_PRIVILEGE_CTG 14026 14027 #define MC_CMD_0xf5_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14028 14029 /* MC_CMD_GET_LICENSED_APP_STATE_IN msgrequest */ 14030 #define MC_CMD_GET_LICENSED_APP_STATE_IN_LEN 4 14031 /* application ID to query (LICENSED_APP_ID_xxx) */ 14032 #define MC_CMD_GET_LICENSED_APP_STATE_IN_APP_ID_OFST 0 14033 #define MC_CMD_GET_LICENSED_APP_STATE_IN_APP_ID_LEN 4 14034 14035 /* MC_CMD_GET_LICENSED_APP_STATE_OUT msgresponse */ 14036 #define MC_CMD_GET_LICENSED_APP_STATE_OUT_LEN 4 14037 /* state of this application */ 14038 #define MC_CMD_GET_LICENSED_APP_STATE_OUT_STATE_OFST 0 14039 #define MC_CMD_GET_LICENSED_APP_STATE_OUT_STATE_LEN 4 14040 /* enum: no (or invalid) license is present for the application */ 14041 #define MC_CMD_GET_LICENSED_APP_STATE_OUT_NOT_LICENSED 0x0 14042 /* enum: a valid license is present for the application */ 14043 #define MC_CMD_GET_LICENSED_APP_STATE_OUT_LICENSED 0x1 14044 14045 /***********************************/ 14046 /* MC_CMD_GET_LICENSED_V3_APP_STATE 14047 * Query the state of an individual licensed application. (Note that the actual 14048 * state may be invalidated by the MC_CMD_LICENSING_V3 OP_UPDATE_LICENSE 14049 * operation or a reboot of the MC.) Used for V3 licensing (Medford) 14050 */ 14051 #define MC_CMD_GET_LICENSED_V3_APP_STATE 0xd2 14052 #undef MC_CMD_0xd2_PRIVILEGE_CTG 14053 14054 #define MC_CMD_0xd2_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14055 14056 /* MC_CMD_GET_LICENSED_V3_APP_STATE_IN msgrequest */ 14057 #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_LEN 8 14058 /* application ID to query (LICENSED_V3_APPS_xxx) expressed as a single bit 14059 * mask 14060 */ 14061 #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_OFST 0 14062 #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LEN 8 14063 #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LO_OFST 0 14064 #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_HI_OFST 4 14065 14066 /* MC_CMD_GET_LICENSED_V3_APP_STATE_OUT msgresponse */ 14067 #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_LEN 4 14068 /* state of this application */ 14069 #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_STATE_OFST 0 14070 #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_STATE_LEN 4 14071 /* enum: no (or invalid) license is present for the application */ 14072 #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_NOT_LICENSED 0x0 14073 /* enum: a valid license is present for the application */ 14074 #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_LICENSED 0x1 14075 14076 /***********************************/ 14077 /* MC_CMD_GET_LICENSED_V3_FEATURE_STATES 14078 * Query the state of an one or more licensed features. (Note that the actual 14079 * state may be invalidated by the MC_CMD_LICENSING_V3 OP_UPDATE_LICENSE 14080 * operation or a reboot of the MC.) Used for V3 licensing (Medford) 14081 */ 14082 #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES 0xd3 14083 #undef MC_CMD_0xd3_PRIVILEGE_CTG 14084 14085 #define MC_CMD_0xd3_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14086 14087 /* MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN msgrequest */ 14088 #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_LEN 8 14089 /* features to query (LICENSED_V3_FEATURES_xxx) expressed as a mask with one or 14090 * more bits set 14091 */ 14092 #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_OFST 0 14093 #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LEN 8 14094 #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LO_OFST 0 14095 #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_HI_OFST 4 14096 14097 /* MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT msgresponse */ 14098 #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_LEN 8 14099 /* states of these features - bit set for licensed, clear for not licensed */ 14100 #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_OFST 0 14101 #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LEN 8 14102 #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LO_OFST 0 14103 #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_HI_OFST 4 14104 14105 /***********************************/ 14106 /* MC_CMD_LICENSED_APP_OP 14107 * Perform an action for an individual licensed application - not used for V3 14108 * licensing. 14109 */ 14110 #define MC_CMD_LICENSED_APP_OP 0xf6 14111 #undef MC_CMD_0xf6_PRIVILEGE_CTG 14112 14113 #define MC_CMD_0xf6_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14114 14115 /* MC_CMD_LICENSED_APP_OP_IN msgrequest */ 14116 #define MC_CMD_LICENSED_APP_OP_IN_LENMIN 8 14117 #define MC_CMD_LICENSED_APP_OP_IN_LENMAX 252 14118 #define MC_CMD_LICENSED_APP_OP_IN_LEN(num) (8+4*(num)) 14119 /* application ID */ 14120 #define MC_CMD_LICENSED_APP_OP_IN_APP_ID_OFST 0 14121 #define MC_CMD_LICENSED_APP_OP_IN_APP_ID_LEN 4 14122 /* the type of operation requested */ 14123 #define MC_CMD_LICENSED_APP_OP_IN_OP_OFST 4 14124 #define MC_CMD_LICENSED_APP_OP_IN_OP_LEN 4 14125 /* enum: validate application */ 14126 #define MC_CMD_LICENSED_APP_OP_IN_OP_VALIDATE 0x0 14127 /* enum: mask application */ 14128 #define MC_CMD_LICENSED_APP_OP_IN_OP_MASK 0x1 14129 /* arguments specific to this particular operation */ 14130 #define MC_CMD_LICENSED_APP_OP_IN_ARGS_OFST 8 14131 #define MC_CMD_LICENSED_APP_OP_IN_ARGS_LEN 4 14132 #define MC_CMD_LICENSED_APP_OP_IN_ARGS_MINNUM 0 14133 #define MC_CMD_LICENSED_APP_OP_IN_ARGS_MAXNUM 61 14134 14135 /* MC_CMD_LICENSED_APP_OP_OUT msgresponse */ 14136 #define MC_CMD_LICENSED_APP_OP_OUT_LENMIN 0 14137 #define MC_CMD_LICENSED_APP_OP_OUT_LENMAX 252 14138 #define MC_CMD_LICENSED_APP_OP_OUT_LEN(num) (0+4*(num)) 14139 /* result specific to this particular operation */ 14140 #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_OFST 0 14141 #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_LEN 4 14142 #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MINNUM 0 14143 #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MAXNUM 63 14144 14145 /* MC_CMD_LICENSED_APP_OP_VALIDATE_IN msgrequest */ 14146 #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_LEN 72 14147 /* application ID */ 14148 #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_APP_ID_OFST 0 14149 #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_APP_ID_LEN 4 14150 /* the type of operation requested */ 14151 #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_OP_OFST 4 14152 #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_OP_LEN 4 14153 /* validation challenge */ 14154 #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_CHALLENGE_OFST 8 14155 #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_CHALLENGE_LEN 64 14156 14157 /* MC_CMD_LICENSED_APP_OP_VALIDATE_OUT msgresponse */ 14158 #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_LEN 68 14159 /* feature expiry (time_t) */ 14160 #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_EXPIRY_OFST 0 14161 #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_EXPIRY_LEN 4 14162 /* validation response */ 14163 #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_RESPONSE_OFST 4 14164 #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_RESPONSE_LEN 64 14165 14166 /* MC_CMD_LICENSED_APP_OP_MASK_IN msgrequest */ 14167 #define MC_CMD_LICENSED_APP_OP_MASK_IN_LEN 12 14168 /* application ID */ 14169 #define MC_CMD_LICENSED_APP_OP_MASK_IN_APP_ID_OFST 0 14170 #define MC_CMD_LICENSED_APP_OP_MASK_IN_APP_ID_LEN 4 14171 /* the type of operation requested */ 14172 #define MC_CMD_LICENSED_APP_OP_MASK_IN_OP_OFST 4 14173 #define MC_CMD_LICENSED_APP_OP_MASK_IN_OP_LEN 4 14174 /* flag */ 14175 #define MC_CMD_LICENSED_APP_OP_MASK_IN_FLAG_OFST 8 14176 #define MC_CMD_LICENSED_APP_OP_MASK_IN_FLAG_LEN 4 14177 14178 /* MC_CMD_LICENSED_APP_OP_MASK_OUT msgresponse */ 14179 #define MC_CMD_LICENSED_APP_OP_MASK_OUT_LEN 0 14180 14181 /***********************************/ 14182 /* MC_CMD_LICENSED_V3_VALIDATE_APP 14183 * Perform validation for an individual licensed application - V3 licensing 14184 * (Medford) 14185 */ 14186 #define MC_CMD_LICENSED_V3_VALIDATE_APP 0xd4 14187 #undef MC_CMD_0xd4_PRIVILEGE_CTG 14188 14189 #define MC_CMD_0xd4_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14190 14191 /* MC_CMD_LICENSED_V3_VALIDATE_APP_IN msgrequest */ 14192 #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_LEN 56 14193 /* challenge for validation (384 bits) */ 14194 #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_CHALLENGE_OFST 0 14195 #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_CHALLENGE_LEN 48 14196 /* application ID expressed as a single bit mask */ 14197 #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_OFST 48 14198 #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LEN 8 14199 #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LO_OFST 48 14200 #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_HI_OFST 52 14201 14202 /* MC_CMD_LICENSED_V3_VALIDATE_APP_OUT msgresponse */ 14203 #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_LEN 116 14204 /* validation response to challenge in the form of ECDSA signature consisting 14205 * of two 384-bit integers, r and s, in big-endian order. The signature signs a 14206 * SHA-384 digest of a message constructed from the concatenation of the input 14207 * message and the remaining fields of this output message, e.g. challenge[48 14208 * bytes] ... expiry_time[4 bytes] ... 14209 */ 14210 #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_RESPONSE_OFST 0 14211 #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_RESPONSE_LEN 96 14212 /* application expiry time */ 14213 #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_TIME_OFST 96 14214 #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_TIME_LEN 4 14215 /* application expiry units */ 14216 #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNITS_OFST 100 14217 #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNITS_LEN 4 14218 /* enum: expiry units are accounting units */ 14219 #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNIT_ACC 0x0 14220 /* enum: expiry units are calendar days */ 14221 #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNIT_DAYS 0x1 14222 /* base MAC address of the NIC stored in NVRAM (note that this is a constant 14223 * value for a given NIC regardless which function is calling, effectively this 14224 * is PF0 base MAC address) 14225 */ 14226 #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_BASE_MACADDR_OFST 104 14227 #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_BASE_MACADDR_LEN 6 14228 /* MAC address of v-adaptor associated with the client. If no such v-adapator 14229 * exists, then the field is filled with 0xFF. 14230 */ 14231 #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_VADAPTOR_MACADDR_OFST 110 14232 #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_VADAPTOR_MACADDR_LEN 6 14233 14234 /***********************************/ 14235 /* MC_CMD_LICENSED_V3_MASK_FEATURES 14236 * Mask features - V3 licensing (Medford) 14237 */ 14238 #define MC_CMD_LICENSED_V3_MASK_FEATURES 0xd5 14239 #undef MC_CMD_0xd5_PRIVILEGE_CTG 14240 14241 #define MC_CMD_0xd5_PRIVILEGE_CTG SRIOV_CTG_ADMIN 14242 14243 /* MC_CMD_LICENSED_V3_MASK_FEATURES_IN msgrequest */ 14244 #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_LEN 12 14245 /* mask to be applied to features to be changed */ 14246 #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_OFST 0 14247 #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LEN 8 14248 #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LO_OFST 0 14249 #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_HI_OFST 4 14250 /* whether to turn on or turn off the masked features */ 14251 #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_FLAG_OFST 8 14252 #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_FLAG_LEN 4 14253 /* enum: turn the features off */ 14254 #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_OFF 0x0 14255 /* enum: turn the features back on */ 14256 #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_ON 0x1 14257 14258 /* MC_CMD_LICENSED_V3_MASK_FEATURES_OUT msgresponse */ 14259 #define MC_CMD_LICENSED_V3_MASK_FEATURES_OUT_LEN 0 14260 14261 /***********************************/ 14262 /* MC_CMD_LICENSING_V3_TEMPORARY 14263 * Perform operations to support installation of a single temporary license in 14264 * the adapter, in addition to those found in the licensing partition. See 14265 * SF-116124-SW for an overview of how this could be used. The license is 14266 * stored in MC persistent data and so will survive a MC reboot, but will be 14267 * erased when the adapter is power cycled 14268 */ 14269 #define MC_CMD_LICENSING_V3_TEMPORARY 0xd6 14270 #undef MC_CMD_0xd6_PRIVILEGE_CTG 14271 14272 #define MC_CMD_0xd6_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 14273 14274 /* MC_CMD_LICENSING_V3_TEMPORARY_IN msgrequest */ 14275 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_LEN 4 14276 /* operation code */ 14277 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_OP_OFST 0 14278 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_OP_LEN 4 14279 /* enum: install a new license, overwriting any existing temporary license. 14280 * This is an asynchronous operation owing to the time taken to validate an 14281 * ECDSA license 14282 */ 14283 #define MC_CMD_LICENSING_V3_TEMPORARY_SET 0x0 14284 /* enum: clear the license immediately rather than waiting for the next power 14285 * cycle 14286 */ 14287 #define MC_CMD_LICENSING_V3_TEMPORARY_CLEAR 0x1 14288 /* enum: get the status of the asynchronous MC_CMD_LICENSING_V3_TEMPORARY_SET 14289 * operation 14290 */ 14291 #define MC_CMD_LICENSING_V3_TEMPORARY_STATUS 0x2 14292 14293 /* MC_CMD_LICENSING_V3_TEMPORARY_IN_SET msgrequest */ 14294 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_LEN 164 14295 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_OP_OFST 0 14296 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_OP_LEN 4 14297 /* ECDSA license and signature */ 14298 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_LICENSE_OFST 4 14299 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_LICENSE_LEN 160 14300 14301 /* MC_CMD_LICENSING_V3_TEMPORARY_IN_CLEAR msgrequest */ 14302 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_CLEAR_LEN 4 14303 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_CLEAR_OP_OFST 0 14304 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_CLEAR_OP_LEN 4 14305 14306 /* MC_CMD_LICENSING_V3_TEMPORARY_IN_STATUS msgrequest */ 14307 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_STATUS_LEN 4 14308 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_STATUS_OP_OFST 0 14309 #define MC_CMD_LICENSING_V3_TEMPORARY_IN_STATUS_OP_LEN 4 14310 14311 /* MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS msgresponse */ 14312 #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LEN 12 14313 /* status code */ 14314 #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_STATUS_OFST 0 14315 #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_STATUS_LEN 4 14316 /* enum: finished validating and installing license */ 14317 #define MC_CMD_LICENSING_V3_TEMPORARY_STATUS_OK 0x0 14318 /* enum: license validation and installation in progress */ 14319 #define MC_CMD_LICENSING_V3_TEMPORARY_STATUS_IN_PROGRESS 0x1 14320 /* enum: licensing error. More specific error messages are not provided to 14321 * avoid exposing details of the licensing system to the client 14322 */ 14323 #define MC_CMD_LICENSING_V3_TEMPORARY_STATUS_ERROR 0x2 14324 /* bitmask of licensed features */ 14325 #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_OFST 4 14326 #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_LEN 8 14327 #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_LO_OFST 4 14328 #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_HI_OFST 8 14329 14330 /***********************************/ 14331 /* MC_CMD_SET_PORT_SNIFF_CONFIG 14332 * Configure RX port sniffing for the physical port associated with the calling 14333 * function. Only a privileged function may change the port sniffing 14334 * configuration. A copy of all traffic delivered to the host (non-promiscuous 14335 * mode) or all traffic arriving at the port (promiscuous mode) may be 14336 * delivered to a specific queue, or a set of queues with RSS. 14337 */ 14338 #define MC_CMD_SET_PORT_SNIFF_CONFIG 0xf7 14339 #undef MC_CMD_0xf7_PRIVILEGE_CTG 14340 14341 #define MC_CMD_0xf7_PRIVILEGE_CTG SRIOV_CTG_ADMIN 14342 14343 /* MC_CMD_SET_PORT_SNIFF_CONFIG_IN msgrequest */ 14344 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_LEN 16 14345 /* configuration flags */ 14346 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_FLAGS_OFST 0 14347 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_FLAGS_LEN 4 14348 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_LBN 0 14349 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_WIDTH 1 14350 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_LBN 1 14351 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_WIDTH 1 14352 /* receive queue handle (for RSS mode, this is the base queue) */ 14353 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_QUEUE_OFST 4 14354 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_QUEUE_LEN 4 14355 /* receive mode */ 14356 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_OFST 8 14357 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_LEN 4 14358 /* enum: receive to just the specified queue */ 14359 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_SIMPLE 0x0 14360 /* enum: receive to multiple queues using RSS context */ 14361 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_RSS 0x1 14362 /* RSS context (for RX_MODE_RSS) as returned by MC_CMD_RSS_CONTEXT_ALLOC. Note 14363 * that these handles should be considered opaque to the host, although a value 14364 * of 0xFFFFFFFF is guaranteed never to be a valid handle. 14365 */ 14366 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_OFST 12 14367 #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_LEN 4 14368 14369 /* MC_CMD_SET_PORT_SNIFF_CONFIG_OUT msgresponse */ 14370 #define MC_CMD_SET_PORT_SNIFF_CONFIG_OUT_LEN 0 14371 14372 /***********************************/ 14373 /* MC_CMD_GET_PORT_SNIFF_CONFIG 14374 * Obtain the current RX port sniffing configuration for the physical port 14375 * associated with the calling function. Only a privileged function may read 14376 * the configuration. 14377 */ 14378 #define MC_CMD_GET_PORT_SNIFF_CONFIG 0xf8 14379 #undef MC_CMD_0xf8_PRIVILEGE_CTG 14380 14381 #define MC_CMD_0xf8_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14382 14383 /* MC_CMD_GET_PORT_SNIFF_CONFIG_IN msgrequest */ 14384 #define MC_CMD_GET_PORT_SNIFF_CONFIG_IN_LEN 0 14385 14386 /* MC_CMD_GET_PORT_SNIFF_CONFIG_OUT msgresponse */ 14387 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_LEN 16 14388 /* configuration flags */ 14389 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_FLAGS_OFST 0 14390 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_FLAGS_LEN 4 14391 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_LBN 0 14392 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_WIDTH 1 14393 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_LBN 1 14394 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_WIDTH 1 14395 /* receiving queue handle (for RSS mode, this is the base queue) */ 14396 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_OFST 4 14397 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_LEN 4 14398 /* receive mode */ 14399 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_OFST 8 14400 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_LEN 4 14401 /* enum: receiving to just the specified queue */ 14402 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_SIMPLE 0x0 14403 /* enum: receiving to multiple queues using RSS context */ 14404 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_RSS 0x1 14405 /* RSS context (for RX_MODE_RSS) */ 14406 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_OFST 12 14407 #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_LEN 4 14408 14409 /***********************************/ 14410 /* MC_CMD_SET_PARSER_DISP_CONFIG 14411 * Change configuration related to the parser-dispatcher subsystem. 14412 */ 14413 #define MC_CMD_SET_PARSER_DISP_CONFIG 0xf9 14414 #undef MC_CMD_0xf9_PRIVILEGE_CTG 14415 14416 #define MC_CMD_0xf9_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14417 14418 /* MC_CMD_SET_PARSER_DISP_CONFIG_IN msgrequest */ 14419 #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LENMIN 12 14420 #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LENMAX 252 14421 #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LEN(num) (8+4*(num)) 14422 /* the type of configuration setting to change */ 14423 #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_TYPE_OFST 0 14424 #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_TYPE_LEN 4 14425 /* enum: Per-TXQ enable for multicast UDP destination lookup for possible 14426 * internal loopback. (ENTITY is a queue handle, VALUE is a single boolean.) 14427 */ 14428 #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_TXQ_MCAST_UDP_DST_LOOKUP_EN 0x0 14429 /* enum: Per-v-adaptor enable for suppression of self-transmissions on the 14430 * internal loopback path. (ENTITY is an EVB_PORT_ID, VALUE is a single 14431 * boolean.) 14432 */ 14433 #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VADAPTOR_SUPPRESS_SELF_TX 0x1 14434 /* handle for the entity to update: queue handle, EVB port ID, etc. depending 14435 * on the type of configuration setting being changed 14436 */ 14437 #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_ENTITY_OFST 4 14438 #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_ENTITY_LEN 4 14439 /* new value: the details depend on the type of configuration setting being 14440 * changed 14441 */ 14442 #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_OFST 8 14443 #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_LEN 4 14444 #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_MINNUM 1 14445 #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_MAXNUM 61 14446 14447 /* MC_CMD_SET_PARSER_DISP_CONFIG_OUT msgresponse */ 14448 #define MC_CMD_SET_PARSER_DISP_CONFIG_OUT_LEN 0 14449 14450 /***********************************/ 14451 /* MC_CMD_GET_PARSER_DISP_CONFIG 14452 * Read configuration related to the parser-dispatcher subsystem. 14453 */ 14454 #define MC_CMD_GET_PARSER_DISP_CONFIG 0xfa 14455 #undef MC_CMD_0xfa_PRIVILEGE_CTG 14456 14457 #define MC_CMD_0xfa_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14458 14459 /* MC_CMD_GET_PARSER_DISP_CONFIG_IN msgrequest */ 14460 #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_LEN 8 14461 /* the type of configuration setting to read */ 14462 #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_TYPE_OFST 0 14463 #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_TYPE_LEN 4 14464 /* Enum values, see field(s): */ 14465 /* MC_CMD_SET_PARSER_DISP_CONFIG/MC_CMD_SET_PARSER_DISP_CONFIG_IN/TYPE */ 14466 /* handle for the entity to query: queue handle, EVB port ID, etc. depending on 14467 * the type of configuration setting being read 14468 */ 14469 #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_ENTITY_OFST 4 14470 #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_ENTITY_LEN 4 14471 14472 /* MC_CMD_GET_PARSER_DISP_CONFIG_OUT msgresponse */ 14473 #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LENMIN 4 14474 #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LENMAX 252 14475 #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LEN(num) (0+4*(num)) 14476 /* current value: the details depend on the type of configuration setting being 14477 * read 14478 */ 14479 #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_OFST 0 14480 #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_LEN 4 14481 #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_MINNUM 1 14482 #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_MAXNUM 63 14483 14484 /***********************************/ 14485 /* MC_CMD_SET_TX_PORT_SNIFF_CONFIG 14486 * Configure TX port sniffing for the physical port associated with the calling 14487 * function. Only a privileged function may change the port sniffing 14488 * configuration. A copy of all traffic transmitted through the port may be 14489 * delivered to a specific queue, or a set of queues with RSS. Note that these 14490 * packets are delivered with transmit timestamps in the packet prefix, not 14491 * receive timestamps, so it is likely that the queue(s) will need to be 14492 * dedicated as TX sniff receivers. 14493 */ 14494 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG 0xfb 14495 #undef MC_CMD_0xfb_PRIVILEGE_CTG 14496 14497 #define MC_CMD_0xfb_PRIVILEGE_CTG SRIOV_CTG_ADMIN 14498 14499 /* MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN msgrequest */ 14500 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_LEN 16 14501 /* configuration flags */ 14502 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_FLAGS_OFST 0 14503 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_FLAGS_LEN 4 14504 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_ENABLE_LBN 0 14505 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_ENABLE_WIDTH 1 14506 /* receive queue handle (for RSS mode, this is the base queue) */ 14507 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_QUEUE_OFST 4 14508 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_QUEUE_LEN 4 14509 /* receive mode */ 14510 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_OFST 8 14511 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_LEN 4 14512 /* enum: receive to just the specified queue */ 14513 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_SIMPLE 0x0 14514 /* enum: receive to multiple queues using RSS context */ 14515 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_RSS 0x1 14516 /* RSS context (for RX_MODE_RSS) as returned by MC_CMD_RSS_CONTEXT_ALLOC. Note 14517 * that these handles should be considered opaque to the host, although a value 14518 * of 0xFFFFFFFF is guaranteed never to be a valid handle. 14519 */ 14520 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_OFST 12 14521 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_LEN 4 14522 14523 /* MC_CMD_SET_TX_PORT_SNIFF_CONFIG_OUT msgresponse */ 14524 #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_OUT_LEN 0 14525 14526 /***********************************/ 14527 /* MC_CMD_GET_TX_PORT_SNIFF_CONFIG 14528 * Obtain the current TX port sniffing configuration for the physical port 14529 * associated with the calling function. Only a privileged function may read 14530 * the configuration. 14531 */ 14532 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG 0xfc 14533 #undef MC_CMD_0xfc_PRIVILEGE_CTG 14534 14535 #define MC_CMD_0xfc_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14536 14537 /* MC_CMD_GET_TX_PORT_SNIFF_CONFIG_IN msgrequest */ 14538 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_IN_LEN 0 14539 14540 /* MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT msgresponse */ 14541 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_LEN 16 14542 /* configuration flags */ 14543 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_FLAGS_OFST 0 14544 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_FLAGS_LEN 4 14545 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_ENABLE_LBN 0 14546 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_ENABLE_WIDTH 1 14547 /* receiving queue handle (for RSS mode, this is the base queue) */ 14548 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_OFST 4 14549 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_LEN 4 14550 /* receive mode */ 14551 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_OFST 8 14552 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_LEN 4 14553 /* enum: receiving to just the specified queue */ 14554 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_SIMPLE 0x0 14555 /* enum: receiving to multiple queues using RSS context */ 14556 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_RSS 0x1 14557 /* RSS context (for RX_MODE_RSS) */ 14558 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_OFST 12 14559 #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_LEN 4 14560 14561 /***********************************/ 14562 /* MC_CMD_RMON_STATS_RX_ERRORS 14563 * Per queue rx error stats. 14564 */ 14565 #define MC_CMD_RMON_STATS_RX_ERRORS 0xfe 14566 #undef MC_CMD_0xfe_PRIVILEGE_CTG 14567 14568 #define MC_CMD_0xfe_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14569 14570 /* MC_CMD_RMON_STATS_RX_ERRORS_IN msgrequest */ 14571 #define MC_CMD_RMON_STATS_RX_ERRORS_IN_LEN 8 14572 /* The rx queue to get stats for. */ 14573 #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RX_QUEUE_OFST 0 14574 #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RX_QUEUE_LEN 4 14575 #define MC_CMD_RMON_STATS_RX_ERRORS_IN_FLAGS_OFST 4 14576 #define MC_CMD_RMON_STATS_RX_ERRORS_IN_FLAGS_LEN 4 14577 #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RST_LBN 0 14578 #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RST_WIDTH 1 14579 14580 /* MC_CMD_RMON_STATS_RX_ERRORS_OUT msgresponse */ 14581 #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_LEN 16 14582 #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_CRC_ERRORS_OFST 0 14583 #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_CRC_ERRORS_LEN 4 14584 #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_TRUNC_ERRORS_OFST 4 14585 #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_TRUNC_ERRORS_LEN 4 14586 #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_NO_DESC_DROPS_OFST 8 14587 #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_NO_DESC_DROPS_LEN 4 14588 #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_ABORT_OFST 12 14589 #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_ABORT_LEN 4 14590 14591 /***********************************/ 14592 /* MC_CMD_GET_PCIE_RESOURCE_INFO 14593 * Find out about available PCIE resources 14594 */ 14595 #define MC_CMD_GET_PCIE_RESOURCE_INFO 0xfd 14596 #undef MC_CMD_0xfd_PRIVILEGE_CTG 14597 14598 #define MC_CMD_0xfd_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14599 14600 /* MC_CMD_GET_PCIE_RESOURCE_INFO_IN msgrequest */ 14601 #define MC_CMD_GET_PCIE_RESOURCE_INFO_IN_LEN 0 14602 14603 /* MC_CMD_GET_PCIE_RESOURCE_INFO_OUT msgresponse */ 14604 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_LEN 28 14605 /* The maximum number of PFs the device can expose */ 14606 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PFS_OFST 0 14607 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PFS_LEN 4 14608 /* The maximum number of VFs the device can expose in total */ 14609 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VFS_OFST 4 14610 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VFS_LEN 4 14611 /* The maximum number of MSI-X vectors the device can provide in total */ 14612 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VECTORS_OFST 8 14613 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VECTORS_LEN 4 14614 /* the number of MSI-X vectors the device will allocate by default to each PF 14615 */ 14616 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_PF_VECTORS_OFST 12 14617 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_PF_VECTORS_LEN 4 14618 /* the number of MSI-X vectors the device will allocate by default to each VF 14619 */ 14620 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_VF_VECTORS_OFST 16 14621 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_VF_VECTORS_LEN 4 14622 /* the maximum number of MSI-X vectors the device can allocate to any one PF */ 14623 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PF_VECTORS_OFST 20 14624 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PF_VECTORS_LEN 4 14625 /* the maximum number of MSI-X vectors the device can allocate to any one VF */ 14626 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VF_VECTORS_OFST 24 14627 #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VF_VECTORS_LEN 4 14628 14629 /***********************************/ 14630 /* MC_CMD_GET_PORT_MODES 14631 * Find out about available port modes 14632 */ 14633 #define MC_CMD_GET_PORT_MODES 0xff 14634 #undef MC_CMD_0xff_PRIVILEGE_CTG 14635 14636 #define MC_CMD_0xff_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14637 14638 /* MC_CMD_GET_PORT_MODES_IN msgrequest */ 14639 #define MC_CMD_GET_PORT_MODES_IN_LEN 0 14640 14641 /* MC_CMD_GET_PORT_MODES_OUT msgresponse */ 14642 #define MC_CMD_GET_PORT_MODES_OUT_LEN 12 14643 /* Bitmask of port modes available on the board (indexed by TLV_PORT_MODE_*) */ 14644 #define MC_CMD_GET_PORT_MODES_OUT_MODES_OFST 0 14645 #define MC_CMD_GET_PORT_MODES_OUT_MODES_LEN 4 14646 /* Default (canonical) board mode */ 14647 #define MC_CMD_GET_PORT_MODES_OUT_DEFAULT_MODE_OFST 4 14648 #define MC_CMD_GET_PORT_MODES_OUT_DEFAULT_MODE_LEN 4 14649 /* Current board mode */ 14650 #define MC_CMD_GET_PORT_MODES_OUT_CURRENT_MODE_OFST 8 14651 #define MC_CMD_GET_PORT_MODES_OUT_CURRENT_MODE_LEN 4 14652 14653 /***********************************/ 14654 /* MC_CMD_READ_ATB 14655 * Sample voltages on the ATB 14656 */ 14657 #define MC_CMD_READ_ATB 0x100 14658 #undef MC_CMD_0x100_PRIVILEGE_CTG 14659 14660 #define MC_CMD_0x100_PRIVILEGE_CTG SRIOV_CTG_INSECURE 14661 14662 /* MC_CMD_READ_ATB_IN msgrequest */ 14663 #define MC_CMD_READ_ATB_IN_LEN 16 14664 #define MC_CMD_READ_ATB_IN_SIGNAL_BUS_OFST 0 14665 #define MC_CMD_READ_ATB_IN_SIGNAL_BUS_LEN 4 14666 #define MC_CMD_READ_ATB_IN_BUS_CCOM 0x0 /* enum */ 14667 #define MC_CMD_READ_ATB_IN_BUS_CKR 0x1 /* enum */ 14668 #define MC_CMD_READ_ATB_IN_BUS_CPCIE 0x8 /* enum */ 14669 #define MC_CMD_READ_ATB_IN_SIGNAL_EN_BITNO_OFST 4 14670 #define MC_CMD_READ_ATB_IN_SIGNAL_EN_BITNO_LEN 4 14671 #define MC_CMD_READ_ATB_IN_SIGNAL_SEL_OFST 8 14672 #define MC_CMD_READ_ATB_IN_SIGNAL_SEL_LEN 4 14673 #define MC_CMD_READ_ATB_IN_SETTLING_TIME_US_OFST 12 14674 #define MC_CMD_READ_ATB_IN_SETTLING_TIME_US_LEN 4 14675 14676 /* MC_CMD_READ_ATB_OUT msgresponse */ 14677 #define MC_CMD_READ_ATB_OUT_LEN 4 14678 #define MC_CMD_READ_ATB_OUT_SAMPLE_MV_OFST 0 14679 #define MC_CMD_READ_ATB_OUT_SAMPLE_MV_LEN 4 14680 14681 /***********************************/ 14682 /* MC_CMD_GET_WORKAROUNDS 14683 * Read the list of all implemented and all currently enabled workarounds. The 14684 * enums here must correspond with those in MC_CMD_WORKAROUND. 14685 */ 14686 #define MC_CMD_GET_WORKAROUNDS 0x59 14687 #undef MC_CMD_0x59_PRIVILEGE_CTG 14688 14689 #define MC_CMD_0x59_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14690 14691 /* MC_CMD_GET_WORKAROUNDS_OUT msgresponse */ 14692 #define MC_CMD_GET_WORKAROUNDS_OUT_LEN 8 14693 /* Each workaround is represented by a single bit according to the enums below. 14694 */ 14695 #define MC_CMD_GET_WORKAROUNDS_OUT_IMPLEMENTED_OFST 0 14696 #define MC_CMD_GET_WORKAROUNDS_OUT_IMPLEMENTED_LEN 4 14697 #define MC_CMD_GET_WORKAROUNDS_OUT_ENABLED_OFST 4 14698 #define MC_CMD_GET_WORKAROUNDS_OUT_ENABLED_LEN 4 14699 /* enum: Bug 17230 work around. */ 14700 #define MC_CMD_GET_WORKAROUNDS_OUT_BUG17230 0x2 14701 /* enum: Bug 35388 work around (unsafe EVQ writes). */ 14702 #define MC_CMD_GET_WORKAROUNDS_OUT_BUG35388 0x4 14703 /* enum: Bug35017 workaround (A64 tables must be identity map) */ 14704 #define MC_CMD_GET_WORKAROUNDS_OUT_BUG35017 0x8 14705 /* enum: Bug 41750 present (MC_CMD_TRIGGER_INTERRUPT won't work) */ 14706 #define MC_CMD_GET_WORKAROUNDS_OUT_BUG41750 0x10 14707 /* enum: Bug 42008 present (Interrupts can overtake associated events). Caution 14708 * - before adding code that queries this workaround, remember that there's 14709 * released Monza firmware that doesn't understand MC_CMD_WORKAROUND_BUG42008, 14710 * and will hence (incorrectly) report that the bug doesn't exist. 14711 */ 14712 #define MC_CMD_GET_WORKAROUNDS_OUT_BUG42008 0x20 14713 /* enum: Bug 26807 features present in firmware (multicast filter chaining) */ 14714 #define MC_CMD_GET_WORKAROUNDS_OUT_BUG26807 0x40 14715 /* enum: Bug 61265 work around (broken EVQ TMR writes). */ 14716 #define MC_CMD_GET_WORKAROUNDS_OUT_BUG61265 0x80 14717 14718 /***********************************/ 14719 /* MC_CMD_PRIVILEGE_MASK 14720 * Read/set privileges of an arbitrary PCIe function 14721 */ 14722 #define MC_CMD_PRIVILEGE_MASK 0x5a 14723 #undef MC_CMD_0x5a_PRIVILEGE_CTG 14724 14725 #define MC_CMD_0x5a_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14726 14727 /* MC_CMD_PRIVILEGE_MASK_IN msgrequest */ 14728 #define MC_CMD_PRIVILEGE_MASK_IN_LEN 8 14729 /* The target function to have its mask read or set e.g. PF 0 = 0xFFFF0000, VF 14730 * 1,3 = 0x00030001 14731 */ 14732 #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_OFST 0 14733 #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_LEN 4 14734 #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_PF_LBN 0 14735 #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_PF_WIDTH 16 14736 #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_VF_LBN 16 14737 #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_VF_WIDTH 16 14738 #define MC_CMD_PRIVILEGE_MASK_IN_VF_NULL 0xffff /* enum */ 14739 /* New privilege mask to be set. The mask will only be changed if the MSB is 14740 * set to 1. 14741 */ 14742 #define MC_CMD_PRIVILEGE_MASK_IN_NEW_MASK_OFST 4 14743 #define MC_CMD_PRIVILEGE_MASK_IN_NEW_MASK_LEN 4 14744 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ADMIN 0x1 /* enum */ 14745 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_LINK 0x2 /* enum */ 14746 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ONLOAD 0x4 /* enum */ 14747 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_PTP 0x8 /* enum */ 14748 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_INSECURE_FILTERS 0x10 /* enum */ 14749 /* enum: Deprecated. Equivalent to MAC_SPOOFING_TX combined with CHANGE_MAC. */ 14750 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MAC_SPOOFING 0x20 14751 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_UNICAST 0x40 /* enum */ 14752 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MULTICAST 0x80 /* enum */ 14753 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_BROADCAST 0x100 /* enum */ 14754 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ALL_MULTICAST 0x200 /* enum */ 14755 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_PROMISCUOUS 0x400 /* enum */ 14756 /* enum: Allows to set the TX packets' source MAC address to any arbitrary MAC 14757 * adress. 14758 */ 14759 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MAC_SPOOFING_TX 0x800 14760 /* enum: Privilege that allows a Function to change the MAC address configured 14761 * in its associated vAdapter/vPort. 14762 */ 14763 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_CHANGE_MAC 0x1000 14764 /* enum: Privilege that allows a Function to install filters that specify VLANs 14765 * that are not in the permit list for the associated vPort. This privilege is 14766 * primarily to support ESX where vPorts are created that restrict traffic to 14767 * only a set of permitted VLANs. See the vPort flag FLAG_VLAN_RESTRICT. 14768 */ 14769 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_UNRESTRICTED_VLAN 0x2000 14770 /* enum: Privilege for insecure commands. Commands that belong to this group 14771 * are not permitted on secure adapters regardless of the privilege mask. 14772 */ 14773 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_INSECURE 0x4000 14774 /* enum: Trusted Server Adapter (TSA) / ServerLock. Privilege for 14775 * administrator-level operations that are not allowed from the local host once 14776 * an adapter has Bound to a remote ServerLock Controller (see doxbox 14777 * SF-117064-DG for background). 14778 */ 14779 #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ADMIN_TSA_UNBOUND 0x8000 14780 /* enum: Set this bit to indicate that a new privilege mask is to be set, 14781 * otherwise the command will only read the existing mask. 14782 */ 14783 #define MC_CMD_PRIVILEGE_MASK_IN_DO_CHANGE 0x80000000 14784 14785 /* MC_CMD_PRIVILEGE_MASK_OUT msgresponse */ 14786 #define MC_CMD_PRIVILEGE_MASK_OUT_LEN 4 14787 /* For an admin function, always all the privileges are reported. */ 14788 #define MC_CMD_PRIVILEGE_MASK_OUT_OLD_MASK_OFST 0 14789 #define MC_CMD_PRIVILEGE_MASK_OUT_OLD_MASK_LEN 4 14790 14791 /***********************************/ 14792 /* MC_CMD_LINK_STATE_MODE 14793 * Read/set link state mode of a VF 14794 */ 14795 #define MC_CMD_LINK_STATE_MODE 0x5c 14796 #undef MC_CMD_0x5c_PRIVILEGE_CTG 14797 14798 #define MC_CMD_0x5c_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14799 14800 /* MC_CMD_LINK_STATE_MODE_IN msgrequest */ 14801 #define MC_CMD_LINK_STATE_MODE_IN_LEN 8 14802 /* The target function to have its link state mode read or set, must be a VF 14803 * e.g. VF 1,3 = 0x00030001 14804 */ 14805 #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_OFST 0 14806 #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_LEN 4 14807 #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_PF_LBN 0 14808 #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_PF_WIDTH 16 14809 #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_VF_LBN 16 14810 #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_VF_WIDTH 16 14811 /* New link state mode to be set */ 14812 #define MC_CMD_LINK_STATE_MODE_IN_NEW_MODE_OFST 4 14813 #define MC_CMD_LINK_STATE_MODE_IN_NEW_MODE_LEN 4 14814 #define MC_CMD_LINK_STATE_MODE_IN_LINK_STATE_AUTO 0x0 /* enum */ 14815 #define MC_CMD_LINK_STATE_MODE_IN_LINK_STATE_UP 0x1 /* enum */ 14816 #define MC_CMD_LINK_STATE_MODE_IN_LINK_STATE_DOWN 0x2 /* enum */ 14817 /* enum: Use this value to just read the existing setting without modifying it. 14818 */ 14819 #define MC_CMD_LINK_STATE_MODE_IN_DO_NOT_CHANGE 0xffffffff 14820 14821 /* MC_CMD_LINK_STATE_MODE_OUT msgresponse */ 14822 #define MC_CMD_LINK_STATE_MODE_OUT_LEN 4 14823 #define MC_CMD_LINK_STATE_MODE_OUT_OLD_MODE_OFST 0 14824 #define MC_CMD_LINK_STATE_MODE_OUT_OLD_MODE_LEN 4 14825 14826 /***********************************/ 14827 /* MC_CMD_GET_SNAPSHOT_LENGTH 14828 * Obtain the current range of allowable values for the SNAPSHOT_LENGTH 14829 * parameter to MC_CMD_INIT_RXQ. 14830 */ 14831 #define MC_CMD_GET_SNAPSHOT_LENGTH 0x101 14832 #undef MC_CMD_0x101_PRIVILEGE_CTG 14833 14834 #define MC_CMD_0x101_PRIVILEGE_CTG SRIOV_CTG_GENERAL 14835 14836 /* MC_CMD_GET_SNAPSHOT_LENGTH_IN msgrequest */ 14837 #define MC_CMD_GET_SNAPSHOT_LENGTH_IN_LEN 0 14838 14839 /* MC_CMD_GET_SNAPSHOT_LENGTH_OUT msgresponse */ 14840 #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_LEN 8 14841 /* Minimum acceptable snapshot length. */ 14842 #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MIN_OFST 0 14843 #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MIN_LEN 4 14844 /* Maximum acceptable snapshot length. */ 14845 #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MAX_OFST 4 14846 #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MAX_LEN 4 14847 14848 /***********************************/ 14849 /* MC_CMD_FUSE_DIAGS 14850 * Additional fuse diagnostics 14851 */ 14852 #define MC_CMD_FUSE_DIAGS 0x102 14853 #undef MC_CMD_0x102_PRIVILEGE_CTG 14854 14855 #define MC_CMD_0x102_PRIVILEGE_CTG SRIOV_CTG_INSECURE 14856 14857 /* MC_CMD_FUSE_DIAGS_IN msgrequest */ 14858 #define MC_CMD_FUSE_DIAGS_IN_LEN 0 14859 14860 /* MC_CMD_FUSE_DIAGS_OUT msgresponse */ 14861 #define MC_CMD_FUSE_DIAGS_OUT_LEN 48 14862 /* Total number of mismatched bits between pairs in area 0 */ 14863 #define MC_CMD_FUSE_DIAGS_OUT_AREA0_MISMATCH_BITS_OFST 0 14864 #define MC_CMD_FUSE_DIAGS_OUT_AREA0_MISMATCH_BITS_LEN 4 14865 /* Total number of unexpectedly clear (set in B but not A) bits in area 0 */ 14866 #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_A_BAD_BITS_OFST 4 14867 #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_A_BAD_BITS_LEN 4 14868 /* Total number of unexpectedly clear (set in A but not B) bits in area 0 */ 14869 #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_B_BAD_BITS_OFST 8 14870 #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_B_BAD_BITS_LEN 4 14871 /* Checksum of data after logical OR of pairs in area 0 */ 14872 #define MC_CMD_FUSE_DIAGS_OUT_AREA0_CHECKSUM_OFST 12 14873 #define MC_CMD_FUSE_DIAGS_OUT_AREA0_CHECKSUM_LEN 4 14874 /* Total number of mismatched bits between pairs in area 1 */ 14875 #define MC_CMD_FUSE_DIAGS_OUT_AREA1_MISMATCH_BITS_OFST 16 14876 #define MC_CMD_FUSE_DIAGS_OUT_AREA1_MISMATCH_BITS_LEN 4 14877 /* Total number of unexpectedly clear (set in B but not A) bits in area 1 */ 14878 #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_A_BAD_BITS_OFST 20 14879 #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_A_BAD_BITS_LEN 4 14880 /* Total number of unexpectedly clear (set in A but not B) bits in area 1 */ 14881 #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_B_BAD_BITS_OFST 24 14882 #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_B_BAD_BITS_LEN 4 14883 /* Checksum of data after logical OR of pairs in area 1 */ 14884 #define MC_CMD_FUSE_DIAGS_OUT_AREA1_CHECKSUM_OFST 28 14885 #define MC_CMD_FUSE_DIAGS_OUT_AREA1_CHECKSUM_LEN 4 14886 /* Total number of mismatched bits between pairs in area 2 */ 14887 #define MC_CMD_FUSE_DIAGS_OUT_AREA2_MISMATCH_BITS_OFST 32 14888 #define MC_CMD_FUSE_DIAGS_OUT_AREA2_MISMATCH_BITS_LEN 4 14889 /* Total number of unexpectedly clear (set in B but not A) bits in area 2 */ 14890 #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_A_BAD_BITS_OFST 36 14891 #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_A_BAD_BITS_LEN 4 14892 /* Total number of unexpectedly clear (set in A but not B) bits in area 2 */ 14893 #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_B_BAD_BITS_OFST 40 14894 #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_B_BAD_BITS_LEN 4 14895 /* Checksum of data after logical OR of pairs in area 2 */ 14896 #define MC_CMD_FUSE_DIAGS_OUT_AREA2_CHECKSUM_OFST 44 14897 #define MC_CMD_FUSE_DIAGS_OUT_AREA2_CHECKSUM_LEN 4 14898 14899 /***********************************/ 14900 /* MC_CMD_PRIVILEGE_MODIFY 14901 * Modify the privileges of a set of PCIe functions. Note that this operation 14902 * only effects non-admin functions unless the admin privilege itself is 14903 * included in one of the masks provided. 14904 */ 14905 #define MC_CMD_PRIVILEGE_MODIFY 0x60 14906 #undef MC_CMD_0x60_PRIVILEGE_CTG 14907 14908 #define MC_CMD_0x60_PRIVILEGE_CTG SRIOV_CTG_ADMIN 14909 14910 /* MC_CMD_PRIVILEGE_MODIFY_IN msgrequest */ 14911 #define MC_CMD_PRIVILEGE_MODIFY_IN_LEN 16 14912 /* The groups of functions to have their privilege masks modified. */ 14913 #define MC_CMD_PRIVILEGE_MODIFY_IN_FN_GROUP_OFST 0 14914 #define MC_CMD_PRIVILEGE_MODIFY_IN_FN_GROUP_LEN 4 14915 #define MC_CMD_PRIVILEGE_MODIFY_IN_NONE 0x0 /* enum */ 14916 #define MC_CMD_PRIVILEGE_MODIFY_IN_ALL 0x1 /* enum */ 14917 #define MC_CMD_PRIVILEGE_MODIFY_IN_PFS_ONLY 0x2 /* enum */ 14918 #define MC_CMD_PRIVILEGE_MODIFY_IN_VFS_ONLY 0x3 /* enum */ 14919 #define MC_CMD_PRIVILEGE_MODIFY_IN_VFS_OF_PF 0x4 /* enum */ 14920 #define MC_CMD_PRIVILEGE_MODIFY_IN_ONE 0x5 /* enum */ 14921 /* For VFS_OF_PF specify the PF, for ONE specify the target function */ 14922 #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_OFST 4 14923 #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_LEN 4 14924 #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_PF_LBN 0 14925 #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_PF_WIDTH 16 14926 #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_VF_LBN 16 14927 #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_VF_WIDTH 16 14928 /* Privileges to be added to the target functions. For privilege definitions 14929 * refer to the command MC_CMD_PRIVILEGE_MASK 14930 */ 14931 #define MC_CMD_PRIVILEGE_MODIFY_IN_ADD_MASK_OFST 8 14932 #define MC_CMD_PRIVILEGE_MODIFY_IN_ADD_MASK_LEN 4 14933 /* Privileges to be removed from the target functions. For privilege 14934 * definitions refer to the command MC_CMD_PRIVILEGE_MASK 14935 */ 14936 #define MC_CMD_PRIVILEGE_MODIFY_IN_REMOVE_MASK_OFST 12 14937 #define MC_CMD_PRIVILEGE_MODIFY_IN_REMOVE_MASK_LEN 4 14938 14939 /* MC_CMD_PRIVILEGE_MODIFY_OUT msgresponse */ 14940 #define MC_CMD_PRIVILEGE_MODIFY_OUT_LEN 0 14941 14942 /***********************************/ 14943 /* MC_CMD_XPM_READ_BYTES 14944 * Read XPM memory 14945 */ 14946 #define MC_CMD_XPM_READ_BYTES 0x103 14947 #undef MC_CMD_0x103_PRIVILEGE_CTG 14948 14949 #define MC_CMD_0x103_PRIVILEGE_CTG SRIOV_CTG_ADMIN 14950 14951 /* MC_CMD_XPM_READ_BYTES_IN msgrequest */ 14952 #define MC_CMD_XPM_READ_BYTES_IN_LEN 8 14953 /* Start address (byte) */ 14954 #define MC_CMD_XPM_READ_BYTES_IN_ADDR_OFST 0 14955 #define MC_CMD_XPM_READ_BYTES_IN_ADDR_LEN 4 14956 /* Count (bytes) */ 14957 #define MC_CMD_XPM_READ_BYTES_IN_COUNT_OFST 4 14958 #define MC_CMD_XPM_READ_BYTES_IN_COUNT_LEN 4 14959 14960 /* MC_CMD_XPM_READ_BYTES_OUT msgresponse */ 14961 #define MC_CMD_XPM_READ_BYTES_OUT_LENMIN 0 14962 #define MC_CMD_XPM_READ_BYTES_OUT_LENMAX 252 14963 #define MC_CMD_XPM_READ_BYTES_OUT_LEN(num) (0+1*(num)) 14964 /* Data */ 14965 #define MC_CMD_XPM_READ_BYTES_OUT_DATA_OFST 0 14966 #define MC_CMD_XPM_READ_BYTES_OUT_DATA_LEN 1 14967 #define MC_CMD_XPM_READ_BYTES_OUT_DATA_MINNUM 0 14968 #define MC_CMD_XPM_READ_BYTES_OUT_DATA_MAXNUM 252 14969 14970 /***********************************/ 14971 /* MC_CMD_XPM_WRITE_BYTES 14972 * Write XPM memory 14973 */ 14974 #define MC_CMD_XPM_WRITE_BYTES 0x104 14975 #undef MC_CMD_0x104_PRIVILEGE_CTG 14976 14977 #define MC_CMD_0x104_PRIVILEGE_CTG SRIOV_CTG_INSECURE 14978 14979 /* MC_CMD_XPM_WRITE_BYTES_IN msgrequest */ 14980 #define MC_CMD_XPM_WRITE_BYTES_IN_LENMIN 8 14981 #define MC_CMD_XPM_WRITE_BYTES_IN_LENMAX 252 14982 #define MC_CMD_XPM_WRITE_BYTES_IN_LEN(num) (8+1*(num)) 14983 /* Start address (byte) */ 14984 #define MC_CMD_XPM_WRITE_BYTES_IN_ADDR_OFST 0 14985 #define MC_CMD_XPM_WRITE_BYTES_IN_ADDR_LEN 4 14986 /* Count (bytes) */ 14987 #define MC_CMD_XPM_WRITE_BYTES_IN_COUNT_OFST 4 14988 #define MC_CMD_XPM_WRITE_BYTES_IN_COUNT_LEN 4 14989 /* Data */ 14990 #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_OFST 8 14991 #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_LEN 1 14992 #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_MINNUM 0 14993 #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_MAXNUM 244 14994 14995 /* MC_CMD_XPM_WRITE_BYTES_OUT msgresponse */ 14996 #define MC_CMD_XPM_WRITE_BYTES_OUT_LEN 0 14997 14998 /***********************************/ 14999 /* MC_CMD_XPM_READ_SECTOR 15000 * Read XPM sector 15001 */ 15002 #define MC_CMD_XPM_READ_SECTOR 0x105 15003 #undef MC_CMD_0x105_PRIVILEGE_CTG 15004 15005 #define MC_CMD_0x105_PRIVILEGE_CTG SRIOV_CTG_INSECURE 15006 15007 /* MC_CMD_XPM_READ_SECTOR_IN msgrequest */ 15008 #define MC_CMD_XPM_READ_SECTOR_IN_LEN 8 15009 /* Sector index */ 15010 #define MC_CMD_XPM_READ_SECTOR_IN_INDEX_OFST 0 15011 #define MC_CMD_XPM_READ_SECTOR_IN_INDEX_LEN 4 15012 /* Sector size */ 15013 #define MC_CMD_XPM_READ_SECTOR_IN_SIZE_OFST 4 15014 #define MC_CMD_XPM_READ_SECTOR_IN_SIZE_LEN 4 15015 15016 /* MC_CMD_XPM_READ_SECTOR_OUT msgresponse */ 15017 #define MC_CMD_XPM_READ_SECTOR_OUT_LENMIN 4 15018 #define MC_CMD_XPM_READ_SECTOR_OUT_LENMAX 36 15019 #define MC_CMD_XPM_READ_SECTOR_OUT_LEN(num) (4+1*(num)) 15020 /* Sector type */ 15021 #define MC_CMD_XPM_READ_SECTOR_OUT_TYPE_OFST 0 15022 #define MC_CMD_XPM_READ_SECTOR_OUT_TYPE_LEN 4 15023 #define MC_CMD_XPM_READ_SECTOR_OUT_BLANK 0x0 /* enum */ 15024 #define MC_CMD_XPM_READ_SECTOR_OUT_CRYPTO_KEY_128 0x1 /* enum */ 15025 #define MC_CMD_XPM_READ_SECTOR_OUT_CRYPTO_KEY_256 0x2 /* enum */ 15026 #define MC_CMD_XPM_READ_SECTOR_OUT_CRYPTO_DATA 0x3 /* enum */ 15027 #define MC_CMD_XPM_READ_SECTOR_OUT_INVALID 0xff /* enum */ 15028 /* Sector data */ 15029 #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_OFST 4 15030 #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_LEN 1 15031 #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_MINNUM 0 15032 #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_MAXNUM 32 15033 15034 /***********************************/ 15035 /* MC_CMD_XPM_WRITE_SECTOR 15036 * Write XPM sector 15037 */ 15038 #define MC_CMD_XPM_WRITE_SECTOR 0x106 15039 #undef MC_CMD_0x106_PRIVILEGE_CTG 15040 15041 #define MC_CMD_0x106_PRIVILEGE_CTG SRIOV_CTG_INSECURE 15042 15043 /* MC_CMD_XPM_WRITE_SECTOR_IN msgrequest */ 15044 #define MC_CMD_XPM_WRITE_SECTOR_IN_LENMIN 12 15045 #define MC_CMD_XPM_WRITE_SECTOR_IN_LENMAX 44 15046 #define MC_CMD_XPM_WRITE_SECTOR_IN_LEN(num) (12+1*(num)) 15047 /* If writing fails due to an uncorrectable error, try up to RETRIES following 15048 * sectors (or until no more space available). If 0, only one write attempt is 15049 * made. Note that uncorrectable errors are unlikely, thanks to XPM self-repair 15050 * mechanism. 15051 */ 15052 #define MC_CMD_XPM_WRITE_SECTOR_IN_RETRIES_OFST 0 15053 #define MC_CMD_XPM_WRITE_SECTOR_IN_RETRIES_LEN 1 15054 #define MC_CMD_XPM_WRITE_SECTOR_IN_RESERVED_OFST 1 15055 #define MC_CMD_XPM_WRITE_SECTOR_IN_RESERVED_LEN 3 15056 /* Sector type */ 15057 #define MC_CMD_XPM_WRITE_SECTOR_IN_TYPE_OFST 4 15058 #define MC_CMD_XPM_WRITE_SECTOR_IN_TYPE_LEN 4 15059 /* Enum values, see field(s): */ 15060 /* MC_CMD_XPM_READ_SECTOR/MC_CMD_XPM_READ_SECTOR_OUT/TYPE */ 15061 /* Sector size */ 15062 #define MC_CMD_XPM_WRITE_SECTOR_IN_SIZE_OFST 8 15063 #define MC_CMD_XPM_WRITE_SECTOR_IN_SIZE_LEN 4 15064 /* Sector data */ 15065 #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_OFST 12 15066 #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_LEN 1 15067 #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_MINNUM 0 15068 #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_MAXNUM 32 15069 15070 /* MC_CMD_XPM_WRITE_SECTOR_OUT msgresponse */ 15071 #define MC_CMD_XPM_WRITE_SECTOR_OUT_LEN 4 15072 /* New sector index */ 15073 #define MC_CMD_XPM_WRITE_SECTOR_OUT_INDEX_OFST 0 15074 #define MC_CMD_XPM_WRITE_SECTOR_OUT_INDEX_LEN 4 15075 15076 /***********************************/ 15077 /* MC_CMD_XPM_INVALIDATE_SECTOR 15078 * Invalidate XPM sector 15079 */ 15080 #define MC_CMD_XPM_INVALIDATE_SECTOR 0x107 15081 #undef MC_CMD_0x107_PRIVILEGE_CTG 15082 15083 #define MC_CMD_0x107_PRIVILEGE_CTG SRIOV_CTG_INSECURE 15084 15085 /* MC_CMD_XPM_INVALIDATE_SECTOR_IN msgrequest */ 15086 #define MC_CMD_XPM_INVALIDATE_SECTOR_IN_LEN 4 15087 /* Sector index */ 15088 #define MC_CMD_XPM_INVALIDATE_SECTOR_IN_INDEX_OFST 0 15089 #define MC_CMD_XPM_INVALIDATE_SECTOR_IN_INDEX_LEN 4 15090 15091 /* MC_CMD_XPM_INVALIDATE_SECTOR_OUT msgresponse */ 15092 #define MC_CMD_XPM_INVALIDATE_SECTOR_OUT_LEN 0 15093 15094 /***********************************/ 15095 /* MC_CMD_XPM_BLANK_CHECK 15096 * Blank-check XPM memory and report bad locations 15097 */ 15098 #define MC_CMD_XPM_BLANK_CHECK 0x108 15099 #undef MC_CMD_0x108_PRIVILEGE_CTG 15100 15101 #define MC_CMD_0x108_PRIVILEGE_CTG SRIOV_CTG_INSECURE 15102 15103 /* MC_CMD_XPM_BLANK_CHECK_IN msgrequest */ 15104 #define MC_CMD_XPM_BLANK_CHECK_IN_LEN 8 15105 /* Start address (byte) */ 15106 #define MC_CMD_XPM_BLANK_CHECK_IN_ADDR_OFST 0 15107 #define MC_CMD_XPM_BLANK_CHECK_IN_ADDR_LEN 4 15108 /* Count (bytes) */ 15109 #define MC_CMD_XPM_BLANK_CHECK_IN_COUNT_OFST 4 15110 #define MC_CMD_XPM_BLANK_CHECK_IN_COUNT_LEN 4 15111 15112 /* MC_CMD_XPM_BLANK_CHECK_OUT msgresponse */ 15113 #define MC_CMD_XPM_BLANK_CHECK_OUT_LENMIN 4 15114 #define MC_CMD_XPM_BLANK_CHECK_OUT_LENMAX 252 15115 #define MC_CMD_XPM_BLANK_CHECK_OUT_LEN(num) (4+2*(num)) 15116 /* Total number of bad (non-blank) locations */ 15117 #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_COUNT_OFST 0 15118 #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_COUNT_LEN 4 15119 /* Addresses of bad locations (may be less than BAD_COUNT, if all cannot fit 15120 * into MCDI response) 15121 */ 15122 #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_OFST 4 15123 #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_LEN 2 15124 #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_MINNUM 0 15125 #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_MAXNUM 124 15126 15127 /***********************************/ 15128 /* MC_CMD_XPM_REPAIR 15129 * Blank-check and repair XPM memory 15130 */ 15131 #define MC_CMD_XPM_REPAIR 0x109 15132 #undef MC_CMD_0x109_PRIVILEGE_CTG 15133 15134 #define MC_CMD_0x109_PRIVILEGE_CTG SRIOV_CTG_INSECURE 15135 15136 /* MC_CMD_XPM_REPAIR_IN msgrequest */ 15137 #define MC_CMD_XPM_REPAIR_IN_LEN 8 15138 /* Start address (byte) */ 15139 #define MC_CMD_XPM_REPAIR_IN_ADDR_OFST 0 15140 #define MC_CMD_XPM_REPAIR_IN_ADDR_LEN 4 15141 /* Count (bytes) */ 15142 #define MC_CMD_XPM_REPAIR_IN_COUNT_OFST 4 15143 #define MC_CMD_XPM_REPAIR_IN_COUNT_LEN 4 15144 15145 /* MC_CMD_XPM_REPAIR_OUT msgresponse */ 15146 #define MC_CMD_XPM_REPAIR_OUT_LEN 0 15147 15148 /***********************************/ 15149 /* MC_CMD_XPM_DECODER_TEST 15150 * Test XPM memory address decoders for gross manufacturing defects. Can only 15151 * be performed on an unprogrammed part. 15152 */ 15153 #define MC_CMD_XPM_DECODER_TEST 0x10a 15154 #undef MC_CMD_0x10a_PRIVILEGE_CTG 15155 15156 #define MC_CMD_0x10a_PRIVILEGE_CTG SRIOV_CTG_INSECURE 15157 15158 /* MC_CMD_XPM_DECODER_TEST_IN msgrequest */ 15159 #define MC_CMD_XPM_DECODER_TEST_IN_LEN 0 15160 15161 /* MC_CMD_XPM_DECODER_TEST_OUT msgresponse */ 15162 #define MC_CMD_XPM_DECODER_TEST_OUT_LEN 0 15163 15164 /***********************************/ 15165 /* MC_CMD_XPM_WRITE_TEST 15166 * XPM memory write test. Test XPM write logic for gross manufacturing defects 15167 * by writing to a dedicated test row. There are 16 locations in the test row 15168 * and the test can only be performed on locations that have not been 15169 * previously used (i.e. can be run at most 16 times). The test will pick the 15170 * first available location to use, or fail with ENOSPC if none left. 15171 */ 15172 #define MC_CMD_XPM_WRITE_TEST 0x10b 15173 #undef MC_CMD_0x10b_PRIVILEGE_CTG 15174 15175 #define MC_CMD_0x10b_PRIVILEGE_CTG SRIOV_CTG_INSECURE 15176 15177 /* MC_CMD_XPM_WRITE_TEST_IN msgrequest */ 15178 #define MC_CMD_XPM_WRITE_TEST_IN_LEN 0 15179 15180 /* MC_CMD_XPM_WRITE_TEST_OUT msgresponse */ 15181 #define MC_CMD_XPM_WRITE_TEST_OUT_LEN 0 15182 15183 /***********************************/ 15184 /* MC_CMD_EXEC_SIGNED 15185 * Check the CMAC of the contents of IMEM and DMEM against the value supplied 15186 * and if correct begin execution from the start of IMEM. The caller supplies a 15187 * key ID, the length of IMEM and DMEM to validate and the expected CMAC. CMAC 15188 * computation runs from the start of IMEM, and from the start of DMEM + 16k, 15189 * to match flash booting. The command will respond with EINVAL if the CMAC 15190 * does match, otherwise it will respond with success before it jumps to IMEM. 15191 */ 15192 #define MC_CMD_EXEC_SIGNED 0x10c 15193 #undef MC_CMD_0x10c_PRIVILEGE_CTG 15194 15195 #define MC_CMD_0x10c_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 15196 15197 /* MC_CMD_EXEC_SIGNED_IN msgrequest */ 15198 #define MC_CMD_EXEC_SIGNED_IN_LEN 28 15199 /* the length of code to include in the CMAC */ 15200 #define MC_CMD_EXEC_SIGNED_IN_CODELEN_OFST 0 15201 #define MC_CMD_EXEC_SIGNED_IN_CODELEN_LEN 4 15202 /* the length of date to include in the CMAC */ 15203 #define MC_CMD_EXEC_SIGNED_IN_DATALEN_OFST 4 15204 #define MC_CMD_EXEC_SIGNED_IN_DATALEN_LEN 4 15205 /* the XPM sector containing the key to use */ 15206 #define MC_CMD_EXEC_SIGNED_IN_KEYSECTOR_OFST 8 15207 #define MC_CMD_EXEC_SIGNED_IN_KEYSECTOR_LEN 4 15208 /* the expected CMAC value */ 15209 #define MC_CMD_EXEC_SIGNED_IN_CMAC_OFST 12 15210 #define MC_CMD_EXEC_SIGNED_IN_CMAC_LEN 16 15211 15212 /* MC_CMD_EXEC_SIGNED_OUT msgresponse */ 15213 #define MC_CMD_EXEC_SIGNED_OUT_LEN 0 15214 15215 /***********************************/ 15216 /* MC_CMD_PREPARE_SIGNED 15217 * Prepare to upload a signed image. This will scrub the specified length of 15218 * the data region, which must be at least as large as the DATALEN supplied to 15219 * MC_CMD_EXEC_SIGNED. 15220 */ 15221 #define MC_CMD_PREPARE_SIGNED 0x10d 15222 #undef MC_CMD_0x10d_PRIVILEGE_CTG 15223 15224 #define MC_CMD_0x10d_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 15225 15226 /* MC_CMD_PREPARE_SIGNED_IN msgrequest */ 15227 #define MC_CMD_PREPARE_SIGNED_IN_LEN 4 15228 /* the length of data area to clear */ 15229 #define MC_CMD_PREPARE_SIGNED_IN_DATALEN_OFST 0 15230 #define MC_CMD_PREPARE_SIGNED_IN_DATALEN_LEN 4 15231 15232 /* MC_CMD_PREPARE_SIGNED_OUT msgresponse */ 15233 #define MC_CMD_PREPARE_SIGNED_OUT_LEN 0 15234 15235 /***********************************/ 15236 /* MC_CMD_SET_SECURITY_RULE 15237 * Set blacklist and/or whitelist action for a particular match criteria. 15238 * (Medford-only; for use by SolarSecure apps, not directly by drivers. See 15239 * SF-114946-SW.) NOTE - this message definition is provisional. It has not yet 15240 * been used in any released code and may change during development. This note 15241 * will be removed once it is regarded as stable. 15242 */ 15243 #define MC_CMD_SET_SECURITY_RULE 0x10f 15244 #undef MC_CMD_0x10f_PRIVILEGE_CTG 15245 15246 #define MC_CMD_0x10f_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 15247 15248 /* MC_CMD_SET_SECURITY_RULE_IN msgrequest */ 15249 #define MC_CMD_SET_SECURITY_RULE_IN_LEN 92 15250 /* fields to include in match criteria */ 15251 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_FIELDS_OFST 0 15252 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_FIELDS_LEN 4 15253 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_REMOTE_IP_LBN 0 15254 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_REMOTE_IP_WIDTH 1 15255 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_LOCAL_IP_LBN 1 15256 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_LOCAL_IP_WIDTH 1 15257 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_REMOTE_MAC_LBN 2 15258 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_REMOTE_MAC_WIDTH 1 15259 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_REMOTE_PORT_LBN 3 15260 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_REMOTE_PORT_WIDTH 1 15261 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_LOCAL_MAC_LBN 4 15262 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_LOCAL_MAC_WIDTH 1 15263 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_LOCAL_PORT_LBN 5 15264 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_LOCAL_PORT_WIDTH 1 15265 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_ETHER_TYPE_LBN 6 15266 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_ETHER_TYPE_WIDTH 1 15267 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_INNER_VLAN_LBN 7 15268 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_INNER_VLAN_WIDTH 1 15269 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_OUTER_VLAN_LBN 8 15270 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_OUTER_VLAN_WIDTH 1 15271 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_IP_PROTO_LBN 9 15272 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_IP_PROTO_WIDTH 1 15273 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_PHYSICAL_PORT_LBN 10 15274 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_PHYSICAL_PORT_WIDTH 1 15275 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_RESERVED_LBN 11 15276 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_RESERVED_WIDTH 1 15277 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_REMOTE_SUBNET_ID_LBN 12 15278 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_REMOTE_SUBNET_ID_WIDTH 1 15279 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_REMOTE_PORTRANGE_ID_LBN 13 15280 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_REMOTE_PORTRANGE_ID_WIDTH 1 15281 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_LOCAL_PORTRANGE_ID_LBN 14 15282 #define MC_CMD_SET_SECURITY_RULE_IN_MATCH_LOCAL_PORTRANGE_ID_WIDTH 1 15283 /* remote MAC address to match (as bytes in network order) */ 15284 #define MC_CMD_SET_SECURITY_RULE_IN_REMOTE_MAC_OFST 4 15285 #define MC_CMD_SET_SECURITY_RULE_IN_REMOTE_MAC_LEN 6 15286 /* remote port to match (as bytes in network order) */ 15287 #define MC_CMD_SET_SECURITY_RULE_IN_REMOTE_PORT_OFST 10 15288 #define MC_CMD_SET_SECURITY_RULE_IN_REMOTE_PORT_LEN 2 15289 /* local MAC address to match (as bytes in network order) */ 15290 #define MC_CMD_SET_SECURITY_RULE_IN_LOCAL_MAC_OFST 12 15291 #define MC_CMD_SET_SECURITY_RULE_IN_LOCAL_MAC_LEN 6 15292 /* local port to match (as bytes in network order) */ 15293 #define MC_CMD_SET_SECURITY_RULE_IN_LOCAL_PORT_OFST 18 15294 #define MC_CMD_SET_SECURITY_RULE_IN_LOCAL_PORT_LEN 2 15295 /* Ethernet type to match (as bytes in network order) */ 15296 #define MC_CMD_SET_SECURITY_RULE_IN_ETHER_TYPE_OFST 20 15297 #define MC_CMD_SET_SECURITY_RULE_IN_ETHER_TYPE_LEN 2 15298 /* Inner VLAN tag to match (as bytes in network order) */ 15299 #define MC_CMD_SET_SECURITY_RULE_IN_INNER_VLAN_OFST 22 15300 #define MC_CMD_SET_SECURITY_RULE_IN_INNER_VLAN_LEN 2 15301 /* Outer VLAN tag to match (as bytes in network order) */ 15302 #define MC_CMD_SET_SECURITY_RULE_IN_OUTER_VLAN_OFST 24 15303 #define MC_CMD_SET_SECURITY_RULE_IN_OUTER_VLAN_LEN 2 15304 /* IP protocol to match (in low byte; set high byte to 0) */ 15305 #define MC_CMD_SET_SECURITY_RULE_IN_IP_PROTO_OFST 26 15306 #define MC_CMD_SET_SECURITY_RULE_IN_IP_PROTO_LEN 2 15307 /* Physical port to match (as little-endian 32-bit value) */ 15308 #define MC_CMD_SET_SECURITY_RULE_IN_PHYSICAL_PORT_OFST 28 15309 #define MC_CMD_SET_SECURITY_RULE_IN_PHYSICAL_PORT_LEN 4 15310 /* Reserved; set to 0 */ 15311 #define MC_CMD_SET_SECURITY_RULE_IN_RESERVED_OFST 32 15312 #define MC_CMD_SET_SECURITY_RULE_IN_RESERVED_LEN 4 15313 /* remote IP address to match (as bytes in network order; set last 12 bytes to 15314 * 0 for IPv4 address) 15315 */ 15316 #define MC_CMD_SET_SECURITY_RULE_IN_REMOTE_IP_OFST 36 15317 #define MC_CMD_SET_SECURITY_RULE_IN_REMOTE_IP_LEN 16 15318 /* local IP address to match (as bytes in network order; set last 12 bytes to 0 15319 * for IPv4 address) 15320 */ 15321 #define MC_CMD_SET_SECURITY_RULE_IN_LOCAL_IP_OFST 52 15322 #define MC_CMD_SET_SECURITY_RULE_IN_LOCAL_IP_LEN 16 15323 /* remote subnet ID to match (as little-endian 32-bit value); note that remote 15324 * subnets are matched by mapping the remote IP address to a "subnet ID" via a 15325 * data structure which must already have been configured using 15326 * MC_CMD_SUBNET_MAP_SET_NODE appropriately 15327 */ 15328 #define MC_CMD_SET_SECURITY_RULE_IN_REMOTE_SUBNET_ID_OFST 68 15329 #define MC_CMD_SET_SECURITY_RULE_IN_REMOTE_SUBNET_ID_LEN 4 15330 /* remote portrange ID to match (as little-endian 32-bit value); note that 15331 * remote port ranges are matched by mapping the remote port to a "portrange 15332 * ID" via a data structure which must already have been configured using 15333 * MC_CMD_REMOTE_PORTRANGE_MAP_SET_TREE 15334 */ 15335 #define MC_CMD_SET_SECURITY_RULE_IN_REMOTE_PORTRANGE_ID_OFST 72 15336 #define MC_CMD_SET_SECURITY_RULE_IN_REMOTE_PORTRANGE_ID_LEN 4 15337 /* local portrange ID to match (as little-endian 32-bit value); note that local 15338 * port ranges are matched by mapping the local port to a "portrange ID" via a 15339 * data structure which must already have been configured using 15340 * MC_CMD_LOCAL_PORTRANGE_MAP_SET_TREE 15341 */ 15342 #define MC_CMD_SET_SECURITY_RULE_IN_LOCAL_PORTRANGE_ID_OFST 76 15343 #define MC_CMD_SET_SECURITY_RULE_IN_LOCAL_PORTRANGE_ID_LEN 4 15344 /* set the action for transmitted packets matching this rule */ 15345 #define MC_CMD_SET_SECURITY_RULE_IN_TX_ACTION_OFST 80 15346 #define MC_CMD_SET_SECURITY_RULE_IN_TX_ACTION_LEN 4 15347 /* enum: make no decision */ 15348 #define MC_CMD_SET_SECURITY_RULE_IN_TX_ACTION_NONE 0x0 15349 /* enum: decide to accept the packet */ 15350 #define MC_CMD_SET_SECURITY_RULE_IN_TX_ACTION_WHITELIST 0x1 15351 /* enum: decide to drop the packet */ 15352 #define MC_CMD_SET_SECURITY_RULE_IN_TX_ACTION_BLACKLIST 0x2 15353 /* enum: inform the TSA controller about some sample of packets matching this 15354 * rule (via MC_CMD_TSA_INFO_IN_PKT_SAMPLE messages); may be bitwise-ORed with 15355 * either the WHITELIST or BLACKLIST action 15356 */ 15357 #define MC_CMD_SET_SECURITY_RULE_IN_TX_ACTION_SAMPLE 0x4 15358 /* enum: do not change the current TX action */ 15359 #define MC_CMD_SET_SECURITY_RULE_IN_TX_ACTION_UNCHANGED 0xffffffff 15360 /* set the action for received packets matching this rule */ 15361 #define MC_CMD_SET_SECURITY_RULE_IN_RX_ACTION_OFST 84 15362 #define MC_CMD_SET_SECURITY_RULE_IN_RX_ACTION_LEN 4 15363 /* enum: make no decision */ 15364 #define MC_CMD_SET_SECURITY_RULE_IN_RX_ACTION_NONE 0x0 15365 /* enum: decide to accept the packet */ 15366 #define MC_CMD_SET_SECURITY_RULE_IN_RX_ACTION_WHITELIST 0x1 15367 /* enum: decide to drop the packet */ 15368 #define MC_CMD_SET_SECURITY_RULE_IN_RX_ACTION_BLACKLIST 0x2 15369 /* enum: inform the TSA controller about some sample of packets matching this 15370 * rule (via MC_CMD_TSA_INFO_IN_PKT_SAMPLE messages); may be bitwise-ORed with 15371 * either the WHITELIST or BLACKLIST action 15372 */ 15373 #define MC_CMD_SET_SECURITY_RULE_IN_RX_ACTION_SAMPLE 0x4 15374 /* enum: do not change the current RX action */ 15375 #define MC_CMD_SET_SECURITY_RULE_IN_RX_ACTION_UNCHANGED 0xffffffff 15376 /* counter ID to associate with this rule; IDs are allocated using 15377 * MC_CMD_SECURITY_RULE_COUNTER_ALLOC 15378 */ 15379 #define MC_CMD_SET_SECURITY_RULE_IN_COUNTER_ID_OFST 88 15380 #define MC_CMD_SET_SECURITY_RULE_IN_COUNTER_ID_LEN 4 15381 /* enum: special value for the null counter ID */ 15382 #define MC_CMD_SET_SECURITY_RULE_IN_COUNTER_ID_NONE 0x0 15383 /* enum: special value to tell the MC to allocate an available counter */ 15384 #define MC_CMD_SET_SECURITY_RULE_IN_COUNTER_ID_SW_AUTO 0xeeeeeeee 15385 /* enum: special value to request use of hardware counter (Medford2 only) */ 15386 #define MC_CMD_SET_SECURITY_RULE_IN_COUNTER_ID_HW 0xffffffff 15387 15388 /* MC_CMD_SET_SECURITY_RULE_OUT msgresponse */ 15389 #define MC_CMD_SET_SECURITY_RULE_OUT_LEN 32 15390 /* new reference count for uses of counter ID */ 15391 #define MC_CMD_SET_SECURITY_RULE_OUT_COUNTER_REFCNT_OFST 0 15392 #define MC_CMD_SET_SECURITY_RULE_OUT_COUNTER_REFCNT_LEN 4 15393 /* constructed match bits for this rule (as a tracing aid only) */ 15394 #define MC_CMD_SET_SECURITY_RULE_OUT_LUE_MATCH_BITS_OFST 4 15395 #define MC_CMD_SET_SECURITY_RULE_OUT_LUE_MATCH_BITS_LEN 12 15396 /* constructed discriminator bits for this rule (as a tracing aid only) */ 15397 #define MC_CMD_SET_SECURITY_RULE_OUT_LUE_DISCRIMINATOR_OFST 16 15398 #define MC_CMD_SET_SECURITY_RULE_OUT_LUE_DISCRIMINATOR_LEN 4 15399 /* base location for probes for this rule (as a tracing aid only) */ 15400 #define MC_CMD_SET_SECURITY_RULE_OUT_LUE_PROBE_BASE_OFST 20 15401 #define MC_CMD_SET_SECURITY_RULE_OUT_LUE_PROBE_BASE_LEN 4 15402 /* step for probes for this rule (as a tracing aid only) */ 15403 #define MC_CMD_SET_SECURITY_RULE_OUT_LUE_PROBE_STEP_OFST 24 15404 #define MC_CMD_SET_SECURITY_RULE_OUT_LUE_PROBE_STEP_LEN 4 15405 /* ID for reading back the counter */ 15406 #define MC_CMD_SET_SECURITY_RULE_OUT_COUNTER_ID_OFST 28 15407 #define MC_CMD_SET_SECURITY_RULE_OUT_COUNTER_ID_LEN 4 15408 15409 /***********************************/ 15410 /* MC_CMD_RESET_SECURITY_RULES 15411 * Reset all blacklist and whitelist actions for a particular physical port, or 15412 * all ports. (Medford-only; for use by SolarSecure apps, not directly by 15413 * drivers. See SF-114946-SW.) NOTE - this message definition is provisional. 15414 * It has not yet been used in any released code and may change during 15415 * development. This note will be removed once it is regarded as stable. 15416 */ 15417 #define MC_CMD_RESET_SECURITY_RULES 0x110 15418 #undef MC_CMD_0x110_PRIVILEGE_CTG 15419 15420 #define MC_CMD_0x110_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 15421 15422 /* MC_CMD_RESET_SECURITY_RULES_IN msgrequest */ 15423 #define MC_CMD_RESET_SECURITY_RULES_IN_LEN 4 15424 /* index of physical port to reset (or ALL_PHYSICAL_PORTS to reset all) */ 15425 #define MC_CMD_RESET_SECURITY_RULES_IN_PHYSICAL_PORT_OFST 0 15426 #define MC_CMD_RESET_SECURITY_RULES_IN_PHYSICAL_PORT_LEN 4 15427 /* enum: special value to reset all physical ports */ 15428 #define MC_CMD_RESET_SECURITY_RULES_IN_ALL_PHYSICAL_PORTS 0xffffffff 15429 15430 /* MC_CMD_RESET_SECURITY_RULES_OUT msgresponse */ 15431 #define MC_CMD_RESET_SECURITY_RULES_OUT_LEN 0 15432 15433 /***********************************/ 15434 /* MC_CMD_GET_SECURITY_RULESET_VERSION 15435 * Return a large hash value representing a "version" of the complete set of 15436 * currently active blacklist / whitelist rules and associated data structures. 15437 * (Medford-only; for use by SolarSecure apps, not directly by drivers. See 15438 * SF-114946-SW.) NOTE - this message definition is provisional. It has not yet 15439 * been used in any released code and may change during development. This note 15440 * will be removed once it is regarded as stable. 15441 */ 15442 #define MC_CMD_GET_SECURITY_RULESET_VERSION 0x111 15443 #undef MC_CMD_0x111_PRIVILEGE_CTG 15444 15445 #define MC_CMD_0x111_PRIVILEGE_CTG SRIOV_CTG_ADMIN 15446 15447 /* MC_CMD_GET_SECURITY_RULESET_VERSION_IN msgrequest */ 15448 #define MC_CMD_GET_SECURITY_RULESET_VERSION_IN_LEN 0 15449 15450 /* MC_CMD_GET_SECURITY_RULESET_VERSION_OUT msgresponse */ 15451 #define MC_CMD_GET_SECURITY_RULESET_VERSION_OUT_LENMIN 1 15452 #define MC_CMD_GET_SECURITY_RULESET_VERSION_OUT_LENMAX 252 15453 #define MC_CMD_GET_SECURITY_RULESET_VERSION_OUT_LEN(num) (0+1*(num)) 15454 /* Opaque hash value; length may vary depending on the hash scheme used */ 15455 #define MC_CMD_GET_SECURITY_RULESET_VERSION_OUT_VERSION_OFST 0 15456 #define MC_CMD_GET_SECURITY_RULESET_VERSION_OUT_VERSION_LEN 1 15457 #define MC_CMD_GET_SECURITY_RULESET_VERSION_OUT_VERSION_MINNUM 1 15458 #define MC_CMD_GET_SECURITY_RULESET_VERSION_OUT_VERSION_MAXNUM 252 15459 15460 /***********************************/ 15461 /* MC_CMD_SECURITY_RULE_COUNTER_ALLOC 15462 * Allocate counters for use with blacklist / whitelist rules. (Medford-only; 15463 * for use by SolarSecure apps, not directly by drivers. See SF-114946-SW.) 15464 * NOTE - this message definition is provisional. It has not yet been used in 15465 * any released code and may change during development. This note will be 15466 * removed once it is regarded as stable. 15467 */ 15468 #define MC_CMD_SECURITY_RULE_COUNTER_ALLOC 0x112 15469 #undef MC_CMD_0x112_PRIVILEGE_CTG 15470 15471 #define MC_CMD_0x112_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 15472 15473 /* MC_CMD_SECURITY_RULE_COUNTER_ALLOC_IN msgrequest */ 15474 #define MC_CMD_SECURITY_RULE_COUNTER_ALLOC_IN_LEN 4 15475 /* the number of new counter IDs to request */ 15476 #define MC_CMD_SECURITY_RULE_COUNTER_ALLOC_IN_NUM_COUNTERS_OFST 0 15477 #define MC_CMD_SECURITY_RULE_COUNTER_ALLOC_IN_NUM_COUNTERS_LEN 4 15478 15479 /* MC_CMD_SECURITY_RULE_COUNTER_ALLOC_OUT msgresponse */ 15480 #define MC_CMD_SECURITY_RULE_COUNTER_ALLOC_OUT_LENMIN 4 15481 #define MC_CMD_SECURITY_RULE_COUNTER_ALLOC_OUT_LENMAX 252 15482 #define MC_CMD_SECURITY_RULE_COUNTER_ALLOC_OUT_LEN(num) (4+4*(num)) 15483 /* the number of new counter IDs allocated (may be less than the number 15484 * requested if resources are unavailable) 15485 */ 15486 #define MC_CMD_SECURITY_RULE_COUNTER_ALLOC_OUT_NUM_COUNTERS_OFST 0 15487 #define MC_CMD_SECURITY_RULE_COUNTER_ALLOC_OUT_NUM_COUNTERS_LEN 4 15488 /* new counter ID(s) */ 15489 #define MC_CMD_SECURITY_RULE_COUNTER_ALLOC_OUT_COUNTER_ID_OFST 4 15490 #define MC_CMD_SECURITY_RULE_COUNTER_ALLOC_OUT_COUNTER_ID_LEN 4 15491 #define MC_CMD_SECURITY_RULE_COUNTER_ALLOC_OUT_COUNTER_ID_MINNUM 0 15492 #define MC_CMD_SECURITY_RULE_COUNTER_ALLOC_OUT_COUNTER_ID_MAXNUM 62 15493 15494 /***********************************/ 15495 /* MC_CMD_SECURITY_RULE_COUNTER_FREE 15496 * Allocate counters for use with blacklist / whitelist rules. (Medford-only; 15497 * for use by SolarSecure apps, not directly by drivers. See SF-114946-SW.) 15498 * NOTE - this message definition is provisional. It has not yet been used in 15499 * any released code and may change during development. This note will be 15500 * removed once it is regarded as stable. 15501 */ 15502 #define MC_CMD_SECURITY_RULE_COUNTER_FREE 0x113 15503 #undef MC_CMD_0x113_PRIVILEGE_CTG 15504 15505 #define MC_CMD_0x113_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 15506 15507 /* MC_CMD_SECURITY_RULE_COUNTER_FREE_IN msgrequest */ 15508 #define MC_CMD_SECURITY_RULE_COUNTER_FREE_IN_LENMIN 4 15509 #define MC_CMD_SECURITY_RULE_COUNTER_FREE_IN_LENMAX 252 15510 #define MC_CMD_SECURITY_RULE_COUNTER_FREE_IN_LEN(num) (4+4*(num)) 15511 /* the number of counter IDs to free */ 15512 #define MC_CMD_SECURITY_RULE_COUNTER_FREE_IN_NUM_COUNTERS_OFST 0 15513 #define MC_CMD_SECURITY_RULE_COUNTER_FREE_IN_NUM_COUNTERS_LEN 4 15514 /* the counter ID(s) to free */ 15515 #define MC_CMD_SECURITY_RULE_COUNTER_FREE_IN_COUNTER_ID_OFST 4 15516 #define MC_CMD_SECURITY_RULE_COUNTER_FREE_IN_COUNTER_ID_LEN 4 15517 #define MC_CMD_SECURITY_RULE_COUNTER_FREE_IN_COUNTER_ID_MINNUM 0 15518 #define MC_CMD_SECURITY_RULE_COUNTER_FREE_IN_COUNTER_ID_MAXNUM 62 15519 15520 /* MC_CMD_SECURITY_RULE_COUNTER_FREE_OUT msgresponse */ 15521 #define MC_CMD_SECURITY_RULE_COUNTER_FREE_OUT_LEN 0 15522 15523 /***********************************/ 15524 /* MC_CMD_SUBNET_MAP_SET_NODE 15525 * Atomically update a trie node in the map of subnets to subnet IDs. The 15526 * constants in the descriptions of the fields of this message may be retrieved 15527 * by the GET_SECURITY_RULE_INFO op of MC_CMD_GET_PARSER_DISP_INFO. (Medford- 15528 * only; for use by SolarSecure apps, not directly by drivers. See 15529 * SF-114946-SW.) NOTE - this message definition is provisional. It has not yet 15530 * been used in any released code and may change during development. This note 15531 * will be removed once it is regarded as stable. 15532 */ 15533 #define MC_CMD_SUBNET_MAP_SET_NODE 0x114 15534 #undef MC_CMD_0x114_PRIVILEGE_CTG 15535 15536 #define MC_CMD_0x114_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 15537 15538 /* MC_CMD_SUBNET_MAP_SET_NODE_IN msgrequest */ 15539 #define MC_CMD_SUBNET_MAP_SET_NODE_IN_LENMIN 6 15540 #define MC_CMD_SUBNET_MAP_SET_NODE_IN_LENMAX 252 15541 #define MC_CMD_SUBNET_MAP_SET_NODE_IN_LEN(num) (4+2*(num)) 15542 /* node to update in the range 0 .. SUBNET_MAP_NUM_NODES-1 */ 15543 #define MC_CMD_SUBNET_MAP_SET_NODE_IN_NODE_ID_OFST 0 15544 #define MC_CMD_SUBNET_MAP_SET_NODE_IN_NODE_ID_LEN 4 15545 /* SUBNET_MAP_NUM_ENTRIES_PER_NODE new entries; each entry is either a pointer 15546 * to the next node, expressed as an offset in the trie memory (i.e. node ID 15547 * multiplied by SUBNET_MAP_NUM_ENTRIES_PER_NODE), or a leaf value in the range 15548 * SUBNET_ID_MIN .. SUBNET_ID_MAX 15549 */ 15550 #define MC_CMD_SUBNET_MAP_SET_NODE_IN_ENTRY_OFST 4 15551 #define MC_CMD_SUBNET_MAP_SET_NODE_IN_ENTRY_LEN 2 15552 #define MC_CMD_SUBNET_MAP_SET_NODE_IN_ENTRY_MINNUM 1 15553 #define MC_CMD_SUBNET_MAP_SET_NODE_IN_ENTRY_MAXNUM 124 15554 15555 /* MC_CMD_SUBNET_MAP_SET_NODE_OUT msgresponse */ 15556 #define MC_CMD_SUBNET_MAP_SET_NODE_OUT_LEN 0 15557 15558 /* PORTRANGE_TREE_ENTRY structuredef */ 15559 #define PORTRANGE_TREE_ENTRY_LEN 4 15560 /* key for branch nodes (<= key takes left branch, > key takes right branch), 15561 * or magic value for leaf nodes 15562 */ 15563 #define PORTRANGE_TREE_ENTRY_BRANCH_KEY_OFST 0 15564 #define PORTRANGE_TREE_ENTRY_BRANCH_KEY_LEN 2 15565 #define PORTRANGE_TREE_ENTRY_LEAF_NODE_KEY 0xffff /* enum */ 15566 #define PORTRANGE_TREE_ENTRY_BRANCH_KEY_LBN 0 15567 #define PORTRANGE_TREE_ENTRY_BRANCH_KEY_WIDTH 16 15568 /* final portrange ID for leaf nodes (don't care for branch nodes) */ 15569 #define PORTRANGE_TREE_ENTRY_LEAF_PORTRANGE_ID_OFST 2 15570 #define PORTRANGE_TREE_ENTRY_LEAF_PORTRANGE_ID_LEN 2 15571 #define PORTRANGE_TREE_ENTRY_LEAF_PORTRANGE_ID_LBN 16 15572 #define PORTRANGE_TREE_ENTRY_LEAF_PORTRANGE_ID_WIDTH 16 15573 15574 /***********************************/ 15575 /* MC_CMD_REMOTE_PORTRANGE_MAP_SET_TREE 15576 * Atomically update the entire tree mapping remote port ranges to portrange 15577 * IDs. The constants in the descriptions of the fields of this message may be 15578 * retrieved by the GET_SECURITY_RULE_INFO op of MC_CMD_GET_PARSER_DISP_INFO. 15579 * (Medford-only; for use by SolarSecure apps, not directly by drivers. See 15580 * SF-114946-SW.) NOTE - this message definition is provisional. It has not yet 15581 * been used in any released code and may change during development. This note 15582 * will be removed once it is regarded as stable. 15583 */ 15584 #define MC_CMD_REMOTE_PORTRANGE_MAP_SET_TREE 0x115 15585 #undef MC_CMD_0x115_PRIVILEGE_CTG 15586 15587 #define MC_CMD_0x115_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 15588 15589 /* MC_CMD_REMOTE_PORTRANGE_MAP_SET_TREE_IN msgrequest */ 15590 #define MC_CMD_REMOTE_PORTRANGE_MAP_SET_TREE_IN_LENMIN 4 15591 #define MC_CMD_REMOTE_PORTRANGE_MAP_SET_TREE_IN_LENMAX 252 15592 #define MC_CMD_REMOTE_PORTRANGE_MAP_SET_TREE_IN_LEN(num) (0+4*(num)) 15593 /* PORTRANGE_TREE_NUM_ENTRIES new entries, each laid out as a 15594 * PORTRANGE_TREE_ENTRY 15595 */ 15596 #define MC_CMD_REMOTE_PORTRANGE_MAP_SET_TREE_IN_ENTRIES_OFST 0 15597 #define MC_CMD_REMOTE_PORTRANGE_MAP_SET_TREE_IN_ENTRIES_LEN 4 15598 #define MC_CMD_REMOTE_PORTRANGE_MAP_SET_TREE_IN_ENTRIES_MINNUM 1 15599 #define MC_CMD_REMOTE_PORTRANGE_MAP_SET_TREE_IN_ENTRIES_MAXNUM 63 15600 15601 /* MC_CMD_REMOTE_PORTRANGE_MAP_SET_TREE_OUT msgresponse */ 15602 #define MC_CMD_REMOTE_PORTRANGE_MAP_SET_TREE_OUT_LEN 0 15603 15604 /***********************************/ 15605 /* MC_CMD_LOCAL_PORTRANGE_MAP_SET_TREE 15606 * Atomically update the entire tree mapping remote port ranges to portrange 15607 * IDs. The constants in the descriptions of the fields of this message may be 15608 * retrieved by the GET_SECURITY_RULE_INFO op of MC_CMD_GET_PARSER_DISP_INFO. 15609 * (Medford-only; for use by SolarSecure apps, not directly by drivers. See 15610 * SF-114946-SW.) NOTE - this message definition is provisional. It has not yet 15611 * been used in any released code and may change during development. This note 15612 * will be removed once it is regarded as stable. 15613 */ 15614 #define MC_CMD_LOCAL_PORTRANGE_MAP_SET_TREE 0x116 15615 #undef MC_CMD_0x116_PRIVILEGE_CTG 15616 15617 #define MC_CMD_0x116_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 15618 15619 /* MC_CMD_LOCAL_PORTRANGE_MAP_SET_TREE_IN msgrequest */ 15620 #define MC_CMD_LOCAL_PORTRANGE_MAP_SET_TREE_IN_LENMIN 4 15621 #define MC_CMD_LOCAL_PORTRANGE_MAP_SET_TREE_IN_LENMAX 252 15622 #define MC_CMD_LOCAL_PORTRANGE_MAP_SET_TREE_IN_LEN(num) (0+4*(num)) 15623 /* PORTRANGE_TREE_NUM_ENTRIES new entries, each laid out as a 15624 * PORTRANGE_TREE_ENTRY 15625 */ 15626 #define MC_CMD_LOCAL_PORTRANGE_MAP_SET_TREE_IN_ENTRIES_OFST 0 15627 #define MC_CMD_LOCAL_PORTRANGE_MAP_SET_TREE_IN_ENTRIES_LEN 4 15628 #define MC_CMD_LOCAL_PORTRANGE_MAP_SET_TREE_IN_ENTRIES_MINNUM 1 15629 #define MC_CMD_LOCAL_PORTRANGE_MAP_SET_TREE_IN_ENTRIES_MAXNUM 63 15630 15631 /* MC_CMD_LOCAL_PORTRANGE_MAP_SET_TREE_OUT msgresponse */ 15632 #define MC_CMD_LOCAL_PORTRANGE_MAP_SET_TREE_OUT_LEN 0 15633 15634 /* TUNNEL_ENCAP_UDP_PORT_ENTRY structuredef */ 15635 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_LEN 4 15636 /* UDP port (the standard ports are named below but any port may be used) */ 15637 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_UDP_PORT_OFST 0 15638 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_UDP_PORT_LEN 2 15639 /* enum: the IANA allocated UDP port for VXLAN */ 15640 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_IANA_VXLAN_UDP_PORT 0x12b5 15641 /* enum: the IANA allocated UDP port for Geneve */ 15642 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_IANA_GENEVE_UDP_PORT 0x17c1 15643 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_UDP_PORT_LBN 0 15644 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_UDP_PORT_WIDTH 16 15645 /* tunnel encapsulation protocol (only those named below are supported) */ 15646 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_PROTOCOL_OFST 2 15647 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_PROTOCOL_LEN 2 15648 /* enum: This port will be used for VXLAN on both IPv4 and IPv6 */ 15649 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_VXLAN 0x0 15650 /* enum: This port will be used for Geneve on both IPv4 and IPv6 */ 15651 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_GENEVE 0x1 15652 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_PROTOCOL_LBN 16 15653 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_PROTOCOL_WIDTH 16 15654 15655 /***********************************/ 15656 /* MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS 15657 * Configure UDP ports for tunnel encapsulation hardware acceleration. The 15658 * parser-dispatcher will attempt to parse traffic on these ports as tunnel 15659 * encapsulation PDUs and filter them using the tunnel encapsulation filter 15660 * chain rather than the standard filter chain. Note that this command can 15661 * cause all functions to see a reset. (Available on Medford only.) 15662 */ 15663 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS 0x117 15664 #undef MC_CMD_0x117_PRIVILEGE_CTG 15665 15666 #define MC_CMD_0x117_PRIVILEGE_CTG SRIOV_CTG_ADMIN 15667 15668 /* MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN msgrequest */ 15669 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LENMIN 4 15670 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LENMAX 68 15671 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LEN(num) (4+4*(num)) 15672 /* Flags */ 15673 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_FLAGS_OFST 0 15674 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_FLAGS_LEN 2 15675 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_UNLOADING_LBN 0 15676 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_UNLOADING_WIDTH 1 15677 /* The number of entries in the ENTRIES array */ 15678 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_NUM_ENTRIES_OFST 2 15679 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_NUM_ENTRIES_LEN 2 15680 /* Entries defining the UDP port to protocol mapping, each laid out as a 15681 * TUNNEL_ENCAP_UDP_PORT_ENTRY 15682 */ 15683 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_OFST 4 15684 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_LEN 4 15685 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_MINNUM 0 15686 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_MAXNUM 16 15687 15688 /* MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT msgresponse */ 15689 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_LEN 2 15690 /* Flags */ 15691 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_FLAGS_OFST 0 15692 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_FLAGS_LEN 2 15693 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_RESETTING_LBN 0 15694 #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_RESETTING_WIDTH 1 15695 15696 /***********************************/ 15697 /* MC_CMD_RX_BALANCING 15698 * Configure a port upconverter to distribute the packets on both RX engines. 15699 * Packets are distributed based on a table with the destination vFIFO. The 15700 * index of the table is a hash of source and destination of IPV4 and VLAN 15701 * priority. 15702 */ 15703 #define MC_CMD_RX_BALANCING 0x118 15704 #undef MC_CMD_0x118_PRIVILEGE_CTG 15705 15706 #define MC_CMD_0x118_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 15707 15708 /* MC_CMD_RX_BALANCING_IN msgrequest */ 15709 #define MC_CMD_RX_BALANCING_IN_LEN 16 15710 /* The RX port whose upconverter table will be modified */ 15711 #define MC_CMD_RX_BALANCING_IN_PORT_OFST 0 15712 #define MC_CMD_RX_BALANCING_IN_PORT_LEN 4 15713 /* The VLAN priority associated to the table index and vFIFO */ 15714 #define MC_CMD_RX_BALANCING_IN_PRIORITY_OFST 4 15715 #define MC_CMD_RX_BALANCING_IN_PRIORITY_LEN 4 15716 /* The resulting bit of SRC^DST for indexing the table */ 15717 #define MC_CMD_RX_BALANCING_IN_SRC_DST_OFST 8 15718 #define MC_CMD_RX_BALANCING_IN_SRC_DST_LEN 4 15719 /* The RX engine to which the vFIFO in the table entry will point to */ 15720 #define MC_CMD_RX_BALANCING_IN_ENG_OFST 12 15721 #define MC_CMD_RX_BALANCING_IN_ENG_LEN 4 15722 15723 /* MC_CMD_RX_BALANCING_OUT msgresponse */ 15724 #define MC_CMD_RX_BALANCING_OUT_LEN 0 15725 15726 /***********************************/ 15727 /* MC_CMD_TSA_BIND 15728 * TSAN - TSAC binding communication protocol. Refer to SF-115479-TC for more 15729 * info in respect to the binding protocol. 15730 */ 15731 #define MC_CMD_TSA_BIND 0x119 15732 #undef MC_CMD_0x119_PRIVILEGE_CTG 15733 15734 #define MC_CMD_0x119_PRIVILEGE_CTG SRIOV_CTG_ADMIN 15735 15736 /* MC_CMD_TSA_BIND_IN msgrequest: Protocol operation code */ 15737 #define MC_CMD_TSA_BIND_IN_LEN 4 15738 #define MC_CMD_TSA_BIND_IN_OP_OFST 0 15739 #define MC_CMD_TSA_BIND_IN_OP_LEN 4 15740 /* enum: Obsolete. Use MC_CMD_SECURE_NIC_INFO_IN_STATUS. */ 15741 #define MC_CMD_TSA_BIND_OP_GET_ID 0x1 15742 /* enum: Get a binding ticket from the TSAN. The binding ticket is used as part 15743 * of the binding procedure to authorize the binding of an adapter to a TSAID. 15744 * Refer to SF-114946-SW for more information. This sub-command is only 15745 * available over a TLS secure connection between the TSAN and TSAC. 15746 */ 15747 #define MC_CMD_TSA_BIND_OP_GET_TICKET 0x2 15748 /* enum: Opcode associated with the propagation of a private key that TSAN uses 15749 * as part of post-binding authentication procedure. More specifically, TSAN 15750 * uses this key for a signing operation. TSAC uses the counterpart public key 15751 * to verify the signature. Note - The post-binding authentication occurs when 15752 * the TSAN-TSAC connection terminates and TSAN tries to reconnect. Refer to 15753 * SF-114946-SW for more information. This sub-command is only available over a 15754 * TLS secure connection between the TSAN and TSAC. 15755 */ 15756 #define MC_CMD_TSA_BIND_OP_SET_KEY 0x3 15757 /* enum: Request an insecure unbinding operation. This sub-command is available 15758 * for any privileged client. 15759 */ 15760 #define MC_CMD_TSA_BIND_OP_UNBIND 0x4 15761 /* enum: Obsolete. Use MC_CMD_TSA_BIND_OP_SECURE_UNBIND. */ 15762 #define MC_CMD_TSA_BIND_OP_UNBIND_EXT 0x5 15763 /* enum: Opcode associated with the propagation of the unbinding secret token. 15764 * TSAN persists the unbinding secret token. Refer to SF-115479-TC for more 15765 * information. This sub-command is only available over a TLS secure connection 15766 * between the TSAN and TSAC. 15767 */ 15768 #define MC_CMD_TSA_BIND_OP_SET_UNBINDTOKEN 0x6 15769 /* enum: Obsolete. Use MC_CMD_TSA_BIND_OP_SECURE_DECOMMISSION. */ 15770 #define MC_CMD_TSA_BIND_OP_DECOMMISSION 0x7 15771 /* enum: Obsolete. Use MC_CMD_GET_CERTIFICATE. */ 15772 #define MC_CMD_TSA_BIND_OP_GET_CERTIFICATE 0x8 15773 /* enum: Request a secure unbinding operation using unbinding token. This sub- 15774 * command is available for any privileged client. 15775 */ 15776 #define MC_CMD_TSA_BIND_OP_SECURE_UNBIND 0x9 15777 /* enum: Request a secure decommissioning operation. This sub-command is 15778 * available for any privileged client. 15779 */ 15780 #define MC_CMD_TSA_BIND_OP_SECURE_DECOMMISSION 0xa 15781 /* enum: Test facility that allows an adapter to be configured to behave as if 15782 * Bound to a TSA controller with restricted MCDI administrator operations. 15783 * This operation is primarily intended to aid host driver development. 15784 */ 15785 #define MC_CMD_TSA_BIND_OP_TEST_MCDI 0xb 15786 15787 /* MC_CMD_TSA_BIND_IN_GET_ID msgrequest: Obsolete. Use 15788 * MC_CMD_SECURE_NIC_INFO_IN_STATUS. 15789 */ 15790 #define MC_CMD_TSA_BIND_IN_GET_ID_LEN 20 15791 /* The operation requested. */ 15792 #define MC_CMD_TSA_BIND_IN_GET_ID_OP_OFST 0 15793 #define MC_CMD_TSA_BIND_IN_GET_ID_OP_LEN 4 15794 /* Cryptographic nonce that TSAC generates and sends to TSAN. TSAC generates 15795 * the nonce every time as part of the TSAN post-binding authentication 15796 * procedure when the TSAN-TSAC connection terminates and TSAN does need to re- 15797 * connect to the TSAC. Refer to SF-114946-SW for more information. 15798 */ 15799 #define MC_CMD_TSA_BIND_IN_GET_ID_NONCE_OFST 4 15800 #define MC_CMD_TSA_BIND_IN_GET_ID_NONCE_LEN 16 15801 15802 /* MC_CMD_TSA_BIND_IN_GET_TICKET msgrequest */ 15803 #define MC_CMD_TSA_BIND_IN_GET_TICKET_LEN 4 15804 /* The operation requested. */ 15805 #define MC_CMD_TSA_BIND_IN_GET_TICKET_OP_OFST 0 15806 #define MC_CMD_TSA_BIND_IN_GET_TICKET_OP_LEN 4 15807 15808 /* MC_CMD_TSA_BIND_IN_SET_KEY msgrequest */ 15809 #define MC_CMD_TSA_BIND_IN_SET_KEY_LENMIN 5 15810 #define MC_CMD_TSA_BIND_IN_SET_KEY_LENMAX 252 15811 #define MC_CMD_TSA_BIND_IN_SET_KEY_LEN(num) (4+1*(num)) 15812 /* The operation requested. */ 15813 #define MC_CMD_TSA_BIND_IN_SET_KEY_OP_OFST 0 15814 #define MC_CMD_TSA_BIND_IN_SET_KEY_OP_LEN 4 15815 /* This data blob contains the private key generated by the TSAC. TSAN uses 15816 * this key for a signing operation. Note- This private key is used in 15817 * conjunction with the post-binding TSAN authentication procedure that occurs 15818 * when the TSAN-TSAC connection terminates and TSAN tries to reconnect. Refer 15819 * to SF-114946-SW for more information. 15820 */ 15821 #define MC_CMD_TSA_BIND_IN_SET_KEY_DATKEY_OFST 4 15822 #define MC_CMD_TSA_BIND_IN_SET_KEY_DATKEY_LEN 1 15823 #define MC_CMD_TSA_BIND_IN_SET_KEY_DATKEY_MINNUM 1 15824 #define MC_CMD_TSA_BIND_IN_SET_KEY_DATKEY_MAXNUM 248 15825 15826 /* MC_CMD_TSA_BIND_IN_UNBIND msgrequest: Request an insecure unbinding 15827 * operation. 15828 */ 15829 #define MC_CMD_TSA_BIND_IN_UNBIND_LEN 10 15830 /* The operation requested. */ 15831 #define MC_CMD_TSA_BIND_IN_UNBIND_OP_OFST 0 15832 #define MC_CMD_TSA_BIND_IN_UNBIND_OP_LEN 4 15833 /* TSAN unique identifier for the network adapter */ 15834 #define MC_CMD_TSA_BIND_IN_UNBIND_TSANID_OFST 4 15835 #define MC_CMD_TSA_BIND_IN_UNBIND_TSANID_LEN 6 15836 15837 /* MC_CMD_TSA_BIND_IN_UNBIND_EXT msgrequest: Obsolete. Use 15838 * MC_CMD_TSA_BIND_IN_SECURE_UNBIND. 15839 */ 15840 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_LENMIN 93 15841 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_LENMAX 252 15842 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_LEN(num) (92+1*(num)) 15843 /* The operation requested. */ 15844 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_OP_OFST 0 15845 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_OP_LEN 4 15846 /* TSAN unique identifier for the network adapter */ 15847 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_TSANID_OFST 4 15848 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_TSANID_LEN 6 15849 /* Align the arguments to 32 bits */ 15850 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_TSANID_RSVD_OFST 10 15851 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_TSANID_RSVD_LEN 2 15852 /* This attribute identifies the TSA infrastructure domain. The length of the 15853 * TSAID attribute is limited to 64 bytes. This is how TSA SDK defines the max 15854 * length. Note- The TSAID is the Organizational Unit Name filed as part of the 15855 * root and server certificates. 15856 */ 15857 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_TSAID_OFST 12 15858 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_TSAID_LEN 1 15859 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_TSAID_NUM 64 15860 /* Unbinding secret token. The adapter validates this unbinding token by 15861 * comparing it against the one stored on the adapter as part of the 15862 * MC_CMD_TSA_BIND_IN_SET_UNBINDTOKEN msgrequest. Refer to SF-115479-TC for 15863 * more information. 15864 */ 15865 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_UNBINDTOKEN_OFST 76 15866 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_UNBINDTOKEN_LEN 16 15867 /* This is the signature of the above mentioned fields- TSANID, TSAID and 15868 * UNBINDTOKEN. As per current requirements, the SIG opaque data blob contains 15869 * ECDSA ECC-384 based signature. The ECC curve is secp384r1. The signature is 15870 * also ASN-1 encoded. Note- The signature is verified based on the public key 15871 * stored into the root certificate that is provisioned on the adapter side. 15872 * This key is known as the PUKtsaid. Refer to SF-115479-TC for more 15873 * information. 15874 */ 15875 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_SIG_OFST 92 15876 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_SIG_LEN 1 15877 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_SIG_MINNUM 1 15878 #define MC_CMD_TSA_BIND_IN_UNBIND_EXT_SIG_MAXNUM 160 15879 15880 /* MC_CMD_TSA_BIND_IN_SET_UNBINDTOKEN msgrequest */ 15881 #define MC_CMD_TSA_BIND_IN_SET_UNBINDTOKEN_LEN 20 15882 /* The operation requested. */ 15883 #define MC_CMD_TSA_BIND_IN_SET_UNBINDTOKEN_OP_OFST 0 15884 #define MC_CMD_TSA_BIND_IN_SET_UNBINDTOKEN_OP_LEN 4 15885 /* Unbinding secret token. TSAN persists the unbinding secret token. Refer to 15886 * SF-115479-TC for more information. 15887 */ 15888 #define MC_CMD_TSA_BIND_IN_SET_UNBINDTOKEN_UNBINDTOKEN_OFST 4 15889 #define MC_CMD_TSA_BIND_IN_SET_UNBINDTOKEN_UNBINDTOKEN_LEN 16 15890 /* enum: There are situations when the binding process does not complete 15891 * successfully due to key, other attributes corruption at the database level 15892 * (Controller). Adapter can't connect to the controller anymore. To recover, 15893 * make usage of the decommission command that forces the adapter into 15894 * unbinding state. 15895 */ 15896 #define MC_CMD_TSA_BIND_IN_SET_UNBINDTOKEN_ADAPTER_BINDING_FAILURE 0x1 15897 15898 /* MC_CMD_TSA_BIND_IN_DECOMMISSION msgrequest: Obsolete. Use 15899 * MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION. 15900 */ 15901 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_LENMIN 109 15902 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_LENMAX 252 15903 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_LEN(num) (108+1*(num)) 15904 /* This is the signature of the above mentioned fields- TSAID, USER and REASON. 15905 * As per current requirements, the SIG opaque data blob contains ECDSA ECC-384 15906 * based signature. The ECC curve is secp384r1. The signature is also ASN-1 15907 * encoded . Note- The signature is verified based on the public key stored 15908 * into the root certificate that is provisioned on the adapter side. This key 15909 * is known as the PUKtsaid. Refer to SF-115479-TC for more information. 15910 */ 15911 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_SIG_OFST 108 15912 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_SIG_LEN 1 15913 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_SIG_MINNUM 1 15914 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_SIG_MAXNUM 144 15915 /* The operation requested. */ 15916 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_OP_OFST 0 15917 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_OP_LEN 4 15918 /* This attribute identifies the TSA infrastructure domain. The length of the 15919 * TSAID attribute is limited to 64 bytes. This is how TSA SDK defines the max 15920 * length. Note- The TSAID is the Organizational Unit Name filed as part of the 15921 * root and server certificates. 15922 */ 15923 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_TSAID_OFST 4 15924 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_TSAID_LEN 1 15925 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_TSAID_NUM 64 15926 /* User ID that comes, as an example, from the Controller. Note- The 33 byte 15927 * length of this attribute is max length of the linux user name plus null 15928 * character. 15929 */ 15930 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_USER_OFST 68 15931 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_USER_LEN 1 15932 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_USER_NUM 33 15933 /* Align the arguments to 32 bits */ 15934 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_USER_RSVD_OFST 101 15935 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_USER_RSVD_LEN 3 15936 /* Reason of why decommissioning happens Note- The list of reasons, defined as 15937 * part of the enumeration below, can be extended. 15938 */ 15939 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_REASON_OFST 104 15940 #define MC_CMD_TSA_BIND_IN_DECOMMISSION_REASON_LEN 4 15941 15942 /* MC_CMD_TSA_BIND_IN_GET_CERTIFICATE msgrequest: Obsolete. Use 15943 * MC_CMD_GET_CERTIFICATE. 15944 */ 15945 #define MC_CMD_TSA_BIND_IN_GET_CERTIFICATE_LEN 8 15946 /* The operation requested, must be MC_CMD_TSA_BIND_OP_GET_CERTIFICATE. */ 15947 #define MC_CMD_TSA_BIND_IN_GET_CERTIFICATE_OP_OFST 0 15948 #define MC_CMD_TSA_BIND_IN_GET_CERTIFICATE_OP_LEN 4 15949 /* Type of the certificate to be retrieved. */ 15950 #define MC_CMD_TSA_BIND_IN_GET_CERTIFICATE_TYPE_OFST 4 15951 #define MC_CMD_TSA_BIND_IN_GET_CERTIFICATE_TYPE_LEN 4 15952 #define MC_CMD_TSA_BIND_IN_GET_CERTIFICATE_UNUSED 0x0 /* enum */ 15953 /* enum: Adapter Authentication Certificate (AAC). The AAC is used by the 15954 * controller to verify the authenticity of the adapter. 15955 */ 15956 #define MC_CMD_TSA_BIND_IN_GET_CERTIFICATE_AAC 0x1 15957 /* enum: Adapter Authentication Signing Certificate (AASC). The AASC is used by 15958 * the controller to verify the validity of AAC. 15959 */ 15960 #define MC_CMD_TSA_BIND_IN_GET_CERTIFICATE_AASC 0x2 15961 15962 /* MC_CMD_TSA_BIND_IN_SECURE_UNBIND msgrequest: Request a secure unbinding 15963 * operation using unbinding token. 15964 */ 15965 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_LENMIN 97 15966 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_LENMAX 200 15967 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_LEN(num) (96+1*(num)) 15968 /* The operation requested, must be MC_CMD_TSA_BIND_OP_SECURE_UNBIND. */ 15969 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_OP_OFST 0 15970 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_OP_LEN 4 15971 /* Type of the message. (MESSAGE_TYPE_xxx) Must be 15972 * MESSAGE_TYPE_TSA_SECURE_UNBIND. 15973 */ 15974 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_MESSAGE_TYPE_OFST 4 15975 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_MESSAGE_TYPE_LEN 4 15976 /* TSAN unique identifier for the network adapter */ 15977 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_TSANID_OFST 8 15978 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_TSANID_LEN 6 15979 /* Align the arguments to 32 bits */ 15980 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_TSANID_RSVD_OFST 14 15981 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_TSANID_RSVD_LEN 2 15982 /* A NUL padded US-ASCII string identifying the TSA infrastructure domain. This 15983 * field is for information only, and not used by the firmware. Note- The TSAID 15984 * is the Organizational Unit Name field as part of the root and server 15985 * certificates. 15986 */ 15987 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_TSAID_OFST 16 15988 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_TSAID_LEN 1 15989 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_TSAID_NUM 64 15990 /* Unbinding secret token. The adapter validates this unbinding token by 15991 * comparing it against the one stored on the adapter as part of the 15992 * MC_CMD_TSA_BIND_IN_SET_UNBINDTOKEN msgrequest. Refer to SF-115479-TC for 15993 * more information. 15994 */ 15995 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_UNBINDTOKEN_OFST 80 15996 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_UNBINDTOKEN_LEN 16 15997 /* The signature computed and encoded as specified by MESSAGE_TYPE. */ 15998 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_SIG_OFST 96 15999 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_SIG_LEN 1 16000 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_SIG_MINNUM 1 16001 #define MC_CMD_TSA_BIND_IN_SECURE_UNBIND_SIG_MAXNUM 104 16002 16003 /* MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION msgrequest: Request a secure 16004 * decommissioning operation. 16005 */ 16006 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_LENMIN 113 16007 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_LENMAX 216 16008 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_LEN(num) (112+1*(num)) 16009 /* The operation requested, must be MC_CMD_TSA_BIND_OP_SECURE_DECOMMISSION. */ 16010 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_OP_OFST 0 16011 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_OP_LEN 4 16012 /* Type of the message. (MESSAGE_TYPE_xxx) Must be 16013 * MESSAGE_TYPE_SECURE_DECOMMISSION. 16014 */ 16015 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_MESSAGE_TYPE_OFST 4 16016 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_MESSAGE_TYPE_LEN 4 16017 /* A NUL padded US-ASCII string identifying the TSA infrastructure domain. This 16018 * field is for information only, and not used by the firmware. Note- The TSAID 16019 * is the Organizational Unit Name field as part of the root and server 16020 * certificates. 16021 */ 16022 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_TSAID_OFST 8 16023 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_TSAID_LEN 1 16024 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_TSAID_NUM 64 16025 /* A NUL padded US-ASCII string containing user name of the creator of the 16026 * decommissioning ticket. This field is for information only, and not used by 16027 * the firmware. 16028 */ 16029 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_USER_OFST 72 16030 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_USER_LEN 1 16031 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_USER_NUM 36 16032 /* Reason of why decommissioning happens */ 16033 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_REASON_OFST 108 16034 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_REASON_LEN 4 16035 /* enum: There are situations when the binding process does not complete 16036 * successfully due to key, other attributes corruption at the database level 16037 * (Controller). Adapter can't connect to the controller anymore. To recover, 16038 * use the decommission command to force the adapter into unbound state. 16039 */ 16040 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_ADAPTER_BINDING_FAILURE 0x1 16041 /* The signature computed and encoded as specified by MESSAGE_TYPE. */ 16042 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_SIG_OFST 112 16043 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_SIG_LEN 1 16044 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_SIG_MINNUM 1 16045 #define MC_CMD_TSA_BIND_IN_SECURE_DECOMMISSION_SIG_MAXNUM 104 16046 16047 /* MC_CMD_TSA_BIND_IN_TEST_MCDI msgrequest: Test mode that emulates MCDI 16048 * interface restrictions of a bound adapter. This operation is intended for 16049 * test use on adapters that are not deployed and bound to a TSA Controller. 16050 * Using it on a Bound adapter will succeed but will not alter the MCDI 16051 * privileges as MCDI operations will already be restricted. 16052 */ 16053 #define MC_CMD_TSA_BIND_IN_TEST_MCDI_LEN 8 16054 /* The operation requested must be MC_CMD_TSA_BIND_OP_TEST_MCDI. */ 16055 #define MC_CMD_TSA_BIND_IN_TEST_MCDI_OP_OFST 0 16056 #define MC_CMD_TSA_BIND_IN_TEST_MCDI_OP_LEN 4 16057 /* Enable or disable emulation of bound adapter */ 16058 #define MC_CMD_TSA_BIND_IN_TEST_MCDI_CTRL_OFST 4 16059 #define MC_CMD_TSA_BIND_IN_TEST_MCDI_CTRL_LEN 4 16060 #define MC_CMD_TSA_BIND_IN_TEST_MCDI_DISABLE 0x0 /* enum */ 16061 #define MC_CMD_TSA_BIND_IN_TEST_MCDI_ENABLE 0x1 /* enum */ 16062 16063 /* MC_CMD_TSA_BIND_OUT_GET_ID msgresponse: Obsolete. Use 16064 * MC_CMD_SECURE_NIC_INFO_OUT_STATUS. 16065 */ 16066 #define MC_CMD_TSA_BIND_OUT_GET_ID_LENMIN 15 16067 #define MC_CMD_TSA_BIND_OUT_GET_ID_LENMAX 252 16068 #define MC_CMD_TSA_BIND_OUT_GET_ID_LEN(num) (14+1*(num)) 16069 /* The protocol operation code MC_CMD_TSA_BIND_OP_GET_ID that is sent back to 16070 * the caller. 16071 */ 16072 #define MC_CMD_TSA_BIND_OUT_GET_ID_OP_OFST 0 16073 #define MC_CMD_TSA_BIND_OUT_GET_ID_OP_LEN 4 16074 /* Rules engine type. Note- The rules engine type allows TSAC to further 16075 * identify the connected endpoint (e.g. TSAN, NIC Emulator) type and take the 16076 * proper action accordingly. As an example, TSAC uses the rules engine type to 16077 * select the SF key that differs in the case of TSAN vs. NIC Emulator. 16078 */ 16079 #define MC_CMD_TSA_BIND_OUT_GET_ID_RULE_ENGINE_OFST 4 16080 #define MC_CMD_TSA_BIND_OUT_GET_ID_RULE_ENGINE_LEN 4 16081 /* enum: Hardware rules engine. */ 16082 #define MC_CMD_TSA_BIND_OUT_GET_ID_RULE_ENGINE_TSAN 0x1 16083 /* enum: Nic emulator rules engine. */ 16084 #define MC_CMD_TSA_BIND_OUT_GET_ID_RULE_ENGINE_NEMU 0x2 16085 /* enum: SSFE. */ 16086 #define MC_CMD_TSA_BIND_OUT_GET_ID_RULE_ENGINE_SSFE 0x3 16087 /* TSAN unique identifier for the network adapter */ 16088 #define MC_CMD_TSA_BIND_OUT_GET_ID_TSANID_OFST 8 16089 #define MC_CMD_TSA_BIND_OUT_GET_ID_TSANID_LEN 6 16090 /* The signature data blob. The signature is computed against the message 16091 * formed by TSAN ID concatenated with the NONCE value. Refer to SF-115479-TC 16092 * for more information also in respect to the private keys that are used to 16093 * sign the message based on TSAN pre/post-binding authentication procedure. 16094 */ 16095 #define MC_CMD_TSA_BIND_OUT_GET_ID_SIG_OFST 14 16096 #define MC_CMD_TSA_BIND_OUT_GET_ID_SIG_LEN 1 16097 #define MC_CMD_TSA_BIND_OUT_GET_ID_SIG_MINNUM 1 16098 #define MC_CMD_TSA_BIND_OUT_GET_ID_SIG_MAXNUM 238 16099 16100 /* MC_CMD_TSA_BIND_OUT_GET_TICKET msgresponse */ 16101 #define MC_CMD_TSA_BIND_OUT_GET_TICKET_LENMIN 5 16102 #define MC_CMD_TSA_BIND_OUT_GET_TICKET_LENMAX 252 16103 #define MC_CMD_TSA_BIND_OUT_GET_TICKET_LEN(num) (4+1*(num)) 16104 /* The protocol operation code MC_CMD_TSA_BIND_OP_GET_TICKET that is sent back 16105 * to the caller. 16106 */ 16107 #define MC_CMD_TSA_BIND_OUT_GET_TICKET_OP_OFST 0 16108 #define MC_CMD_TSA_BIND_OUT_GET_TICKET_OP_LEN 4 16109 /* The ticket represents the data blob construct that TSAN sends to TSAC as 16110 * part of the binding protocol. From the TSAN perspective the ticket is an 16111 * opaque construct. For more info refer to SF-115479-TC. 16112 */ 16113 #define MC_CMD_TSA_BIND_OUT_GET_TICKET_TICKET_OFST 4 16114 #define MC_CMD_TSA_BIND_OUT_GET_TICKET_TICKET_LEN 1 16115 #define MC_CMD_TSA_BIND_OUT_GET_TICKET_TICKET_MINNUM 1 16116 #define MC_CMD_TSA_BIND_OUT_GET_TICKET_TICKET_MAXNUM 248 16117 16118 /* MC_CMD_TSA_BIND_OUT_SET_KEY msgresponse */ 16119 #define MC_CMD_TSA_BIND_OUT_SET_KEY_LEN 4 16120 /* The protocol operation code MC_CMD_TSA_BIND_OP_SET_KEY that is sent back to 16121 * the caller. 16122 */ 16123 #define MC_CMD_TSA_BIND_OUT_SET_KEY_OP_OFST 0 16124 #define MC_CMD_TSA_BIND_OUT_SET_KEY_OP_LEN 4 16125 16126 /* MC_CMD_TSA_BIND_OUT_UNBIND msgresponse: Response to insecure unbind request. 16127 */ 16128 #define MC_CMD_TSA_BIND_OUT_UNBIND_LEN 8 16129 /* Same as MC_CMD_ERR field, but included as 0 in success cases */ 16130 #define MC_CMD_TSA_BIND_OUT_UNBIND_RESULT_OFST 0 16131 #define MC_CMD_TSA_BIND_OUT_UNBIND_RESULT_LEN 4 16132 /* Extra status information */ 16133 #define MC_CMD_TSA_BIND_OUT_UNBIND_INFO_OFST 4 16134 #define MC_CMD_TSA_BIND_OUT_UNBIND_INFO_LEN 4 16135 /* enum: Unbind successful. */ 16136 #define MC_CMD_TSA_BIND_OUT_UNBIND_OK_UNBOUND 0x0 16137 /* enum: TSANID mismatch */ 16138 #define MC_CMD_TSA_BIND_OUT_UNBIND_ERR_BAD_TSANID 0x1 16139 /* enum: Unable to remove the binding ticket from persistent storage. */ 16140 #define MC_CMD_TSA_BIND_OUT_UNBIND_ERR_REMOVE_TICKET 0x2 16141 /* enum: TSAN is not bound to a binding ticket. */ 16142 #define MC_CMD_TSA_BIND_OUT_UNBIND_ERR_NOT_BOUND 0x3 16143 16144 /* MC_CMD_TSA_BIND_OUT_UNBIND_EXT msgresponse: Obsolete. Use 16145 * MC_CMD_TSA_BIND_OUT_SECURE_UNBIND. 16146 */ 16147 #define MC_CMD_TSA_BIND_OUT_UNBIND_EXT_LEN 8 16148 /* Same as MC_CMD_ERR field, but included as 0 in success cases */ 16149 #define MC_CMD_TSA_BIND_OUT_UNBIND_EXT_RESULT_OFST 0 16150 #define MC_CMD_TSA_BIND_OUT_UNBIND_EXT_RESULT_LEN 4 16151 /* Extra status information */ 16152 #define MC_CMD_TSA_BIND_OUT_UNBIND_EXT_INFO_OFST 4 16153 #define MC_CMD_TSA_BIND_OUT_UNBIND_EXT_INFO_LEN 4 16154 /* enum: Unbind successful. */ 16155 #define MC_CMD_TSA_BIND_OUT_UNBIND_EXT_OK_UNBOUND 0x0 16156 /* enum: TSANID mismatch */ 16157 #define MC_CMD_TSA_BIND_OUT_UNBIND_EXT_ERR_BAD_TSANID 0x1 16158 /* enum: Unable to remove the binding ticket from persistent storage. */ 16159 #define MC_CMD_TSA_BIND_OUT_UNBIND_EXT_ERR_REMOVE_TICKET 0x2 16160 /* enum: TSAN is not bound to a binding ticket. */ 16161 #define MC_CMD_TSA_BIND_OUT_UNBIND_EXT_ERR_NOT_BOUND 0x3 16162 /* enum: Invalid unbind token */ 16163 #define MC_CMD_TSA_BIND_OUT_UNBIND_EXT_ERR_BAD_TOKEN 0x4 16164 /* enum: Invalid signature */ 16165 #define MC_CMD_TSA_BIND_OUT_UNBIND_EXT_ERR_BAD_SIGNATURE 0x5 16166 16167 /* MC_CMD_TSA_BIND_OUT_SET_UNBINDTOKEN msgresponse */ 16168 #define MC_CMD_TSA_BIND_OUT_SET_UNBINDTOKEN_LEN 4 16169 /* The protocol operation code MC_CMD_TSA_BIND_OP_SET_UNBINDTOKEN that is sent 16170 * back to the caller. 16171 */ 16172 #define MC_CMD_TSA_BIND_OUT_SET_UNBINDTOKEN_OP_OFST 0 16173 #define MC_CMD_TSA_BIND_OUT_SET_UNBINDTOKEN_OP_LEN 4 16174 16175 /* MC_CMD_TSA_BIND_OUT_DECOMMISSION msgresponse: Obsolete. Use 16176 * MC_CMD_TSA_BIND_OUT_SECURE_DECOMMISSION. 16177 */ 16178 #define MC_CMD_TSA_BIND_OUT_DECOMMISSION_LEN 4 16179 /* The protocol operation code MC_CMD_TSA_BIND_OP_DECOMMISSION that is sent 16180 * back to the caller. 16181 */ 16182 #define MC_CMD_TSA_BIND_OUT_DECOMMISSION_OP_OFST 0 16183 #define MC_CMD_TSA_BIND_OUT_DECOMMISSION_OP_LEN 4 16184 16185 /* MC_CMD_TSA_BIND_OUT_GET_CERTIFICATE msgresponse */ 16186 #define MC_CMD_TSA_BIND_OUT_GET_CERTIFICATE_LENMIN 9 16187 #define MC_CMD_TSA_BIND_OUT_GET_CERTIFICATE_LENMAX 252 16188 #define MC_CMD_TSA_BIND_OUT_GET_CERTIFICATE_LEN(num) (8+1*(num)) 16189 /* The protocol operation code MC_CMD_TSA_BIND_OP_GET_CERTIFICATE that is sent 16190 * back to the caller. 16191 */ 16192 #define MC_CMD_TSA_BIND_OUT_GET_CERTIFICATE_OP_OFST 0 16193 #define MC_CMD_TSA_BIND_OUT_GET_CERTIFICATE_OP_LEN 4 16194 /* Type of the certificate. */ 16195 #define MC_CMD_TSA_BIND_OUT_GET_CERTIFICATE_TYPE_OFST 4 16196 #define MC_CMD_TSA_BIND_OUT_GET_CERTIFICATE_TYPE_LEN 4 16197 /* Enum values, see field(s): */ 16198 /* MC_CMD_TSA_BIND_IN_GET_CERTIFICATE/TYPE */ 16199 /* The certificate data. */ 16200 #define MC_CMD_TSA_BIND_OUT_GET_CERTIFICATE_DATA_OFST 8 16201 #define MC_CMD_TSA_BIND_OUT_GET_CERTIFICATE_DATA_LEN 1 16202 #define MC_CMD_TSA_BIND_OUT_GET_CERTIFICATE_DATA_MINNUM 1 16203 #define MC_CMD_TSA_BIND_OUT_GET_CERTIFICATE_DATA_MAXNUM 244 16204 16205 /* MC_CMD_TSA_BIND_OUT_SECURE_UNBIND msgresponse: Response to secure unbind 16206 * request. 16207 */ 16208 #define MC_CMD_TSA_BIND_OUT_SECURE_UNBIND_LEN 8 16209 /* The protocol operation code that is sent back to the caller. */ 16210 #define MC_CMD_TSA_BIND_OUT_SECURE_UNBIND_OP_OFST 0 16211 #define MC_CMD_TSA_BIND_OUT_SECURE_UNBIND_OP_LEN 4 16212 #define MC_CMD_TSA_BIND_OUT_SECURE_UNBIND_RESULT_OFST 4 16213 #define MC_CMD_TSA_BIND_OUT_SECURE_UNBIND_RESULT_LEN 4 16214 /* enum: Unbind successful. */ 16215 #define MC_CMD_TSA_BIND_OUT_SECURE_UNBIND_OK_UNBOUND 0x0 16216 /* enum: TSANID mismatch */ 16217 #define MC_CMD_TSA_BIND_OUT_SECURE_UNBIND_ERR_BAD_TSANID 0x1 16218 /* enum: Unable to remove the binding ticket from persistent storage. */ 16219 #define MC_CMD_TSA_BIND_OUT_SECURE_UNBIND_ERR_REMOVE_TICKET 0x2 16220 /* enum: TSAN is not bound to a domain. */ 16221 #define MC_CMD_TSA_BIND_OUT_SECURE_UNBIND_ERR_NOT_BOUND 0x3 16222 /* enum: Invalid unbind token */ 16223 #define MC_CMD_TSA_BIND_OUT_SECURE_UNBIND_ERR_BAD_TOKEN 0x4 16224 /* enum: Invalid signature */ 16225 #define MC_CMD_TSA_BIND_OUT_SECURE_UNBIND_ERR_BAD_SIGNATURE 0x5 16226 16227 /* MC_CMD_TSA_BIND_OUT_SECURE_DECOMMISSION msgresponse: Response to secure 16228 * decommission request. 16229 */ 16230 #define MC_CMD_TSA_BIND_OUT_SECURE_DECOMMISSION_LEN 8 16231 /* The protocol operation code that is sent back to the caller. */ 16232 #define MC_CMD_TSA_BIND_OUT_SECURE_DECOMMISSION_OP_OFST 0 16233 #define MC_CMD_TSA_BIND_OUT_SECURE_DECOMMISSION_OP_LEN 4 16234 #define MC_CMD_TSA_BIND_OUT_SECURE_DECOMMISSION_RESULT_OFST 4 16235 #define MC_CMD_TSA_BIND_OUT_SECURE_DECOMMISSION_RESULT_LEN 4 16236 /* enum: Unbind successful. */ 16237 #define MC_CMD_TSA_BIND_OUT_SECURE_DECOMMISSION_OK_UNBOUND 0x0 16238 /* enum: TSANID mismatch */ 16239 #define MC_CMD_TSA_BIND_OUT_SECURE_DECOMMISSION_ERR_BAD_TSANID 0x1 16240 /* enum: Unable to remove the binding ticket from persistent storage. */ 16241 #define MC_CMD_TSA_BIND_OUT_SECURE_DECOMMISSION_ERR_REMOVE_TICKET 0x2 16242 /* enum: TSAN is not bound to a domain. */ 16243 #define MC_CMD_TSA_BIND_OUT_SECURE_DECOMMISSION_ERR_NOT_BOUND 0x3 16244 /* enum: Invalid unbind token */ 16245 #define MC_CMD_TSA_BIND_OUT_SECURE_DECOMMISSION_ERR_BAD_TOKEN 0x4 16246 /* enum: Invalid signature */ 16247 #define MC_CMD_TSA_BIND_OUT_SECURE_DECOMMISSION_ERR_BAD_SIGNATURE 0x5 16248 16249 /* MC_CMD_TSA_BIND_OUT_TEST_MCDI msgrequest */ 16250 #define MC_CMD_TSA_BIND_OUT_TEST_MCDI_LEN 4 16251 /* The protocol operation code MC_CMD_TSA_BIND_OP_TEST_MCDI that is sent back 16252 * to the caller. 16253 */ 16254 #define MC_CMD_TSA_BIND_OUT_TEST_MCDI_OP_OFST 0 16255 #define MC_CMD_TSA_BIND_OUT_TEST_MCDI_OP_LEN 4 16256 16257 /***********************************/ 16258 /* MC_CMD_MANAGE_SECURITY_RULESET_CACHE 16259 * Manage the persistent NVRAM cache of security rules created with 16260 * MC_CMD_SET_SECURITY_RULE. Note that the cache is not automatically updated 16261 * as rules are added or removed; the active ruleset must be explicitly 16262 * committed to the cache. The cache may also be explicitly invalidated, 16263 * without affecting the currently active ruleset. When the cache is valid, it 16264 * will be loaded at power on or MC reboot, instead of the default ruleset. 16265 * Rollback of the currently active ruleset to the cached version (when it is 16266 * valid) is also supported. (Medford-only; for use by SolarSecure apps, not 16267 * directly by drivers. See SF-114946-SW.) NOTE - The only sub-operation 16268 * allowed in an adapter bound to a TSA controller from the local host is 16269 * OP_GET_CACHED_VERSION. All other sub-operations are prohibited. 16270 */ 16271 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE 0x11a 16272 #undef MC_CMD_0x11a_PRIVILEGE_CTG 16273 16274 #define MC_CMD_0x11a_PRIVILEGE_CTG SRIOV_CTG_ADMIN 16275 16276 /* MC_CMD_MANAGE_SECURITY_RULESET_CACHE_IN msgrequest */ 16277 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_IN_LEN 4 16278 /* the operation to perform */ 16279 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_IN_OP_OFST 0 16280 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_IN_OP_LEN 4 16281 /* enum: reports the ruleset version that is cached in persistent storage but 16282 * performs no other action 16283 */ 16284 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_IN_OP_GET_CACHED_VERSION 0x0 16285 /* enum: rolls back the active state to the cached version. (May fail with 16286 * ENOENT if there is no valid cached version.) 16287 */ 16288 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_IN_OP_ROLLBACK 0x1 16289 /* enum: commits the active state to the persistent cache */ 16290 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_IN_OP_COMMIT 0x2 16291 /* enum: invalidates the persistent cache without affecting the active state */ 16292 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_IN_OP_INVALIDATE 0x3 16293 16294 /* MC_CMD_MANAGE_SECURITY_RULESET_CACHE_OUT msgresponse */ 16295 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_OUT_LENMIN 5 16296 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_OUT_LENMAX 252 16297 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_OUT_LEN(num) (4+1*(num)) 16298 /* indicates whether the persistent cache is valid (after completion of the 16299 * requested operation in the case of rollback, commit, or invalidate) 16300 */ 16301 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_OUT_STATE_OFST 0 16302 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_OUT_STATE_LEN 4 16303 /* enum: persistent cache is invalid (the VERSION field will be empty in this 16304 * case) 16305 */ 16306 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_OUT_STATE_INVALID 0x0 16307 /* enum: persistent cache is valid */ 16308 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_OUT_STATE_VALID 0x1 16309 /* cached ruleset version (after completion of the requested operation, in the 16310 * case of rollback, commit, or invalidate) as an opaque hash value in the same 16311 * form as MC_CMD_GET_SECURITY_RULESET_VERSION_OUT_VERSION 16312 */ 16313 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_OUT_VERSION_OFST 4 16314 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_OUT_VERSION_LEN 1 16315 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_OUT_VERSION_MINNUM 1 16316 #define MC_CMD_MANAGE_SECURITY_RULESET_CACHE_OUT_VERSION_MAXNUM 248 16317 16318 /***********************************/ 16319 /* MC_CMD_NVRAM_PRIVATE_APPEND 16320 * Append a single TLV to the MC_USAGE_TLV partition. Returns MC_CMD_ERR_EEXIST 16321 * if the tag is already present. 16322 */ 16323 #define MC_CMD_NVRAM_PRIVATE_APPEND 0x11c 16324 #undef MC_CMD_0x11c_PRIVILEGE_CTG 16325 16326 #define MC_CMD_0x11c_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 16327 16328 /* MC_CMD_NVRAM_PRIVATE_APPEND_IN msgrequest */ 16329 #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENMIN 9 16330 #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENMAX 252 16331 #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LEN(num) (8+1*(num)) 16332 /* The tag to be appended */ 16333 #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_TAG_OFST 0 16334 #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_TAG_LEN 4 16335 /* The length of the data */ 16336 #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENGTH_OFST 4 16337 #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENGTH_LEN 4 16338 /* The data to be contained in the TLV structure */ 16339 #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_OFST 8 16340 #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_LEN 1 16341 #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_MINNUM 1 16342 #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_MAXNUM 244 16343 16344 /* MC_CMD_NVRAM_PRIVATE_APPEND_OUT msgresponse */ 16345 #define MC_CMD_NVRAM_PRIVATE_APPEND_OUT_LEN 0 16346 16347 /***********************************/ 16348 /* MC_CMD_XPM_VERIFY_CONTENTS 16349 * Verify that the contents of the XPM memory is correct (Medford only). This 16350 * is used during manufacture to check that the XPM memory has been programmed 16351 * correctly at ATE. 16352 */ 16353 #define MC_CMD_XPM_VERIFY_CONTENTS 0x11b 16354 #undef MC_CMD_0x11b_PRIVILEGE_CTG 16355 16356 #define MC_CMD_0x11b_PRIVILEGE_CTG SRIOV_CTG_ADMIN 16357 16358 /* MC_CMD_XPM_VERIFY_CONTENTS_IN msgrequest */ 16359 #define MC_CMD_XPM_VERIFY_CONTENTS_IN_LEN 4 16360 /* Data type to be checked */ 16361 #define MC_CMD_XPM_VERIFY_CONTENTS_IN_DATA_TYPE_OFST 0 16362 #define MC_CMD_XPM_VERIFY_CONTENTS_IN_DATA_TYPE_LEN 4 16363 16364 /* MC_CMD_XPM_VERIFY_CONTENTS_OUT msgresponse */ 16365 #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_LENMIN 12 16366 #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_LENMAX 252 16367 #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_LEN(num) (12+1*(num)) 16368 /* Number of sectors found (test builds only) */ 16369 #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_NUM_SECTORS_OFST 0 16370 #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_NUM_SECTORS_LEN 4 16371 /* Number of bytes found (test builds only) */ 16372 #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_NUM_BYTES_OFST 4 16373 #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_NUM_BYTES_LEN 4 16374 /* Length of signature */ 16375 #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIG_LENGTH_OFST 8 16376 #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIG_LENGTH_LEN 4 16377 /* Signature */ 16378 #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_OFST 12 16379 #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_LEN 1 16380 #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_MINNUM 0 16381 #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_MAXNUM 240 16382 16383 /***********************************/ 16384 /* MC_CMD_SET_EVQ_TMR 16385 * Update the timer load, timer reload and timer mode values for a given EVQ. 16386 * The requested timer values (in TMR_LOAD_REQ_NS and TMR_RELOAD_REQ_NS) will 16387 * be rounded up to the granularity supported by the hardware, then truncated 16388 * to the range supported by the hardware. The resulting value after the 16389 * rounding and truncation will be returned to the caller (in TMR_LOAD_ACT_NS 16390 * and TMR_RELOAD_ACT_NS). 16391 */ 16392 #define MC_CMD_SET_EVQ_TMR 0x120 16393 #undef MC_CMD_0x120_PRIVILEGE_CTG 16394 16395 #define MC_CMD_0x120_PRIVILEGE_CTG SRIOV_CTG_GENERAL 16396 16397 /* MC_CMD_SET_EVQ_TMR_IN msgrequest */ 16398 #define MC_CMD_SET_EVQ_TMR_IN_LEN 16 16399 /* Function-relative queue instance */ 16400 #define MC_CMD_SET_EVQ_TMR_IN_INSTANCE_OFST 0 16401 #define MC_CMD_SET_EVQ_TMR_IN_INSTANCE_LEN 4 16402 /* Requested value for timer load (in nanoseconds) */ 16403 #define MC_CMD_SET_EVQ_TMR_IN_TMR_LOAD_REQ_NS_OFST 4 16404 #define MC_CMD_SET_EVQ_TMR_IN_TMR_LOAD_REQ_NS_LEN 4 16405 /* Requested value for timer reload (in nanoseconds) */ 16406 #define MC_CMD_SET_EVQ_TMR_IN_TMR_RELOAD_REQ_NS_OFST 8 16407 #define MC_CMD_SET_EVQ_TMR_IN_TMR_RELOAD_REQ_NS_LEN 4 16408 /* Timer mode. Meanings as per EVQ_TMR_REG.TC_TIMER_VAL */ 16409 #define MC_CMD_SET_EVQ_TMR_IN_TMR_MODE_OFST 12 16410 #define MC_CMD_SET_EVQ_TMR_IN_TMR_MODE_LEN 4 16411 #define MC_CMD_SET_EVQ_TMR_IN_TIMER_MODE_DIS 0x0 /* enum */ 16412 #define MC_CMD_SET_EVQ_TMR_IN_TIMER_MODE_IMMED_START 0x1 /* enum */ 16413 #define MC_CMD_SET_EVQ_TMR_IN_TIMER_MODE_TRIG_START 0x2 /* enum */ 16414 #define MC_CMD_SET_EVQ_TMR_IN_TIMER_MODE_INT_HLDOFF 0x3 /* enum */ 16415 16416 /* MC_CMD_SET_EVQ_TMR_OUT msgresponse */ 16417 #define MC_CMD_SET_EVQ_TMR_OUT_LEN 8 16418 /* Actual value for timer load (in nanoseconds) */ 16419 #define MC_CMD_SET_EVQ_TMR_OUT_TMR_LOAD_ACT_NS_OFST 0 16420 #define MC_CMD_SET_EVQ_TMR_OUT_TMR_LOAD_ACT_NS_LEN 4 16421 /* Actual value for timer reload (in nanoseconds) */ 16422 #define MC_CMD_SET_EVQ_TMR_OUT_TMR_RELOAD_ACT_NS_OFST 4 16423 #define MC_CMD_SET_EVQ_TMR_OUT_TMR_RELOAD_ACT_NS_LEN 4 16424 16425 /***********************************/ 16426 /* MC_CMD_GET_EVQ_TMR_PROPERTIES 16427 * Query properties about the event queue timers. 16428 */ 16429 #define MC_CMD_GET_EVQ_TMR_PROPERTIES 0x122 16430 #undef MC_CMD_0x122_PRIVILEGE_CTG 16431 16432 #define MC_CMD_0x122_PRIVILEGE_CTG SRIOV_CTG_GENERAL 16433 16434 /* MC_CMD_GET_EVQ_TMR_PROPERTIES_IN msgrequest */ 16435 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_IN_LEN 0 16436 16437 /* MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT msgresponse */ 16438 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_LEN 36 16439 /* Reserved for future use. */ 16440 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_FLAGS_OFST 0 16441 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_FLAGS_LEN 4 16442 /* For timers updated via writes to EVQ_TMR_REG, this is the time interval (in 16443 * nanoseconds) for each increment of the timer load/reload count. The 16444 * requested duration of a timer is this value multiplied by the timer 16445 * load/reload count. 16446 */ 16447 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_NS_PER_COUNT_OFST 4 16448 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_NS_PER_COUNT_LEN 4 16449 /* For timers updated via writes to EVQ_TMR_REG, this is the maximum value 16450 * allowed for timer load/reload counts. 16451 */ 16452 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_MAX_COUNT_OFST 8 16453 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_MAX_COUNT_LEN 4 16454 /* For timers updated via writes to EVQ_TMR_REG, timer load/reload counts not a 16455 * multiple of this step size will be rounded in an implementation defined 16456 * manner. 16457 */ 16458 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_STEP_OFST 12 16459 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_STEP_LEN 4 16460 /* Maximum timer duration (in nanoseconds) for timers updated via MCDI. Only 16461 * meaningful if MC_CMD_SET_EVQ_TMR is implemented. 16462 */ 16463 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_MAX_NS_OFST 16 16464 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_MAX_NS_LEN 4 16465 /* Timer durations requested via MCDI that are not a multiple of this step size 16466 * will be rounded up. Only meaningful if MC_CMD_SET_EVQ_TMR is implemented. 16467 */ 16468 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_STEP_NS_OFST 20 16469 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_STEP_NS_LEN 4 16470 /* For timers updated using the bug35388 workaround, this is the time interval 16471 * (in nanoseconds) for each increment of the timer load/reload count. The 16472 * requested duration of a timer is this value multiplied by the timer 16473 * load/reload count. This field is only meaningful if the bug35388 workaround 16474 * is enabled. 16475 */ 16476 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_NS_PER_COUNT_OFST 24 16477 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_NS_PER_COUNT_LEN 4 16478 /* For timers updated using the bug35388 workaround, this is the maximum value 16479 * allowed for timer load/reload counts. This field is only meaningful if the 16480 * bug35388 workaround is enabled. 16481 */ 16482 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_MAX_COUNT_OFST 28 16483 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_MAX_COUNT_LEN 4 16484 /* For timers updated using the bug35388 workaround, timer load/reload counts 16485 * not a multiple of this step size will be rounded in an implementation 16486 * defined manner. This field is only meaningful if the bug35388 workaround is 16487 * enabled. 16488 */ 16489 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_STEP_OFST 32 16490 #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_STEP_LEN 4 16491 16492 /***********************************/ 16493 /* MC_CMD_ALLOCATE_TX_VFIFO_CP 16494 * When we use the TX_vFIFO_ULL mode, we can allocate common pools using the 16495 * non used switch buffers. 16496 */ 16497 #define MC_CMD_ALLOCATE_TX_VFIFO_CP 0x11d 16498 #undef MC_CMD_0x11d_PRIVILEGE_CTG 16499 16500 #define MC_CMD_0x11d_PRIVILEGE_CTG SRIOV_CTG_GENERAL 16501 16502 /* MC_CMD_ALLOCATE_TX_VFIFO_CP_IN msgrequest */ 16503 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_LEN 20 16504 /* Desired instance. Must be set to a specific instance, which is a function 16505 * local queue index. 16506 */ 16507 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_INSTANCE_OFST 0 16508 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_INSTANCE_LEN 4 16509 /* Will the common pool be used as TX_vFIFO_ULL (1) */ 16510 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_MODE_OFST 4 16511 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_MODE_LEN 4 16512 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_ENABLED 0x1 /* enum */ 16513 /* enum: Using this interface without TX_vFIFO_ULL is not supported for now */ 16514 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_DISABLED 0x0 16515 /* Number of buffers to reserve for the common pool */ 16516 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_SIZE_OFST 8 16517 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_SIZE_LEN 4 16518 /* TX datapath to which the Common Pool is connected to. */ 16519 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_INGRESS_OFST 12 16520 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_INGRESS_LEN 4 16521 /* enum: Extracts information from function */ 16522 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_USE_FUNCTION_VALUE -0x1 16523 /* Network port or RX Engine to which the common pool connects. */ 16524 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_EGRESS_OFST 16 16525 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_EGRESS_LEN 4 16526 /* enum: Extracts information from function */ 16527 /* MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_USE_FUNCTION_VALUE -0x1 */ 16528 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_PORT0 0x0 /* enum */ 16529 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_PORT1 0x1 /* enum */ 16530 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_PORT2 0x2 /* enum */ 16531 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_PORT3 0x3 /* enum */ 16532 /* enum: To enable Switch loopback with Rx engine 0 */ 16533 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_RX_ENGINE0 0x4 16534 /* enum: To enable Switch loopback with Rx engine 1 */ 16535 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_RX_ENGINE1 0x5 16536 16537 /* MC_CMD_ALLOCATE_TX_VFIFO_CP_OUT msgresponse */ 16538 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_OUT_LEN 4 16539 /* ID of the common pool allocated */ 16540 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_OUT_CP_ID_OFST 0 16541 #define MC_CMD_ALLOCATE_TX_VFIFO_CP_OUT_CP_ID_LEN 4 16542 16543 /***********************************/ 16544 /* MC_CMD_ALLOCATE_TX_VFIFO_VFIFO 16545 * When we use the TX_vFIFO_ULL mode, we can allocate vFIFOs using the 16546 * previously allocated common pools. 16547 */ 16548 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO 0x11e 16549 #undef MC_CMD_0x11e_PRIVILEGE_CTG 16550 16551 #define MC_CMD_0x11e_PRIVILEGE_CTG SRIOV_CTG_GENERAL 16552 16553 /* MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN msgrequest */ 16554 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_LEN 20 16555 /* Common pool previously allocated to which the new vFIFO will be associated 16556 */ 16557 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_CP_OFST 0 16558 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_CP_LEN 4 16559 /* Port or RX engine to associate the vFIFO egress */ 16560 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_EGRESS_OFST 4 16561 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_EGRESS_LEN 4 16562 /* enum: Extracts information from common pool */ 16563 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_USE_CP_VALUE -0x1 16564 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PORT0 0x0 /* enum */ 16565 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PORT1 0x1 /* enum */ 16566 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PORT2 0x2 /* enum */ 16567 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PORT3 0x3 /* enum */ 16568 /* enum: To enable Switch loopback with Rx engine 0 */ 16569 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_RX_ENGINE0 0x4 16570 /* enum: To enable Switch loopback with Rx engine 1 */ 16571 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_RX_ENGINE1 0x5 16572 /* Minimum number of buffers that the pool must have */ 16573 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_SIZE_OFST 8 16574 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_SIZE_LEN 4 16575 /* enum: Do not check the space available */ 16576 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_NO_MINIMUM 0x0 16577 /* Will the vFIFO be used as TX_vFIFO_ULL */ 16578 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_MODE_OFST 12 16579 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_MODE_LEN 4 16580 /* Network priority of the vFIFO,if applicable */ 16581 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PRIORITY_OFST 16 16582 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PRIORITY_LEN 4 16583 /* enum: Search for the lowest unused priority */ 16584 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_LOWEST_AVAILABLE -0x1 16585 16586 /* MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT msgresponse */ 16587 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_LEN 8 16588 /* Short vFIFO ID */ 16589 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_VID_OFST 0 16590 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_VID_LEN 4 16591 /* Network priority of the vFIFO */ 16592 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_PRIORITY_OFST 4 16593 #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_PRIORITY_LEN 4 16594 16595 /***********************************/ 16596 /* MC_CMD_TEARDOWN_TX_VFIFO_VF 16597 * This interface clears the configuration of the given vFIFO and leaves it 16598 * ready to be re-used. 16599 */ 16600 #define MC_CMD_TEARDOWN_TX_VFIFO_VF 0x11f 16601 #undef MC_CMD_0x11f_PRIVILEGE_CTG 16602 16603 #define MC_CMD_0x11f_PRIVILEGE_CTG SRIOV_CTG_GENERAL 16604 16605 /* MC_CMD_TEARDOWN_TX_VFIFO_VF_IN msgrequest */ 16606 #define MC_CMD_TEARDOWN_TX_VFIFO_VF_IN_LEN 4 16607 /* Short vFIFO ID */ 16608 #define MC_CMD_TEARDOWN_TX_VFIFO_VF_IN_VFIFO_OFST 0 16609 #define MC_CMD_TEARDOWN_TX_VFIFO_VF_IN_VFIFO_LEN 4 16610 16611 /* MC_CMD_TEARDOWN_TX_VFIFO_VF_OUT msgresponse */ 16612 #define MC_CMD_TEARDOWN_TX_VFIFO_VF_OUT_LEN 0 16613 16614 /***********************************/ 16615 /* MC_CMD_DEALLOCATE_TX_VFIFO_CP 16616 * This interface clears the configuration of the given common pool and leaves 16617 * it ready to be re-used. 16618 */ 16619 #define MC_CMD_DEALLOCATE_TX_VFIFO_CP 0x121 16620 #undef MC_CMD_0x121_PRIVILEGE_CTG 16621 16622 #define MC_CMD_0x121_PRIVILEGE_CTG SRIOV_CTG_GENERAL 16623 16624 /* MC_CMD_DEALLOCATE_TX_VFIFO_CP_IN msgrequest */ 16625 #define MC_CMD_DEALLOCATE_TX_VFIFO_CP_IN_LEN 4 16626 /* Common pool ID given when pool allocated */ 16627 #define MC_CMD_DEALLOCATE_TX_VFIFO_CP_IN_POOL_ID_OFST 0 16628 #define MC_CMD_DEALLOCATE_TX_VFIFO_CP_IN_POOL_ID_LEN 4 16629 16630 /* MC_CMD_DEALLOCATE_TX_VFIFO_CP_OUT msgresponse */ 16631 #define MC_CMD_DEALLOCATE_TX_VFIFO_CP_OUT_LEN 0 16632 16633 /***********************************/ 16634 /* MC_CMD_REKEY 16635 * This request causes the NIC to generate a new per-NIC key and program it 16636 * into the write-once memory. During the process all flash partitions that are 16637 * protected with a CMAC are verified with the old per-NIC key and then signed 16638 * with the new per-NIC key. If the NIC has already reached its rekey limit the 16639 * REKEY op will return MC_CMD_ERR_ERANGE. The REKEY op may block until 16640 * completion or it may return 0 and continue processing, therefore the caller 16641 * must poll at least once to confirm that the rekeying has completed. The POLL 16642 * operation returns MC_CMD_ERR_EBUSY if the rekey process is still running 16643 * otherwise it will return the result of the last completed rekey operation, 16644 * or 0 if there has not been a previous rekey. 16645 */ 16646 #define MC_CMD_REKEY 0x123 16647 #undef MC_CMD_0x123_PRIVILEGE_CTG 16648 16649 #define MC_CMD_0x123_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 16650 16651 /* MC_CMD_REKEY_IN msgrequest */ 16652 #define MC_CMD_REKEY_IN_LEN 4 16653 /* the type of operation requested */ 16654 #define MC_CMD_REKEY_IN_OP_OFST 0 16655 #define MC_CMD_REKEY_IN_OP_LEN 4 16656 /* enum: Start the rekeying operation */ 16657 #define MC_CMD_REKEY_IN_OP_REKEY 0x0 16658 /* enum: Poll for completion of the rekeying operation */ 16659 #define MC_CMD_REKEY_IN_OP_POLL 0x1 16660 16661 /* MC_CMD_REKEY_OUT msgresponse */ 16662 #define MC_CMD_REKEY_OUT_LEN 0 16663 16664 /***********************************/ 16665 /* MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS 16666 * This interface allows the host to find out how many common pool buffers are 16667 * not yet assigned. 16668 */ 16669 #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS 0x124 16670 #undef MC_CMD_0x124_PRIVILEGE_CTG 16671 16672 #define MC_CMD_0x124_PRIVILEGE_CTG SRIOV_CTG_GENERAL 16673 16674 /* MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_IN msgrequest */ 16675 #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_IN_LEN 0 16676 16677 /* MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT msgresponse */ 16678 #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_LEN 8 16679 /* Available buffers for the ENG to NET vFIFOs. */ 16680 #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_NET_OFST 0 16681 #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_NET_LEN 4 16682 /* Available buffers for the ENG to ENG and NET to ENG vFIFOs. */ 16683 #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_ENG_OFST 4 16684 #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_ENG_LEN 4 16685 16686 /***********************************/ 16687 /* MC_CMD_SET_SECURITY_FUSES 16688 * Change the security level of the adapter by setting bits in the write-once 16689 * memory. The firmware maps each flag in the message to a set of one or more 16690 * hardware-defined or software-defined bits and sets these bits in the write- 16691 * once memory. For Medford the hardware-defined bits are defined in 16692 * SF-112079-PS 5.3, the software-defined bits are defined in xpm.h. Returns 0 16693 * if all of the required bits were set and returns MC_CMD_ERR_EIO if any of 16694 * the required bits were not set. 16695 */ 16696 #define MC_CMD_SET_SECURITY_FUSES 0x126 16697 #undef MC_CMD_0x126_PRIVILEGE_CTG 16698 16699 #define MC_CMD_0x126_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 16700 16701 /* MC_CMD_SET_SECURITY_FUSES_IN msgrequest */ 16702 #define MC_CMD_SET_SECURITY_FUSES_IN_LEN 4 16703 /* Flags specifying what type of security features are being set */ 16704 #define MC_CMD_SET_SECURITY_FUSES_IN_FLAGS_OFST 0 16705 #define MC_CMD_SET_SECURITY_FUSES_IN_FLAGS_LEN 4 16706 #define MC_CMD_SET_SECURITY_FUSES_IN_SECURE_BOOT_LBN 0 16707 #define MC_CMD_SET_SECURITY_FUSES_IN_SECURE_BOOT_WIDTH 1 16708 #define MC_CMD_SET_SECURITY_FUSES_IN_REJECT_TEST_SIGNED_LBN 1 16709 #define MC_CMD_SET_SECURITY_FUSES_IN_REJECT_TEST_SIGNED_WIDTH 1 16710 #define MC_CMD_SET_SECURITY_FUSES_IN_SOFT_CONFIG_LBN 31 16711 #define MC_CMD_SET_SECURITY_FUSES_IN_SOFT_CONFIG_WIDTH 1 16712 16713 /* MC_CMD_SET_SECURITY_FUSES_OUT msgresponse */ 16714 #define MC_CMD_SET_SECURITY_FUSES_OUT_LEN 0 16715 16716 /* MC_CMD_SET_SECURITY_FUSES_V2_OUT msgresponse */ 16717 #define MC_CMD_SET_SECURITY_FUSES_V2_OUT_LEN 4 16718 /* Flags specifying which security features are enforced on the NIC after the 16719 * flags in the request have been applied. See 16720 * MC_CMD_SET_SECURITY_FUSES_IN/FLAGS for flag definitions. 16721 */ 16722 #define MC_CMD_SET_SECURITY_FUSES_V2_OUT_FLAGS_OFST 0 16723 #define MC_CMD_SET_SECURITY_FUSES_V2_OUT_FLAGS_LEN 4 16724 16725 /***********************************/ 16726 /* MC_CMD_TSA_INFO 16727 * Messages sent from TSA adapter to TSA controller. This command is only valid 16728 * when the MCDI header has MESSAGE_TYPE set to MCDI_MESSAGE_TYPE_TSA. This 16729 * command is not sent by the driver to the MC; it is sent from the MC to a TSA 16730 * controller, being treated more like an alert message rather than a command; 16731 * hence the MC does not expect a response in return. Doxbox reference 16732 * SF-117371-SW 16733 */ 16734 #define MC_CMD_TSA_INFO 0x127 16735 #undef MC_CMD_0x127_PRIVILEGE_CTG 16736 16737 #define MC_CMD_0x127_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 16738 16739 /* MC_CMD_TSA_INFO_IN msgrequest */ 16740 #define MC_CMD_TSA_INFO_IN_LEN 4 16741 #define MC_CMD_TSA_INFO_IN_OP_HDR_OFST 0 16742 #define MC_CMD_TSA_INFO_IN_OP_HDR_LEN 4 16743 #define MC_CMD_TSA_INFO_IN_OP_LBN 0 16744 #define MC_CMD_TSA_INFO_IN_OP_WIDTH 16 16745 /* enum: Information about recently discovered local IP address of the adapter 16746 */ 16747 #define MC_CMD_TSA_INFO_OP_LOCAL_IP 0x1 16748 /* enum: Information about a sampled packet that either - did not match any 16749 * black/white-list filters and was allowed by the default filter or - did not 16750 * match any black/white-list filters and was denied by the default filter 16751 */ 16752 #define MC_CMD_TSA_INFO_OP_PKT_SAMPLE 0x2 16753 16754 /* MC_CMD_TSA_INFO_IN_LOCAL_IP msgrequest: 16755 * 16756 * The TSA controller maintains a list of IP addresses valid for each port of a 16757 * TSA adapter. The TSA controller requires information from the adapter 16758 * inorder to learn new IP addresses assigned to a physical port and to 16759 * identify those that are no longer assigned to the physical port. For this 16760 * purpose, the TSA adapter snoops ARP replies, gratuitous ARP requests and ARP 16761 * probe packets seen on each physical port. This definition describes the 16762 * format of the notification message sent from a TSA adapter to a TSA 16763 * controller related to any information related to a change in IP address 16764 * assignment for a port. Doxbox reference SF-117371. 16765 * 16766 * There may be a possibility of combining multiple notifications in a single 16767 * message in future. When that happens, a new flag can be defined using the 16768 * reserved bits to describe the extended format of this notification. 16769 */ 16770 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_LEN 18 16771 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_OP_HDR_OFST 0 16772 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_OP_HDR_LEN 4 16773 /* Additional metadata describing the IP address information such as source of 16774 * information retrieval, type of IP address, physical port number. 16775 */ 16776 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_META_OFST 4 16777 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_META_LEN 4 16778 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_META_PORT_INDEX_LBN 0 16779 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_META_PORT_INDEX_WIDTH 8 16780 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_RESERVED_LBN 8 16781 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_RESERVED_WIDTH 8 16782 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_META_REASON_LBN 16 16783 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_META_REASON_WIDTH 8 16784 /* enum: ARP reply sent out of the physical port */ 16785 #define MC_CMD_TSA_INFO_IP_REASON_TX_ARP 0x0 16786 /* enum: ARP probe packet received on the physical port */ 16787 #define MC_CMD_TSA_INFO_IP_REASON_RX_ARP_PROBE 0x1 16788 /* enum: Gratuitous ARP packet received on the physical port */ 16789 #define MC_CMD_TSA_INFO_IP_REASON_RX_GRATUITOUS_ARP 0x2 16790 /* enum: DHCP ACK packet received on the physical port */ 16791 #define MC_CMD_TSA_INFO_IP_REASON_RX_DHCP_ACK 0x3 16792 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_META_IPV4_LBN 24 16793 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_META_IPV4_WIDTH 1 16794 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_RESERVED1_LBN 25 16795 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_RESERVED1_WIDTH 7 16796 /* IPV4 address retrieved from the sampled packets. This field is relevant only 16797 * when META_IPV4 is set to 1. 16798 */ 16799 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_IPV4_ADDR_OFST 8 16800 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_IPV4_ADDR_LEN 4 16801 /* Target MAC address retrieved from the sampled packet. */ 16802 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_MAC_ADDR_OFST 12 16803 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_MAC_ADDR_LEN 1 16804 #define MC_CMD_TSA_INFO_IN_LOCAL_IP_MAC_ADDR_NUM 6 16805 16806 /* MC_CMD_TSA_INFO_IN_PKT_SAMPLE msgrequest: 16807 * 16808 * It is desireable for the TSA controller to learn the traffic pattern of 16809 * packets seen at the network port being monitored. In order to learn about 16810 * the traffic pattern, the TSA controller may want to sample packets seen at 16811 * the network port. Based on the packet samples that the TSA controller 16812 * receives from the adapter, the controller may choose to configure additional 16813 * black-list or white-list rules to allow or block packets as required. 16814 * 16815 * Although the entire sampled packet as seen on the network port is available 16816 * to the MC the length of sampled packet sent to controller is restricted by 16817 * MCDI payload size. Besides, the TSA controller does not require the entire 16818 * packet to make decisions about filter updates. Hence the packet sample being 16819 * passed to the controller is truncated to 128 bytes. This length is large 16820 * enough to hold the ethernet header, IP header and maximum length of 16821 * supported L4 protocol headers (IPv4 only, but can hold IPv6 header too, if 16822 * required in future). 16823 * 16824 * The intention is that any future changes to this message format that are not 16825 * backwards compatible will be defined with a new operation code. 16826 */ 16827 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_LEN 136 16828 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_OP_HDR_OFST 0 16829 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_OP_HDR_LEN 4 16830 /* Additional metadata describing the sampled packet */ 16831 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_OFST 4 16832 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_LEN 4 16833 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_PORT_INDEX_LBN 0 16834 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_PORT_INDEX_WIDTH 8 16835 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_DIRECTION_LBN 8 16836 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_DIRECTION_WIDTH 1 16837 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_RESERVED_LBN 9 16838 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_RESERVED_WIDTH 7 16839 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_ACTION_MASK_LBN 16 16840 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_ACTION_MASK_WIDTH 4 16841 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_ACTION_ALLOW_LBN 16 16842 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_ACTION_ALLOW_WIDTH 1 16843 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_ACTION_DENY_LBN 17 16844 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_ACTION_DENY_WIDTH 1 16845 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_ACTION_COUNT_LBN 18 16846 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_META_ACTION_COUNT_WIDTH 1 16847 /* 128-byte raw prefix of the sampled packet which includes the ethernet 16848 * header, IP header and L4 protocol header (only IPv4 supported initially). 16849 * This provides the controller enough information about the packet sample to 16850 * report traffic patterns seen on a network port and to make decisions 16851 * concerning rule-set updates. 16852 */ 16853 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_PACKET_DATA_OFST 8 16854 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_PACKET_DATA_LEN 1 16855 #define MC_CMD_TSA_INFO_IN_PKT_SAMPLE_PACKET_DATA_NUM 128 16856 16857 /* MC_CMD_TSA_INFO_OUT msgresponse */ 16858 #define MC_CMD_TSA_INFO_OUT_LEN 0 16859 16860 /***********************************/ 16861 /* MC_CMD_HOST_INFO 16862 * Commands to appply or retrieve host-related information from an adapter. 16863 * Doxbox reference SF-117371-SW 16864 */ 16865 #define MC_CMD_HOST_INFO 0x128 16866 #undef MC_CMD_0x128_PRIVILEGE_CTG 16867 16868 #define MC_CMD_0x128_PRIVILEGE_CTG SRIOV_CTG_ADMIN 16869 16870 /* MC_CMD_HOST_INFO_IN msgrequest */ 16871 #define MC_CMD_HOST_INFO_IN_LEN 4 16872 /* sub-operation code info */ 16873 #define MC_CMD_HOST_INFO_IN_OP_HDR_OFST 0 16874 #define MC_CMD_HOST_INFO_IN_OP_HDR_LEN 4 16875 #define MC_CMD_HOST_INFO_IN_OP_LBN 0 16876 #define MC_CMD_HOST_INFO_IN_OP_WIDTH 16 16877 /* enum: Read a 16-byte unique host identifier from the adapter. This UUID 16878 * helps to identify the host that an adapter is plugged into. This identifier 16879 * is ideally the system UUID retrieved and set by the UEFI driver. If the UEFI 16880 * driver is unable to extract the system UUID, it would still set a random 16881 * 16-byte value into each supported SF adapter plugged into it. Host UUIDs may 16882 * change if the system is power-cycled, however, they persist across adapter 16883 * resets. If the host UUID was not set on an adapter, due to an unsupported 16884 * version of UEFI driver, then this command returns an error. Doxbox reference 16885 * - SF-117371-SW section 'Host UUID'. 16886 */ 16887 #define MC_CMD_HOST_INFO_OP_GET_UUID 0x0 16888 /* enum: Set a 16-byte unique host identifier on the adapter to identify the 16889 * host that the adapter is plugged into. See MC_CMD_HOST_INFO_OP_GET_UUID for 16890 * further details. 16891 */ 16892 #define MC_CMD_HOST_INFO_OP_SET_UUID 0x1 16893 16894 /* MC_CMD_HOST_INFO_IN_GET_UUID msgrequest */ 16895 #define MC_CMD_HOST_INFO_IN_GET_UUID_LEN 4 16896 /* sub-operation code info */ 16897 #define MC_CMD_HOST_INFO_IN_GET_UUID_OP_HDR_OFST 0 16898 #define MC_CMD_HOST_INFO_IN_GET_UUID_OP_HDR_LEN 4 16899 16900 /* MC_CMD_HOST_INFO_OUT_GET_UUID msgresponse */ 16901 #define MC_CMD_HOST_INFO_OUT_GET_UUID_LEN 16 16902 /* 16-byte host UUID read out of the adapter. See MC_CMD_HOST_INFO_OP_GET_UUID 16903 * for further details. 16904 */ 16905 #define MC_CMD_HOST_INFO_OUT_GET_UUID_HOST_UUID_OFST 0 16906 #define MC_CMD_HOST_INFO_OUT_GET_UUID_HOST_UUID_LEN 1 16907 #define MC_CMD_HOST_INFO_OUT_GET_UUID_HOST_UUID_NUM 16 16908 16909 /* MC_CMD_HOST_INFO_IN_SET_UUID msgrequest */ 16910 #define MC_CMD_HOST_INFO_IN_SET_UUID_LEN 20 16911 /* sub-operation code info */ 16912 #define MC_CMD_HOST_INFO_IN_SET_UUID_OP_HDR_OFST 0 16913 #define MC_CMD_HOST_INFO_IN_SET_UUID_OP_HDR_LEN 4 16914 /* 16-byte host UUID set on the adapter. See MC_CMD_HOST_INFO_OP_GET_UUID for 16915 * further details. 16916 */ 16917 #define MC_CMD_HOST_INFO_IN_SET_UUID_HOST_UUID_OFST 4 16918 #define MC_CMD_HOST_INFO_IN_SET_UUID_HOST_UUID_LEN 1 16919 #define MC_CMD_HOST_INFO_IN_SET_UUID_HOST_UUID_NUM 16 16920 16921 /* MC_CMD_HOST_INFO_OUT_SET_UUID msgresponse */ 16922 #define MC_CMD_HOST_INFO_OUT_SET_UUID_LEN 0 16923 16924 /***********************************/ 16925 /* MC_CMD_TSAN_INFO 16926 * Get TSA adapter information. TSA controllers query each TSA adapter to learn 16927 * some configuration parameters of each adapter. Doxbox reference SF-117371-SW 16928 * section 'Adapter Information' 16929 */ 16930 #define MC_CMD_TSAN_INFO 0x129 16931 #undef MC_CMD_0x129_PRIVILEGE_CTG 16932 16933 #define MC_CMD_0x129_PRIVILEGE_CTG SRIOV_CTG_ADMIN 16934 16935 /* MC_CMD_TSAN_INFO_IN msgrequest */ 16936 #define MC_CMD_TSAN_INFO_IN_LEN 4 16937 /* sub-operation code info */ 16938 #define MC_CMD_TSAN_INFO_IN_OP_HDR_OFST 0 16939 #define MC_CMD_TSAN_INFO_IN_OP_HDR_LEN 4 16940 #define MC_CMD_TSAN_INFO_IN_OP_LBN 0 16941 #define MC_CMD_TSAN_INFO_IN_OP_WIDTH 16 16942 /* enum: Read configuration parameters and IDs that uniquely identify an 16943 * adapter. The parameters include - host identification, adapter 16944 * identification string and number of physical ports on the adapter. 16945 */ 16946 #define MC_CMD_TSAN_INFO_OP_GET_CFG 0x0 16947 16948 /* MC_CMD_TSAN_INFO_IN_GET_CFG msgrequest */ 16949 #define MC_CMD_TSAN_INFO_IN_GET_CFG_LEN 4 16950 /* sub-operation code info */ 16951 #define MC_CMD_TSAN_INFO_IN_GET_CFG_OP_HDR_OFST 0 16952 #define MC_CMD_TSAN_INFO_IN_GET_CFG_OP_HDR_LEN 4 16953 16954 /* MC_CMD_TSAN_INFO_OUT_GET_CFG msgresponse */ 16955 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_LEN 26 16956 /* Information about the configuration parameters returned in this response. */ 16957 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_CONFIG_WORD_OFST 0 16958 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_CONFIG_WORD_LEN 4 16959 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_CAP_FLAGS_LBN 0 16960 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_CAP_FLAGS_WIDTH 16 16961 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_FLAG_HOST_UUID_VALID_LBN 0 16962 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_FLAG_HOST_UUID_VALID_WIDTH 1 16963 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_NUM_PORTS_LBN 16 16964 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_NUM_PORTS_WIDTH 8 16965 /* 16-byte host UUID read out of the adapter. See MC_CMD_HOST_INFO_OP_GET_UUID 16966 * for further details. 16967 */ 16968 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_HOST_UUID_OFST 4 16969 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_HOST_UUID_LEN 1 16970 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_HOST_UUID_NUM 16 16971 /* A unique identifier per adapter. The base MAC address of the card is used 16972 * for this purpose. 16973 */ 16974 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_GUID_OFST 20 16975 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_GUID_LEN 1 16976 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_GUID_NUM 6 16977 16978 /* MC_CMD_TSAN_INFO_OUT_GET_CFG_V2 msgresponse */ 16979 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_LEN 36 16980 /* Information about the configuration parameters returned in this response. */ 16981 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_CONFIG_WORD_OFST 0 16982 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_CONFIG_WORD_LEN 4 16983 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_CAP_FLAGS_LBN 0 16984 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_CAP_FLAGS_WIDTH 16 16985 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_FLAG_HOST_UUID_VALID_LBN 0 16986 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_FLAG_HOST_UUID_VALID_WIDTH 1 16987 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_NUM_PORTS_LBN 16 16988 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_NUM_PORTS_WIDTH 8 16989 /* 16-byte host UUID read out of the adapter. See MC_CMD_HOST_INFO_OP_GET_UUID 16990 * for further details. 16991 */ 16992 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_HOST_UUID_OFST 4 16993 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_HOST_UUID_LEN 1 16994 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_HOST_UUID_NUM 16 16995 /* A unique identifier per adapter. The base MAC address of the card is used 16996 * for this purpose. 16997 */ 16998 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_GUID_OFST 20 16999 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_GUID_LEN 1 17000 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_GUID_NUM 6 17001 /* Unused bytes, defined for 32-bit alignment of new fields. */ 17002 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_UNUSED_OFST 26 17003 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_UNUSED_LEN 2 17004 /* Maximum number of TSA statistics counters in each direction of dataflow 17005 * supported on the card. Note that the statistics counters are always 17006 * allocated in pairs, i.e. a counter ID is associated with one Tx and one Rx 17007 * counter. 17008 */ 17009 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_MAX_STATS_OFST 28 17010 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_MAX_STATS_LEN 4 17011 /* Width of each statistics counter (represented in bits). This gives an 17012 * indication of wrap point to the user. 17013 */ 17014 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_STATS_WIDTH_OFST 32 17015 #define MC_CMD_TSAN_INFO_OUT_GET_CFG_V2_STATS_WIDTH_LEN 4 17016 17017 /***********************************/ 17018 /* MC_CMD_TSA_STATISTICS 17019 * TSA adapter statistics operations. 17020 */ 17021 #define MC_CMD_TSA_STATISTICS 0x130 17022 #undef MC_CMD_0x130_PRIVILEGE_CTG 17023 17024 #define MC_CMD_0x130_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 17025 17026 /* MC_CMD_TSA_STATISTICS_IN msgrequest */ 17027 #define MC_CMD_TSA_STATISTICS_IN_LEN 4 17028 /* TSA statistics sub-operation code */ 17029 #define MC_CMD_TSA_STATISTICS_IN_OP_CODE_OFST 0 17030 #define MC_CMD_TSA_STATISTICS_IN_OP_CODE_LEN 4 17031 /* enum: Get the configuration parameters that describe the TSA statistics 17032 * layout on the adapter. 17033 */ 17034 #define MC_CMD_TSA_STATISTICS_OP_GET_CONFIG 0x0 17035 /* enum: Read and/or clear TSA statistics counters. */ 17036 #define MC_CMD_TSA_STATISTICS_OP_READ_CLEAR 0x1 17037 17038 /* MC_CMD_TSA_STATISTICS_IN_GET_CONFIG msgrequest */ 17039 #define MC_CMD_TSA_STATISTICS_IN_GET_CONFIG_LEN 4 17040 /* TSA statistics sub-operation code */ 17041 #define MC_CMD_TSA_STATISTICS_IN_GET_CONFIG_OP_CODE_OFST 0 17042 #define MC_CMD_TSA_STATISTICS_IN_GET_CONFIG_OP_CODE_LEN 4 17043 17044 /* MC_CMD_TSA_STATISTICS_OUT_GET_CONFIG msgresponse */ 17045 #define MC_CMD_TSA_STATISTICS_OUT_GET_CONFIG_LEN 8 17046 /* Maximum number of TSA statistics counters in each direction of dataflow 17047 * supported on the card. Note that the statistics counters are always 17048 * allocated in pairs, i.e. a counter ID is associated with one Tx and one Rx 17049 * counter. 17050 */ 17051 #define MC_CMD_TSA_STATISTICS_OUT_GET_CONFIG_MAX_STATS_OFST 0 17052 #define MC_CMD_TSA_STATISTICS_OUT_GET_CONFIG_MAX_STATS_LEN 4 17053 /* Width of each statistics counter (represented in bits). This gives an 17054 * indication of wrap point to the user. 17055 */ 17056 #define MC_CMD_TSA_STATISTICS_OUT_GET_CONFIG_STATS_WIDTH_OFST 4 17057 #define MC_CMD_TSA_STATISTICS_OUT_GET_CONFIG_STATS_WIDTH_LEN 4 17058 17059 /* MC_CMD_TSA_STATISTICS_IN_READ_CLEAR msgrequest */ 17060 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_LENMIN 20 17061 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_LENMAX 252 17062 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_LEN(num) (16+4*(num)) 17063 /* TSA statistics sub-operation code */ 17064 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_OP_CODE_OFST 0 17065 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_OP_CODE_LEN 4 17066 /* Parameters describing the statistics operation */ 17067 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_FLAGS_OFST 4 17068 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_FLAGS_LEN 4 17069 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_READ_LBN 0 17070 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_READ_WIDTH 1 17071 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_CLEAR_LBN 1 17072 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_CLEAR_WIDTH 1 17073 /* Counter ID list specification type */ 17074 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_MODE_OFST 8 17075 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_MODE_LEN 4 17076 /* enum: The statistics counters are specified as an unordered list of 17077 * individual counter ID. 17078 */ 17079 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_LIST 0x0 17080 /* enum: The statistics counters are specified as a range of consecutive 17081 * counter IDs. 17082 */ 17083 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_RANGE 0x1 17084 /* Number of statistics counters */ 17085 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_NUM_STATS_OFST 12 17086 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_NUM_STATS_LEN 4 17087 /* Counter IDs to be read/cleared. When mode is set to LIST, this entry holds a 17088 * list of counter IDs to be operated on. When mode is set to RANGE, this entry 17089 * holds a single counter ID representing the start of the range of counter IDs 17090 * to be operated on. 17091 */ 17092 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_COUNTER_ID_OFST 16 17093 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_COUNTER_ID_LEN 4 17094 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_COUNTER_ID_MINNUM 1 17095 #define MC_CMD_TSA_STATISTICS_IN_READ_CLEAR_COUNTER_ID_MAXNUM 59 17096 17097 /* MC_CMD_TSA_STATISTICS_OUT_READ_CLEAR msgresponse */ 17098 #define MC_CMD_TSA_STATISTICS_OUT_READ_CLEAR_LENMIN 24 17099 #define MC_CMD_TSA_STATISTICS_OUT_READ_CLEAR_LENMAX 248 17100 #define MC_CMD_TSA_STATISTICS_OUT_READ_CLEAR_LEN(num) (8+16*(num)) 17101 /* Number of statistics counters returned in this response */ 17102 #define MC_CMD_TSA_STATISTICS_OUT_READ_CLEAR_NUM_STATS_OFST 0 17103 #define MC_CMD_TSA_STATISTICS_OUT_READ_CLEAR_NUM_STATS_LEN 4 17104 /* MC_TSA_STATISTICS_ENTRY Note that this field is expected to start at a 17105 * 64-bit aligned offset 17106 */ 17107 #define MC_CMD_TSA_STATISTICS_OUT_READ_CLEAR_STATS_COUNTERS_OFST 8 17108 #define MC_CMD_TSA_STATISTICS_OUT_READ_CLEAR_STATS_COUNTERS_LEN 16 17109 #define MC_CMD_TSA_STATISTICS_OUT_READ_CLEAR_STATS_COUNTERS_MINNUM 1 17110 #define MC_CMD_TSA_STATISTICS_OUT_READ_CLEAR_STATS_COUNTERS_MAXNUM 15 17111 17112 /* MC_TSA_STATISTICS_ENTRY structuredef */ 17113 #define MC_TSA_STATISTICS_ENTRY_LEN 16 17114 /* Tx statistics counter */ 17115 #define MC_TSA_STATISTICS_ENTRY_TX_STAT_OFST 0 17116 #define MC_TSA_STATISTICS_ENTRY_TX_STAT_LEN 8 17117 #define MC_TSA_STATISTICS_ENTRY_TX_STAT_LO_OFST 0 17118 #define MC_TSA_STATISTICS_ENTRY_TX_STAT_HI_OFST 4 17119 #define MC_TSA_STATISTICS_ENTRY_TX_STAT_LBN 0 17120 #define MC_TSA_STATISTICS_ENTRY_TX_STAT_WIDTH 64 17121 /* Rx statistics counter */ 17122 #define MC_TSA_STATISTICS_ENTRY_RX_STAT_OFST 8 17123 #define MC_TSA_STATISTICS_ENTRY_RX_STAT_LEN 8 17124 #define MC_TSA_STATISTICS_ENTRY_RX_STAT_LO_OFST 8 17125 #define MC_TSA_STATISTICS_ENTRY_RX_STAT_HI_OFST 12 17126 #define MC_TSA_STATISTICS_ENTRY_RX_STAT_LBN 64 17127 #define MC_TSA_STATISTICS_ENTRY_RX_STAT_WIDTH 64 17128 17129 /***********************************/ 17130 /* MC_CMD_ERASE_INITIAL_NIC_SECRET 17131 * This request causes the NIC to find the initial NIC secret (programmed 17132 * during ATE) in XPM memory and if and only if the NIC has already been 17133 * rekeyed with MC_CMD_REKEY, erase it. This is used by manftest after 17134 * installing TSA binding certificates. See SF-117631-TC. 17135 */ 17136 #define MC_CMD_ERASE_INITIAL_NIC_SECRET 0x131 17137 #undef MC_CMD_0x131_PRIVILEGE_CTG 17138 17139 #define MC_CMD_0x131_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 17140 17141 /* MC_CMD_ERASE_INITIAL_NIC_SECRET_IN msgrequest */ 17142 #define MC_CMD_ERASE_INITIAL_NIC_SECRET_IN_LEN 0 17143 17144 /* MC_CMD_ERASE_INITIAL_NIC_SECRET_OUT msgresponse */ 17145 #define MC_CMD_ERASE_INITIAL_NIC_SECRET_OUT_LEN 0 17146 17147 /***********************************/ 17148 /* MC_CMD_TSA_CONFIG 17149 * TSA adapter configuration operations. This command is used to prepare the 17150 * NIC for TSA binding. 17151 */ 17152 #define MC_CMD_TSA_CONFIG 0x64 17153 #undef MC_CMD_0x64_PRIVILEGE_CTG 17154 17155 #define MC_CMD_0x64_PRIVILEGE_CTG SRIOV_CTG_ADMIN 17156 17157 /* MC_CMD_TSA_CONFIG_IN msgrequest */ 17158 #define MC_CMD_TSA_CONFIG_IN_LEN 4 17159 /* TSA configuration sub-operation code */ 17160 #define MC_CMD_TSA_CONFIG_IN_OP_OFST 0 17161 #define MC_CMD_TSA_CONFIG_IN_OP_LEN 4 17162 /* enum: Append a single item to the tsa_config partition. Items will be 17163 * encrypted unless they are declared as non-sensitive. Returns 17164 * MC_CMD_ERR_EEXIST if the tag is already present. 17165 */ 17166 #define MC_CMD_TSA_CONFIG_OP_APPEND 0x1 17167 /* enum: Reset the tsa_config partition to a clean state. */ 17168 #define MC_CMD_TSA_CONFIG_OP_RESET 0x2 17169 /* enum: Read back a configured item from tsa_config partition. Returns 17170 * MC_CMD_ERR_ENOENT if the item doesn't exist, or MC_CMD_ERR_EPERM if the item 17171 * is declared as sensitive (i.e. is encrypted). 17172 */ 17173 #define MC_CMD_TSA_CONFIG_OP_READ 0x3 17174 17175 /* MC_CMD_TSA_CONFIG_IN_APPEND msgrequest */ 17176 #define MC_CMD_TSA_CONFIG_IN_APPEND_LENMIN 12 17177 #define MC_CMD_TSA_CONFIG_IN_APPEND_LENMAX 252 17178 #define MC_CMD_TSA_CONFIG_IN_APPEND_LEN(num) (12+1*(num)) 17179 /* TSA configuration sub-operation code. The value shall be 17180 * MC_CMD_TSA_CONFIG_OP_APPEND. 17181 */ 17182 #define MC_CMD_TSA_CONFIG_IN_APPEND_OP_OFST 0 17183 #define MC_CMD_TSA_CONFIG_IN_APPEND_OP_LEN 4 17184 /* The tag to be appended */ 17185 #define MC_CMD_TSA_CONFIG_IN_APPEND_TAG_OFST 4 17186 #define MC_CMD_TSA_CONFIG_IN_APPEND_TAG_LEN 4 17187 /* The length of the data in bytes */ 17188 #define MC_CMD_TSA_CONFIG_IN_APPEND_LENGTH_OFST 8 17189 #define MC_CMD_TSA_CONFIG_IN_APPEND_LENGTH_LEN 4 17190 /* The item data */ 17191 #define MC_CMD_TSA_CONFIG_IN_APPEND_DATA_OFST 12 17192 #define MC_CMD_TSA_CONFIG_IN_APPEND_DATA_LEN 1 17193 #define MC_CMD_TSA_CONFIG_IN_APPEND_DATA_MINNUM 0 17194 #define MC_CMD_TSA_CONFIG_IN_APPEND_DATA_MAXNUM 240 17195 17196 /* MC_CMD_TSA_CONFIG_OUT_APPEND msgresponse */ 17197 #define MC_CMD_TSA_CONFIG_OUT_APPEND_LEN 0 17198 17199 /* MC_CMD_TSA_CONFIG_IN_RESET msgrequest */ 17200 #define MC_CMD_TSA_CONFIG_IN_RESET_LEN 4 17201 /* TSA configuration sub-operation code. The value shall be 17202 * MC_CMD_TSA_CONFIG_OP_RESET. 17203 */ 17204 #define MC_CMD_TSA_CONFIG_IN_RESET_OP_OFST 0 17205 #define MC_CMD_TSA_CONFIG_IN_RESET_OP_LEN 4 17206 17207 /* MC_CMD_TSA_CONFIG_OUT_RESET msgresponse */ 17208 #define MC_CMD_TSA_CONFIG_OUT_RESET_LEN 0 17209 17210 /* MC_CMD_TSA_CONFIG_IN_READ msgrequest */ 17211 #define MC_CMD_TSA_CONFIG_IN_READ_LEN 8 17212 /* TSA configuration sub-operation code. The value shall be 17213 * MC_CMD_TSA_CONFIG_OP_READ. 17214 */ 17215 #define MC_CMD_TSA_CONFIG_IN_READ_OP_OFST 0 17216 #define MC_CMD_TSA_CONFIG_IN_READ_OP_LEN 4 17217 /* The tag to be read */ 17218 #define MC_CMD_TSA_CONFIG_IN_READ_TAG_OFST 4 17219 #define MC_CMD_TSA_CONFIG_IN_READ_TAG_LEN 4 17220 17221 /* MC_CMD_TSA_CONFIG_OUT_READ msgresponse */ 17222 #define MC_CMD_TSA_CONFIG_OUT_READ_LENMIN 8 17223 #define MC_CMD_TSA_CONFIG_OUT_READ_LENMAX 252 17224 #define MC_CMD_TSA_CONFIG_OUT_READ_LEN(num) (8+1*(num)) 17225 /* The tag that was read */ 17226 #define MC_CMD_TSA_CONFIG_OUT_READ_TAG_OFST 0 17227 #define MC_CMD_TSA_CONFIG_OUT_READ_TAG_LEN 4 17228 /* The length of the data in bytes */ 17229 #define MC_CMD_TSA_CONFIG_OUT_READ_LENGTH_OFST 4 17230 #define MC_CMD_TSA_CONFIG_OUT_READ_LENGTH_LEN 4 17231 /* The data of the item. */ 17232 #define MC_CMD_TSA_CONFIG_OUT_READ_DATA_OFST 8 17233 #define MC_CMD_TSA_CONFIG_OUT_READ_DATA_LEN 1 17234 #define MC_CMD_TSA_CONFIG_OUT_READ_DATA_MINNUM 0 17235 #define MC_CMD_TSA_CONFIG_OUT_READ_DATA_MAXNUM 244 17236 17237 /* MC_TSA_IPV4_ITEM structuredef */ 17238 #define MC_TSA_IPV4_ITEM_LEN 8 17239 /* Additional metadata describing the IP address information such as the 17240 * physical port number the address is being used on. Unused space in this 17241 * field is reserved for future expansion. 17242 */ 17243 #define MC_TSA_IPV4_ITEM_IPV4_ADDR_META_OFST 0 17244 #define MC_TSA_IPV4_ITEM_IPV4_ADDR_META_LEN 4 17245 #define MC_TSA_IPV4_ITEM_PORT_IDX_LBN 0 17246 #define MC_TSA_IPV4_ITEM_PORT_IDX_WIDTH 8 17247 #define MC_TSA_IPV4_ITEM_IPV4_ADDR_META_LBN 0 17248 #define MC_TSA_IPV4_ITEM_IPV4_ADDR_META_WIDTH 32 17249 /* The IPv4 address in little endian byte order. */ 17250 #define MC_TSA_IPV4_ITEM_IPV4_ADDR_OFST 4 17251 #define MC_TSA_IPV4_ITEM_IPV4_ADDR_LEN 4 17252 #define MC_TSA_IPV4_ITEM_IPV4_ADDR_LBN 32 17253 #define MC_TSA_IPV4_ITEM_IPV4_ADDR_WIDTH 32 17254 17255 /***********************************/ 17256 /* MC_CMD_TSA_IPADDR 17257 * TSA operations relating to the monitoring and expiry of local IP addresses 17258 * discovered by the controller. These commands are sent from a TSA controller 17259 * to a TSA adapter. 17260 */ 17261 #define MC_CMD_TSA_IPADDR 0x65 17262 #undef MC_CMD_0x65_PRIVILEGE_CTG 17263 17264 #define MC_CMD_0x65_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 17265 17266 /* MC_CMD_TSA_IPADDR_IN msgrequest */ 17267 #define MC_CMD_TSA_IPADDR_IN_LEN 4 17268 /* Header containing information to identify which sub-operation of this 17269 * command to perform. The header contains a 16-bit op-code. Unused space in 17270 * this field is reserved for future expansion. 17271 */ 17272 #define MC_CMD_TSA_IPADDR_IN_OP_HDR_OFST 0 17273 #define MC_CMD_TSA_IPADDR_IN_OP_HDR_LEN 4 17274 #define MC_CMD_TSA_IPADDR_IN_OP_LBN 0 17275 #define MC_CMD_TSA_IPADDR_IN_OP_WIDTH 16 17276 /* enum: Request that the adapter verifies that the IPv4 addresses supplied are 17277 * still in use by the host by sending ARP probes to the host. The MC does not 17278 * wait for a response to the probes and sends an MCDI response to the 17279 * controller once the probes have been sent to the host. The response to the 17280 * probes (if there are any) will be forwarded to the controller using 17281 * MC_CMD_TSA_INFO alerts. 17282 */ 17283 #define MC_CMD_TSA_IPADDR_OP_VALIDATE_IPV4 0x1 17284 /* enum: Notify the adapter that one or more IPv4 addresses are no longer valid 17285 * for the host of the adapter. The adapter should remove the IPv4 addresses 17286 * from its local cache. 17287 */ 17288 #define MC_CMD_TSA_IPADDR_OP_REMOVE_IPV4 0x2 17289 17290 /* MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4 msgrequest */ 17291 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_LENMIN 16 17292 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_LENMAX 248 17293 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_LEN(num) (8+8*(num)) 17294 /* Header containing information to identify which sub-operation of this 17295 * command to perform. The header contains a 16-bit op-code. Unused space in 17296 * this field is reserved for future expansion. 17297 */ 17298 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_OP_HDR_OFST 0 17299 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_OP_HDR_LEN 4 17300 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_OP_LBN 0 17301 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_OP_WIDTH 16 17302 /* Number of IPv4 addresses to validate. */ 17303 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_NUM_ITEMS_OFST 4 17304 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_NUM_ITEMS_LEN 4 17305 /* The IPv4 addresses to validate, in struct MC_TSA_IPV4_ITEM format. */ 17306 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_IPV4_ITEM_OFST 8 17307 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_IPV4_ITEM_LEN 8 17308 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_IPV4_ITEM_LO_OFST 8 17309 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_IPV4_ITEM_HI_OFST 12 17310 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_IPV4_ITEM_MINNUM 1 17311 #define MC_CMD_TSA_IPADDR_IN_VALIDATE_IPV4_IPV4_ITEM_MAXNUM 30 17312 17313 /* MC_CMD_TSA_IPADDR_OUT_VALIDATE_IPV4 msgresponse */ 17314 #define MC_CMD_TSA_IPADDR_OUT_VALIDATE_IPV4_LEN 0 17315 17316 /* MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4 msgrequest */ 17317 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_LENMIN 16 17318 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_LENMAX 248 17319 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_LEN(num) (8+8*(num)) 17320 /* Header containing information to identify which sub-operation of this 17321 * command to perform. The header contains a 16-bit op-code. Unused space in 17322 * this field is reserved for future expansion. 17323 */ 17324 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_OP_HDR_OFST 0 17325 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_OP_HDR_LEN 4 17326 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_OP_LBN 0 17327 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_OP_WIDTH 16 17328 /* Number of IPv4 addresses to remove. */ 17329 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_NUM_ITEMS_OFST 4 17330 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_NUM_ITEMS_LEN 4 17331 /* The IPv4 addresses that have expired, in struct MC_TSA_IPV4_ITEM format. */ 17332 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_IPV4_ITEM_OFST 8 17333 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_IPV4_ITEM_LEN 8 17334 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_IPV4_ITEM_LO_OFST 8 17335 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_IPV4_ITEM_HI_OFST 12 17336 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_IPV4_ITEM_MINNUM 1 17337 #define MC_CMD_TSA_IPADDR_IN_REMOVE_IPV4_IPV4_ITEM_MAXNUM 30 17338 17339 /* MC_CMD_TSA_IPADDR_OUT_REMOVE_IPV4 msgresponse */ 17340 #define MC_CMD_TSA_IPADDR_OUT_REMOVE_IPV4_LEN 0 17341 17342 /***********************************/ 17343 /* MC_CMD_SECURE_NIC_INFO 17344 * Get secure NIC information. While many of the features reported by these 17345 * commands are related to TSA, they must be supported in firmware where TSA is 17346 * disabled. 17347 */ 17348 #define MC_CMD_SECURE_NIC_INFO 0x132 17349 #undef MC_CMD_0x132_PRIVILEGE_CTG 17350 17351 #define MC_CMD_0x132_PRIVILEGE_CTG SRIOV_CTG_GENERAL 17352 17353 /* MC_CMD_SECURE_NIC_INFO_IN msgrequest */ 17354 #define MC_CMD_SECURE_NIC_INFO_IN_LEN 4 17355 /* sub-operation code info */ 17356 #define MC_CMD_SECURE_NIC_INFO_IN_OP_HDR_OFST 0 17357 #define MC_CMD_SECURE_NIC_INFO_IN_OP_HDR_LEN 4 17358 #define MC_CMD_SECURE_NIC_INFO_IN_OP_LBN 0 17359 #define MC_CMD_SECURE_NIC_INFO_IN_OP_WIDTH 16 17360 /* enum: Get the status of various security settings, all signed along with a 17361 * challenge chosen by the host. 17362 */ 17363 #define MC_CMD_SECURE_NIC_INFO_OP_STATUS 0x0 17364 17365 /* MC_CMD_SECURE_NIC_INFO_IN_STATUS msgrequest */ 17366 #define MC_CMD_SECURE_NIC_INFO_IN_STATUS_LEN 24 17367 /* sub-operation code, must be MC_CMD_SECURE_NIC_INFO_OP_STATUS */ 17368 #define MC_CMD_SECURE_NIC_INFO_IN_STATUS_OP_HDR_OFST 0 17369 #define MC_CMD_SECURE_NIC_INFO_IN_STATUS_OP_HDR_LEN 4 17370 /* Type of key to be used to sign response. */ 17371 #define MC_CMD_SECURE_NIC_INFO_IN_STATUS_KEY_TYPE_OFST 4 17372 #define MC_CMD_SECURE_NIC_INFO_IN_STATUS_KEY_TYPE_LEN 4 17373 #define MC_CMD_SECURE_NIC_INFO_IN_STATUS_UNUSED 0x0 /* enum */ 17374 /* enum: Solarflare adapter authentication key, installed by Manftest. */ 17375 #define MC_CMD_SECURE_NIC_INFO_IN_STATUS_SF_ADAPTER_AUTH 0x1 17376 /* enum: TSA binding key, installed after adapter is bound to a TSA controller. 17377 * This is not supported in firmware which does not support TSA. 17378 */ 17379 #define MC_CMD_SECURE_NIC_INFO_IN_STATUS_TSA_BINDING 0x2 17380 /* enum: Customer adapter authentication key. Installed by the customer in the 17381 * field, but otherwise similar to the Solarflare adapter authentication key. 17382 */ 17383 #define MC_CMD_SECURE_NIC_INFO_IN_STATUS_CUSTOMER_ADAPTER_AUTH 0x3 17384 /* Random challenge generated by the host. */ 17385 #define MC_CMD_SECURE_NIC_INFO_IN_STATUS_CHALLENGE_OFST 8 17386 #define MC_CMD_SECURE_NIC_INFO_IN_STATUS_CHALLENGE_LEN 16 17387 17388 /* MC_CMD_SECURE_NIC_INFO_OUT_STATUS msgresponse */ 17389 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_LEN 420 17390 /* Length of the signature in MSG_SIGNATURE. */ 17391 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_MSG_SIGNATURE_LEN_OFST 0 17392 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_MSG_SIGNATURE_LEN_LEN 4 17393 /* Signature over the message, starting at MESSAGE_TYPE and continuing to the 17394 * end of the MCDI response, allowing the message format to be extended. The 17395 * signature uses ECDSA 384 encoding in ASN.1 format. It has variable length, 17396 * with a maximum of 384 bytes. 17397 */ 17398 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_MSG_SIGNATURE_OFST 4 17399 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_MSG_SIGNATURE_LEN 384 17400 /* Enum value indicating the type of response. This protects against chosen 17401 * message attacks. The enum values are random rather than sequential to make 17402 * it unlikely that values will be reused should other commands in a different 17403 * namespace need to create signed messages. 17404 */ 17405 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_MESSAGE_TYPE_OFST 388 17406 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_MESSAGE_TYPE_LEN 4 17407 /* enum: Message type value for the response to a 17408 * MC_CMD_SECURE_NIC_INFO_IN_STATUS message. 17409 */ 17410 #define MC_CMD_SECURE_NIC_INFO_STATUS 0xdb4 17411 /* The challenge provided by the host in the MC_CMD_SECURE_NIC_INFO_IN_STATUS 17412 * message 17413 */ 17414 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_CHALLENGE_OFST 392 17415 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_CHALLENGE_LEN 16 17416 /* The first 32 bits of XPM memory, which include security and flag bits, die 17417 * ID and chip ID revision. The meaning of these bits is defined in 17418 * mc/include/mc/xpm.h in the firmwaresrc repository. 17419 */ 17420 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_XPM_STATUS_BITS_OFST 408 17421 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_XPM_STATUS_BITS_LEN 4 17422 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_FIRMWARE_VERSION_A_OFST 412 17423 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_FIRMWARE_VERSION_A_LEN 2 17424 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_FIRMWARE_VERSION_B_OFST 414 17425 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_FIRMWARE_VERSION_B_LEN 2 17426 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_FIRMWARE_VERSION_C_OFST 416 17427 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_FIRMWARE_VERSION_C_LEN 2 17428 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_FIRMWARE_VERSION_D_OFST 418 17429 #define MC_CMD_SECURE_NIC_INFO_OUT_STATUS_FIRMWARE_VERSION_D_LEN 2 17430 17431 /***********************************/ 17432 /* MC_CMD_TSA_TEST 17433 * A simple ping-pong command just to test the adapter<>controller MCDI 17434 * communication channel. This command makes not changes to the TSA adapter's 17435 * internal state. It is used by the controller just to verify that the MCDI 17436 * communication channel is working fine. This command takes no additonal 17437 * parameters in request or response. 17438 */ 17439 #define MC_CMD_TSA_TEST 0x125 17440 #undef MC_CMD_0x125_PRIVILEGE_CTG 17441 17442 #define MC_CMD_0x125_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 17443 17444 /* MC_CMD_TSA_TEST_IN msgrequest */ 17445 #define MC_CMD_TSA_TEST_IN_LEN 0 17446 17447 /* MC_CMD_TSA_TEST_OUT msgresponse */ 17448 #define MC_CMD_TSA_TEST_OUT_LEN 0 17449 17450 /***********************************/ 17451 /* MC_CMD_TSA_RULESET_OVERRIDE 17452 * Override TSA ruleset that is currently active on the adapter. This operation 17453 * does not modify the ruleset itself. This operation provides a mechanism to 17454 * apply an allow-all or deny-all operation on all packets, thereby completely 17455 * ignoring the rule-set configured on the adapter. The main purpose of this 17456 * operation is to provide a deterministic state to the TSA firewall during 17457 * rule-set transitions. 17458 */ 17459 #define MC_CMD_TSA_RULESET_OVERRIDE 0x12a 17460 #undef MC_CMD_0x12a_PRIVILEGE_CTG 17461 17462 #define MC_CMD_0x12a_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 17463 17464 /* MC_CMD_TSA_RULESET_OVERRIDE_IN msgrequest */ 17465 #define MC_CMD_TSA_RULESET_OVERRIDE_IN_LEN 4 17466 /* The override state to apply. */ 17467 #define MC_CMD_TSA_RULESET_OVERRIDE_IN_STATE_OFST 0 17468 #define MC_CMD_TSA_RULESET_OVERRIDE_IN_STATE_LEN 4 17469 /* enum: No override in place - the existing ruleset is in operation. */ 17470 #define MC_CMD_TSA_RULESET_OVERRIDE_NONE 0x0 17471 /* enum: Block all packets seen on all datapath channel except those packets 17472 * required for basic configuration of the TSA NIC such as ARPs and TSA- 17473 * communication traffic. Such exceptional traffic is handled differently 17474 * compared to TSA rulesets. 17475 */ 17476 #define MC_CMD_TSA_RULESET_OVERRIDE_BLOCK 0x1 17477 /* enum: Allow all packets through all datapath channel. The TSA adapter 17478 * behaves like a normal NIC without any firewalls. 17479 */ 17480 #define MC_CMD_TSA_RULESET_OVERRIDE_ALLOW 0x2 17481 17482 /* MC_CMD_TSA_RULESET_OVERRIDE_OUT msgresponse */ 17483 #define MC_CMD_TSA_RULESET_OVERRIDE_OUT_LEN 0 17484 17485 /***********************************/ 17486 /* MC_CMD_TSAC_REQUEST 17487 * Generic command to send requests from a TSA controller to a TSA adapter. 17488 * Specific usage is determined by the TYPE field. 17489 */ 17490 #define MC_CMD_TSAC_REQUEST 0x12b 17491 #undef MC_CMD_0x12b_PRIVILEGE_CTG 17492 17493 #define MC_CMD_0x12b_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 17494 17495 /* MC_CMD_TSAC_REQUEST_IN msgrequest */ 17496 #define MC_CMD_TSAC_REQUEST_IN_LEN 4 17497 /* The type of request from the controller. */ 17498 #define MC_CMD_TSAC_REQUEST_IN_TYPE_OFST 0 17499 #define MC_CMD_TSAC_REQUEST_IN_TYPE_LEN 4 17500 /* enum: Request the adapter to resend localIP information from it's cache. The 17501 * command does not return any IP address information; IP addresses are sent as 17502 * TSA notifications as descibed in MC_CMD_TSA_INFO_IN_LOCAL_IP. 17503 */ 17504 #define MC_CMD_TSAC_REQUEST_LOCALIP 0x0 17505 17506 /* MC_CMD_TSAC_REQUEST_OUT msgresponse */ 17507 #define MC_CMD_TSAC_REQUEST_OUT_LEN 0 17508 17509 /***********************************/ 17510 /* MC_CMD_SUC_VERSION 17511 * Get the version of the SUC 17512 */ 17513 #define MC_CMD_SUC_VERSION 0x134 17514 #undef MC_CMD_0x134_PRIVILEGE_CTG 17515 17516 #define MC_CMD_0x134_PRIVILEGE_CTG SRIOV_CTG_GENERAL 17517 17518 /* MC_CMD_SUC_VERSION_IN msgrequest */ 17519 #define MC_CMD_SUC_VERSION_IN_LEN 0 17520 17521 /* MC_CMD_SUC_VERSION_OUT msgresponse */ 17522 #define MC_CMD_SUC_VERSION_OUT_LEN 24 17523 /* The SUC firmware version as four numbers - a.b.c.d */ 17524 #define MC_CMD_SUC_VERSION_OUT_VERSION_OFST 0 17525 #define MC_CMD_SUC_VERSION_OUT_VERSION_LEN 4 17526 #define MC_CMD_SUC_VERSION_OUT_VERSION_NUM 4 17527 /* The date, in seconds since the Unix epoch, when the firmware image was 17528 * built. 17529 */ 17530 #define MC_CMD_SUC_VERSION_OUT_BUILD_DATE_OFST 16 17531 #define MC_CMD_SUC_VERSION_OUT_BUILD_DATE_LEN 4 17532 /* The ID of the SUC chip. This is specific to the platform but typically 17533 * indicates family, memory sizes etc. See SF-116728-SW for further details. 17534 */ 17535 #define MC_CMD_SUC_VERSION_OUT_CHIP_ID_OFST 20 17536 #define MC_CMD_SUC_VERSION_OUT_CHIP_ID_LEN 4 17537 17538 /* MC_CMD_SUC_BOOT_VERSION_IN msgrequest: Get the version of the SUC boot 17539 * loader. 17540 */ 17541 #define MC_CMD_SUC_BOOT_VERSION_IN_LEN 4 17542 #define MC_CMD_SUC_BOOT_VERSION_IN_MAGIC_OFST 0 17543 #define MC_CMD_SUC_BOOT_VERSION_IN_MAGIC_LEN 4 17544 /* enum: Requests the SUC boot version. */ 17545 #define MC_CMD_SUC_VERSION_GET_BOOT_VERSION 0xb007700b 17546 17547 /* MC_CMD_SUC_BOOT_VERSION_OUT msgresponse */ 17548 #define MC_CMD_SUC_BOOT_VERSION_OUT_LEN 4 17549 /* The SUC boot version */ 17550 #define MC_CMD_SUC_BOOT_VERSION_OUT_VERSION_OFST 0 17551 #define MC_CMD_SUC_BOOT_VERSION_OUT_VERSION_LEN 4 17552 17553 /***********************************/ 17554 /* MC_CMD_SUC_MANFTEST 17555 * Operations to support manftest on SUC based systems. 17556 */ 17557 #define MC_CMD_SUC_MANFTEST 0x135 17558 #undef MC_CMD_0x135_PRIVILEGE_CTG 17559 17560 #define MC_CMD_0x135_PRIVILEGE_CTG SRIOV_CTG_ADMIN_TSA_UNBOUND 17561 17562 /* MC_CMD_SUC_MANFTEST_IN msgrequest */ 17563 #define MC_CMD_SUC_MANFTEST_IN_LEN 4 17564 /* The manftest operation to be performed. */ 17565 #define MC_CMD_SUC_MANFTEST_IN_OP_OFST 0 17566 #define MC_CMD_SUC_MANFTEST_IN_OP_LEN 4 17567 /* enum: Read serial number and use count. */ 17568 #define MC_CMD_SUC_MANFTEST_WEAROUT_READ 0x0 17569 /* enum: Update use count on wearout adapter. */ 17570 #define MC_CMD_SUC_MANFTEST_WEAROUT_UPDATE 0x1 17571 /* enum: Start an ADC calibration. */ 17572 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_START 0x2 17573 /* enum: Read the status of an ADC calibration. */ 17574 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS 0x3 17575 /* enum: Read the results of an ADC calibration. */ 17576 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_RESULT 0x4 17577 /* enum: Read the PCIe configuration. */ 17578 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_READ 0x5 17579 /* enum: Write the PCIe configuration. */ 17580 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_WRITE 0x6 17581 /* enum: Write FRU information to SUC. The FRU information is taken from the 17582 * FRU_INFORMATION partition. Attempts to write to read-only FRUs are rejected. 17583 */ 17584 #define MC_CMD_SUC_MANFTEST_FRU_WRITE 0x7 17585 17586 /* MC_CMD_SUC_MANFTEST_OUT msgresponse */ 17587 #define MC_CMD_SUC_MANFTEST_OUT_LEN 0 17588 17589 /* MC_CMD_SUC_MANFTEST_WEAROUT_READ_IN msgrequest */ 17590 #define MC_CMD_SUC_MANFTEST_WEAROUT_READ_IN_LEN 4 17591 /* The manftest operation to be performed. This must be 17592 * MC_CMD_SUC_MANFTEST_WEAROUT_READ. 17593 */ 17594 #define MC_CMD_SUC_MANFTEST_WEAROUT_READ_IN_OP_OFST 0 17595 #define MC_CMD_SUC_MANFTEST_WEAROUT_READ_IN_OP_LEN 4 17596 17597 /* MC_CMD_SUC_MANFTEST_WEAROUT_READ_OUT msgresponse */ 17598 #define MC_CMD_SUC_MANFTEST_WEAROUT_READ_OUT_LEN 20 17599 /* The serial number of the wearout adapter, see SF-112717-PR for format. */ 17600 #define MC_CMD_SUC_MANFTEST_WEAROUT_READ_OUT_SERIAL_NUMBER_OFST 0 17601 #define MC_CMD_SUC_MANFTEST_WEAROUT_READ_OUT_SERIAL_NUMBER_LEN 16 17602 /* The use count of the wearout adapter. */ 17603 #define MC_CMD_SUC_MANFTEST_WEAROUT_READ_OUT_USE_COUNT_OFST 16 17604 #define MC_CMD_SUC_MANFTEST_WEAROUT_READ_OUT_USE_COUNT_LEN 4 17605 17606 /* MC_CMD_SUC_MANFTEST_WEAROUT_UPDATE_IN msgrequest */ 17607 #define MC_CMD_SUC_MANFTEST_WEAROUT_UPDATE_IN_LEN 4 17608 /* The manftest operation to be performed. This must be 17609 * MC_CMD_SUC_MANFTEST_WEAROUT_UPDATE. 17610 */ 17611 #define MC_CMD_SUC_MANFTEST_WEAROUT_UPDATE_IN_OP_OFST 0 17612 #define MC_CMD_SUC_MANFTEST_WEAROUT_UPDATE_IN_OP_LEN 4 17613 17614 /* MC_CMD_SUC_MANFTEST_WEAROUT_UPDATE_OUT msgresponse */ 17615 #define MC_CMD_SUC_MANFTEST_WEAROUT_UPDATE_OUT_LEN 0 17616 17617 /* MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_START_IN msgrequest */ 17618 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_START_IN_LEN 4 17619 /* The manftest operation to be performed. This must be 17620 * MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_START. 17621 */ 17622 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_START_IN_OP_OFST 0 17623 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_START_IN_OP_LEN 4 17624 17625 /* MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_START_OUT msgresponse */ 17626 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_START_OUT_LEN 0 17627 17628 /* MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_IN msgrequest */ 17629 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_IN_LEN 4 17630 /* The manftest operation to be performed. This must be 17631 * MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS. 17632 */ 17633 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_IN_OP_OFST 0 17634 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_IN_OP_LEN 4 17635 17636 /* MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_OUT msgresponse */ 17637 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_OUT_LEN 4 17638 /* The combined status of the calibration operation. */ 17639 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_OUT_FLAGS_OFST 0 17640 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_OUT_FLAGS_LEN 4 17641 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_OUT_CALIBRATING_LBN 0 17642 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_OUT_CALIBRATING_WIDTH 1 17643 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_OUT_FAILED_LBN 1 17644 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_OUT_FAILED_WIDTH 1 17645 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_OUT_RESULT_LBN 2 17646 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_OUT_RESULT_WIDTH 4 17647 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_OUT_INDEX_LBN 6 17648 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_STATUS_OUT_INDEX_WIDTH 2 17649 17650 /* MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_RESULT_IN msgrequest */ 17651 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_RESULT_IN_LEN 4 17652 /* The manftest operation to be performed. This must be 17653 * MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_RESULT. 17654 */ 17655 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_RESULT_IN_OP_OFST 0 17656 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_RESULT_IN_OP_LEN 4 17657 17658 /* MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_RESULT_OUT msgresponse */ 17659 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_RESULT_OUT_LEN 12 17660 /* The set of calibration results. */ 17661 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_RESULT_OUT_VALUE_OFST 0 17662 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_RESULT_OUT_VALUE_LEN 4 17663 #define MC_CMD_SUC_MANFTEST_ADC_CALIBRATE_RESULT_OUT_VALUE_NUM 3 17664 17665 /* MC_CMD_SUC_MANFTEST_CONFIG_PCIE_READ_IN msgrequest */ 17666 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_READ_IN_LEN 4 17667 /* The manftest operation to be performed. This must be 17668 * MC_CMD_SUC_MANFTEST_CONFIG_PCIE_READ. 17669 */ 17670 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_READ_IN_OP_OFST 0 17671 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_READ_IN_OP_LEN 4 17672 17673 /* MC_CMD_SUC_MANFTEST_CONFIG_PCIE_READ_OUT msgresponse */ 17674 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_READ_OUT_LEN 4 17675 /* The PCIe vendor ID. */ 17676 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_READ_OUT_VENDOR_ID_OFST 0 17677 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_READ_OUT_VENDOR_ID_LEN 2 17678 /* The PCIe device ID. */ 17679 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_READ_OUT_DEVICE_ID_OFST 2 17680 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_READ_OUT_DEVICE_ID_LEN 2 17681 17682 /* MC_CMD_SUC_MANFTEST_CONFIG_PCIE_WRITE_IN msgrequest */ 17683 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_WRITE_IN_LEN 8 17684 /* The manftest operation to be performed. This must be 17685 * MC_CMD_SUC_MANFTEST_CONFIG_PCIE_WRITE. 17686 */ 17687 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_WRITE_IN_OP_OFST 0 17688 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_WRITE_IN_OP_LEN 4 17689 /* The PCIe vendor ID. */ 17690 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_WRITE_IN_VENDOR_ID_OFST 4 17691 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_WRITE_IN_VENDOR_ID_LEN 2 17692 /* The PCIe device ID. */ 17693 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_WRITE_IN_DEVICE_ID_OFST 6 17694 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_WRITE_IN_DEVICE_ID_LEN 2 17695 17696 /* MC_CMD_SUC_MANFTEST_CONFIG_PCIE_WRITE_OUT msgresponse */ 17697 #define MC_CMD_SUC_MANFTEST_CONFIG_PCIE_WRITE_OUT_LEN 0 17698 17699 /* MC_CMD_SUC_MANFTEST_FRU_WRITE_IN msgrequest */ 17700 #define MC_CMD_SUC_MANFTEST_FRU_WRITE_IN_LEN 4 17701 /* The manftest operation to be performed. This must be 17702 * MC_CMD_SUC_MANFTEST_FRU_WRITE 17703 */ 17704 #define MC_CMD_SUC_MANFTEST_FRU_WRITE_IN_OP_OFST 0 17705 #define MC_CMD_SUC_MANFTEST_FRU_WRITE_IN_OP_LEN 4 17706 17707 /* MC_CMD_SUC_MANFTEST_FRU_WRITE_OUT msgresponse */ 17708 #define MC_CMD_SUC_MANFTEST_FRU_WRITE_OUT_LEN 0 17709 17710 /***********************************/ 17711 /* MC_CMD_GET_CERTIFICATE 17712 * Request a certificate. 17713 */ 17714 #define MC_CMD_GET_CERTIFICATE 0x12c 17715 #undef MC_CMD_0x12c_PRIVILEGE_CTG 17716 17717 #define MC_CMD_0x12c_PRIVILEGE_CTG SRIOV_CTG_GENERAL 17718 17719 /* MC_CMD_GET_CERTIFICATE_IN msgrequest */ 17720 #define MC_CMD_GET_CERTIFICATE_IN_LEN 8 17721 /* Type of the certificate to be retrieved. */ 17722 #define MC_CMD_GET_CERTIFICATE_IN_TYPE_OFST 0 17723 #define MC_CMD_GET_CERTIFICATE_IN_TYPE_LEN 4 17724 #define MC_CMD_GET_CERTIFICATE_IN_UNUSED 0x0 /* enum */ 17725 #define MC_CMD_GET_CERTIFICATE_IN_AAC 0x1 /* enum */ 17726 /* enum: Adapter Authentication Certificate (AAC). The AAC is unique to each 17727 * adapter and is used to verify its authenticity. It is installed by Manftest. 17728 */ 17729 #define MC_CMD_GET_CERTIFICATE_IN_ADAPTER_AUTH 0x1 17730 #define MC_CMD_GET_CERTIFICATE_IN_AASC 0x2 /* enum */ 17731 /* enum: Adapter Authentication Signing Certificate (AASC). The AASC is shared 17732 * by a group of adapters (typically a purchase order) and is used to verify 17733 * the validity of AAC along with the SF root certificate. It is installed by 17734 * Manftest. 17735 */ 17736 #define MC_CMD_GET_CERTIFICATE_IN_ADAPTER_AUTH_SIGNING 0x2 17737 #define MC_CMD_GET_CERTIFICATE_IN_CUSTOMER_AAC 0x3 /* enum */ 17738 /* enum: Customer Adapter Authentication Certificate. The Customer AAC is 17739 * unique to each adapter and is used to verify its authenticity in cases where 17740 * either the AAC is not installed or a customer desires to use their own 17741 * certificate chain. It is installed by the customer. 17742 */ 17743 #define MC_CMD_GET_CERTIFICATE_IN_CUSTOMER_ADAPTER_AUTH 0x3 17744 #define MC_CMD_GET_CERTIFICATE_IN_CUSTOMER_AASC 0x4 /* enum */ 17745 /* enum: Customer Adapter Authentication Certificate. The Customer AASC is 17746 * shared by a group of adapters and is used to verify the validity of the 17747 * Customer AAC along with the customers root certificate. It is installed by 17748 * the customer. 17749 */ 17750 #define MC_CMD_GET_CERTIFICATE_IN_CUSTOMER_ADAPTER_AUTH_SIGNING 0x4 17751 /* Offset, measured in bytes, relative to the start of the certificate data 17752 * from which the certificate is to be retrieved. 17753 */ 17754 #define MC_CMD_GET_CERTIFICATE_IN_OFFSET_OFST 4 17755 #define MC_CMD_GET_CERTIFICATE_IN_OFFSET_LEN 4 17756 17757 /* MC_CMD_GET_CERTIFICATE_OUT msgresponse */ 17758 #define MC_CMD_GET_CERTIFICATE_OUT_LENMIN 13 17759 #define MC_CMD_GET_CERTIFICATE_OUT_LENMAX 252 17760 #define MC_CMD_GET_CERTIFICATE_OUT_LEN(num) (12+1*(num)) 17761 /* Type of the certificate. */ 17762 #define MC_CMD_GET_CERTIFICATE_OUT_TYPE_OFST 0 17763 #define MC_CMD_GET_CERTIFICATE_OUT_TYPE_LEN 4 17764 /* Enum values, see field(s): */ 17765 /* MC_CMD_GET_CERTIFICATE_IN/TYPE */ 17766 /* Offset, measured in bytes, relative to the start of the certificate data 17767 * from which data in this message starts. 17768 */ 17769 #define MC_CMD_GET_CERTIFICATE_OUT_OFFSET_OFST 4 17770 #define MC_CMD_GET_CERTIFICATE_OUT_OFFSET_LEN 4 17771 /* Total length of the certificate data. */ 17772 #define MC_CMD_GET_CERTIFICATE_OUT_TOTAL_LENGTH_OFST 8 17773 #define MC_CMD_GET_CERTIFICATE_OUT_TOTAL_LENGTH_LEN 4 17774 /* The certificate data. */ 17775 #define MC_CMD_GET_CERTIFICATE_OUT_DATA_OFST 12 17776 #define MC_CMD_GET_CERTIFICATE_OUT_DATA_LEN 1 17777 #define MC_CMD_GET_CERTIFICATE_OUT_DATA_MINNUM 1 17778 #define MC_CMD_GET_CERTIFICATE_OUT_DATA_MAXNUM 240 17779 17780 /***********************************/ 17781 /* MC_CMD_GET_NIC_GLOBAL 17782 * Get a global value which applies to all PCI functions 17783 */ 17784 #define MC_CMD_GET_NIC_GLOBAL 0x12d 17785 #undef MC_CMD_0x12d_PRIVILEGE_CTG 17786 17787 #define MC_CMD_0x12d_PRIVILEGE_CTG SRIOV_CTG_GENERAL 17788 17789 /* MC_CMD_GET_NIC_GLOBAL_IN msgrequest */ 17790 #define MC_CMD_GET_NIC_GLOBAL_IN_LEN 4 17791 /* Key to request value for, see enum values in MC_CMD_SET_NIC_GLOBAL. If the 17792 * given key is unknown to the current firmware, the call will fail with 17793 * ENOENT. 17794 */ 17795 #define MC_CMD_GET_NIC_GLOBAL_IN_KEY_OFST 0 17796 #define MC_CMD_GET_NIC_GLOBAL_IN_KEY_LEN 4 17797 17798 /* MC_CMD_GET_NIC_GLOBAL_OUT msgresponse */ 17799 #define MC_CMD_GET_NIC_GLOBAL_OUT_LEN 4 17800 /* Value of requested key, see key descriptions below. */ 17801 #define MC_CMD_GET_NIC_GLOBAL_OUT_VALUE_OFST 0 17802 #define MC_CMD_GET_NIC_GLOBAL_OUT_VALUE_LEN 4 17803 17804 /***********************************/ 17805 /* MC_CMD_SET_NIC_GLOBAL 17806 * Set a global value which applies to all PCI functions. Most global values 17807 * can only be changed under specific conditions, and this call will return an 17808 * appropriate error otherwise (see key descriptions). 17809 */ 17810 #define MC_CMD_SET_NIC_GLOBAL 0x12e 17811 #undef MC_CMD_0x12e_PRIVILEGE_CTG 17812 17813 #define MC_CMD_0x12e_PRIVILEGE_CTG SRIOV_CTG_ADMIN 17814 17815 /* MC_CMD_SET_NIC_GLOBAL_IN msgrequest */ 17816 #define MC_CMD_SET_NIC_GLOBAL_IN_LEN 8 17817 /* Key to change value of. Firmware will return ENOENT for keys it doesn't know 17818 * about. 17819 */ 17820 #define MC_CMD_SET_NIC_GLOBAL_IN_KEY_OFST 0 17821 #define MC_CMD_SET_NIC_GLOBAL_IN_KEY_LEN 4 17822 /* enum: Request switching the datapath firmware sub-variant. Currently only 17823 * useful when running the DPDK f/w variant. See key values below, and the DPDK 17824 * section of the EF10 Driver Writers Guide. Note that any driver attaching 17825 * with the SUBVARIANT_AWARE flag cleared is implicitly considered as a request 17826 * to switch back to the default sub-variant, and will thus reset this value. 17827 * If a sub-variant switch happens, all other PCI functions will get their 17828 * resources reset (they will see an MC reboot). 17829 */ 17830 #define MC_CMD_SET_NIC_GLOBAL_IN_FIRMWARE_SUBVARIANT 0x1 17831 /* New value to set, see key descriptions above. */ 17832 #define MC_CMD_SET_NIC_GLOBAL_IN_VALUE_OFST 4 17833 #define MC_CMD_SET_NIC_GLOBAL_IN_VALUE_LEN 4 17834 /* enum: Only if KEY = FIRMWARE_SUBVARIANT. Default sub-variant with support 17835 * for maximum features for the current f/w variant. A request from a 17836 * privileged function to set this particular value will always succeed. 17837 */ 17838 #define MC_CMD_SET_NIC_GLOBAL_IN_FW_SUBVARIANT_DEFAULT 0x0 17839 /* enum: Only if KEY = FIRMWARE_SUBVARIANT. Increases packet rate at the cost 17840 * of not supporting any TX checksum offloads. Only supported when running some 17841 * f/w variants, others will return ENOTSUP (as reported by the homonymous bit 17842 * in MC_CMD_GET_CAPABILITIES_V2). Can only be set when no other drivers are 17843 * attached, and the calling driver must have no resources allocated. See the 17844 * DPDK section of the EF10 Driver Writers Guide for a more detailed 17845 * description with possible error codes. 17846 */ 17847 #define MC_CMD_SET_NIC_GLOBAL_IN_FW_SUBVARIANT_NO_TX_CSUM 0x1 17848 17849 /***********************************/ 17850 /* MC_CMD_LTSSM_TRACE_POLL 17851 * Medford2 hardware has support for logging all LTSSM state transitions to a 17852 * hardware buffer. When built with WITH_LTSSM_TRACE=1, the firmware will 17853 * periodially dump the contents of this hardware buffer to an internal 17854 * firmware buffer for later extraction. 17855 */ 17856 #define MC_CMD_LTSSM_TRACE_POLL 0x12f 17857 #undef MC_CMD_0x12f_PRIVILEGE_CTG 17858 17859 #define MC_CMD_0x12f_PRIVILEGE_CTG SRIOV_CTG_ADMIN 17860 17861 /* MC_CMD_LTSSM_TRACE_POLL_IN msgrequest: Read transitions from the firmware 17862 * internal buffer. 17863 */ 17864 #define MC_CMD_LTSSM_TRACE_POLL_IN_LEN 4 17865 /* The maximum number of row that the caller can accept. The format of each row 17866 * is defined in MC_CMD_LTSSM_TRACE_POLL_OUT. 17867 */ 17868 #define MC_CMD_LTSSM_TRACE_POLL_IN_MAX_ROW_COUNT_OFST 0 17869 #define MC_CMD_LTSSM_TRACE_POLL_IN_MAX_ROW_COUNT_LEN 4 17870 17871 /* MC_CMD_LTSSM_TRACE_POLL_OUT msgresponse */ 17872 #define MC_CMD_LTSSM_TRACE_POLL_OUT_LENMIN 16 17873 #define MC_CMD_LTSSM_TRACE_POLL_OUT_LENMAX 248 17874 #define MC_CMD_LTSSM_TRACE_POLL_OUT_LEN(num) (8+8*(num)) 17875 #define MC_CMD_LTSSM_TRACE_POLL_OUT_FLAGS_OFST 0 17876 #define MC_CMD_LTSSM_TRACE_POLL_OUT_FLAGS_LEN 4 17877 #define MC_CMD_LTSSM_TRACE_POLL_OUT_HW_BUFFER_OVERFLOW_LBN 0 17878 #define MC_CMD_LTSSM_TRACE_POLL_OUT_HW_BUFFER_OVERFLOW_WIDTH 1 17879 #define MC_CMD_LTSSM_TRACE_POLL_OUT_FW_BUFFER_OVERFLOW_LBN 1 17880 #define MC_CMD_LTSSM_TRACE_POLL_OUT_FW_BUFFER_OVERFLOW_WIDTH 1 17881 #define MC_CMD_LTSSM_TRACE_POLL_OUT_CONTINUES_LBN 31 17882 #define MC_CMD_LTSSM_TRACE_POLL_OUT_CONTINUES_WIDTH 1 17883 /* The number of rows present in this response. */ 17884 #define MC_CMD_LTSSM_TRACE_POLL_OUT_ROW_COUNT_OFST 4 17885 #define MC_CMD_LTSSM_TRACE_POLL_OUT_ROW_COUNT_LEN 4 17886 #define MC_CMD_LTSSM_TRACE_POLL_OUT_ROWS_OFST 8 17887 #define MC_CMD_LTSSM_TRACE_POLL_OUT_ROWS_LEN 8 17888 #define MC_CMD_LTSSM_TRACE_POLL_OUT_ROWS_LO_OFST 8 17889 #define MC_CMD_LTSSM_TRACE_POLL_OUT_ROWS_HI_OFST 12 17890 #define MC_CMD_LTSSM_TRACE_POLL_OUT_ROWS_MINNUM 0 17891 #define MC_CMD_LTSSM_TRACE_POLL_OUT_ROWS_MAXNUM 30 17892 #define MC_CMD_LTSSM_TRACE_POLL_OUT_LTSSM_STATE_LBN 0 17893 #define MC_CMD_LTSSM_TRACE_POLL_OUT_LTSSM_STATE_WIDTH 6 17894 #define MC_CMD_LTSSM_TRACE_POLL_OUT_RDLH_LINK_UP_LBN 6 17895 #define MC_CMD_LTSSM_TRACE_POLL_OUT_RDLH_LINK_UP_WIDTH 1 17896 #define MC_CMD_LTSSM_TRACE_POLL_OUT_WAKE_N_LBN 7 17897 #define MC_CMD_LTSSM_TRACE_POLL_OUT_WAKE_N_WIDTH 1 17898 #define MC_CMD_LTSSM_TRACE_POLL_OUT_TIMESTAMP_PS_LBN 8 17899 #define MC_CMD_LTSSM_TRACE_POLL_OUT_TIMESTAMP_PS_WIDTH 24 17900 /* The time of the LTSSM transition. Times are reported as fractional 17901 * microseconds since MC boot (wrapping at 2^32us). The fractional part is 17902 * reported in picoseconds. 0 <= TIMESTAMP_PS < 1000000 timestamp in seconds = 17903 * ((TIMESTAMP_US + TIMESTAMP_PS / 1000000) / 1000000) 17904 */ 17905 #define MC_CMD_LTSSM_TRACE_POLL_OUT_TIMESTAMP_US_OFST 12 17906 #define MC_CMD_LTSSM_TRACE_POLL_OUT_TIMESTAMP_US_LEN 4 17907 17908 #endif /* _SIENA_MC_DRIVER_PCOL_H */ 17909