Home
last modified time | relevance | path

Searched refs:clr (Results 1 – 25 of 79) sorted by relevance

1234

/freebsd/contrib/sendmail/libsm/
H A Dclock.c202 struct itimerval clr; local
239 clr.it_value.tv_sec = 0;
240 clr.it_value.tv_usec = 0;
262 struct itimerval clr; in sm_clear_events() local
270 clr.it_value.tv_sec = 0; in sm_clear_events()
271 clr.it_value.tv_usec = 0; in sm_clear_events()
326 struct itimerval clr; local
335 clr.it_value.tv_sec = 0;
336 clr.it_value.tv_usec = 0;
421 &clr.it_value);
[all …]
H A Dsignal.c194 struct itimerval clr; local
242 clr.it_interval.tv_sec = 0;
243 clr.it_interval.tv_usec = 0;
244 clr.it_value.tv_sec = 1;
245 clr.it_value.tv_usec = 0;
246 (void) setitimer(ITIMER_REAL, &clr, NULL);
/freebsd/crypto/openssl/crypto/
H A Dsparccpuid.S77 clr %o0
79 clr %o1
81 clr %o2
83 clr %o3
85 clr %o4
87 clr %o5
89 clr %o7
91 clr %l0
93 clr %l1
95 clr %l2
[all …]
/freebsd/contrib/llvm-project/compiler-rt/lib/builtins/avr/
H A Dmulhi3.S43 clr __tmp_reg__
44 clr __zero_reg__ ; S = 0;
47 clr r21
70 clr __zero_reg__
/freebsd/crypto/openssl/crypto/bn/asm/
H A Dsparcv8plus.S182 clr %o0
191 clr %o5
284 clr %o0
293 clr %o5
372 clr %o0
419 clr %o0
443 clr %o0
477 clr %o0
514 clr %o0
537 clr %o0
[all …]
/freebsd/sys/arm/ti/
H A Dti_scm_syscon.c112 ti_scm_syscon_modify_4(struct syscon *syscon, bus_size_t offset, uint32_t clr, uint32_t set) in ti_scm_syscon_modify_4() argument
121 reg &= ~clr; in ti_scm_syscon_modify_4()
125 DPRINTF(sc->dev, "offset=%lx reg: %x (clr %x set %x)\n", offset, reg, clr, set); in ti_scm_syscon_modify_4()
234 ti_scm_syscon_clk_modify_4(device_t dev, bus_addr_t addr, uint32_t clr, uint32_t set) in ti_scm_syscon_clk_modify_4() argument
242 reg &= ~clr; in ti_scm_syscon_clk_modify_4()
245 DPRINTF(sc->dev, "offset=%lx reg: %x (clr %x set %x)\n", addr, reg, clr, set); in ti_scm_syscon_clk_modify_4()
H A Dti_prm.c169 ti_prm_modify_4(device_t dev, bus_addr_t addr, uint32_t clr, uint32_t set) in ti_prm_modify_4() argument
176 ti_prcm_modify_4(parent, addr, clr, set); in ti_prm_modify_4()
178 DPRINTF(dev, "offset=%lx (clr %x set %x)\n", addr, clr, set); in ti_prm_modify_4()
H A Dti_prcm.c222 ti_prcm_modify_4(device_t dev, bus_addr_t addr, uint32_t clr, uint32_t set) in ti_prcm_modify_4() argument
230 reg &= ~clr; in ti_prcm_modify_4()
233 DPRINTF(sc->dev, "offset=%lx reg: %x (clr %x set %x)\n", addr, reg, clr, set); in ti_prcm_modify_4()
H A Dti_prm.h34 int ti_prm_modify_4(device_t dev, bus_addr_t addr, uint32_t clr, uint32_t set);
H A Dti_prcm.h33 int ti_prcm_modify_4(device_t dev, bus_addr_t addr, uint32_t clr, uint32_t set);
/freebsd/sys/dev/rtwn/
H A Dif_rtwnvar.h594 rtwn_setbits_1(struct rtwn_softc *sc, uint16_t addr, uint8_t clr, in rtwn_setbits_1() argument
598 (rtwn_read_1(sc, addr) & ~clr) | set)); in rtwn_setbits_1()
602 rtwn_setbits_1_shift(struct rtwn_softc *sc, uint16_t addr, uint32_t clr, in rtwn_setbits_1_shift() argument
605 return (rtwn_setbits_1(sc, addr + shift, clr >> shift * NBBY, in rtwn_setbits_1_shift()
610 rtwn_setbits_2(struct rtwn_softc *sc, uint16_t addr, uint16_t clr, in rtwn_setbits_2() argument
614 (rtwn_read_2(sc, addr) & ~clr) | set)); in rtwn_setbits_2()
618 rtwn_setbits_4(struct rtwn_softc *sc, uint16_t addr, uint32_t clr, in rtwn_setbits_4() argument
622 (rtwn_read_4(sc, addr) & ~clr) | set)); in rtwn_setbits_4()
627 uint32_t clr, uint32_t set) in rtwn_rf_setbits() argument
630 (rtwn_rf_read(sc, chain, addr) & ~clr) | set); in rtwn_rf_setbits()
/freebsd/sys/dev/iicbus/pmic/
H A Dact8846.h49 #define RM1(sc, reg, clr, set) act8846_modify(sc, reg, clr, set) argument
/freebsd/sys/dev/ath/ath_hal/ar9002/
H A Dar9285_reset.c366 uint32_t pwrctrl, mask, clr; in ar9285SetBoardValues() local
370 clr = mask * 0x1f; in ar9285SetBoardValues()
371 OS_REG_RMW(ah, AR_PHY_TX_PWRCTRL8, pwrctrl, clr); in ar9285SetBoardValues()
372 OS_REG_RMW(ah, AR_PHY_TX_PWRCTRL10, pwrctrl, clr); in ar9285SetBoardValues()
373 OS_REG_RMW(ah, AR_PHY_CH0_TX_PWRCTRL12, pwrctrl, clr); in ar9285SetBoardValues()
377 clr = mask * 0x1f; in ar9285SetBoardValues()
378 OS_REG_RMW(ah, AR_PHY_TX_PWRCTRL9, pwrctrl, clr); in ar9285SetBoardValues()
382 clr = mask * 0x1f; in ar9285SetBoardValues()
383 OS_REG_RMW(ah, AR_PHY_CH0_TX_PWRCTRL11, pwrctrl, clr); in ar9285SetBoardValues()
384 OS_REG_RMW(ah, AR_PHY_CH0_TX_PWRCTRL13, pwrctrl, clr); in ar9285SetBoardValues()
/freebsd/sys/arm64/freescale/imx/clk/
H A Dimx_clk_gate.c43 #define MD4(_clk, off, clr, set ) \ argument
44 CLKDEV_MODIFY_4(clknode_get_device(_clk), off, clr, set)
H A Dimx_clk_mux.c47 #define MD4(_clk, off, clr, set ) \ argument
48 CLKDEV_MODIFY_4(clknode_get_device(_clk), off, clr, set)
/freebsd/sys/dev/clk/
H A Dclk_mux.c43 #define MD4(_clk, off, clr, set ) \ argument
44 CLKDEV_MODIFY_4(clknode_get_device(_clk), off, clr, set)
H A Dclk_gate.c43 #define MD4(_clk, off, clr, set ) \ argument
44 CLKDEV_MODIFY_4(clknode_get_device(_clk), off, clr, set)
/freebsd/sys/dev/clk/rockchip/
H A Drk_clk_gate.c43 #define MD4(_clk, off, clr, set ) \ argument
44 CLKDEV_MODIFY_4(clknode_get_device(_clk), off, clr, set)
/freebsd/usr.bin/tip/tip/
H A Dtip.c597 int i, flip, clr, set; in setparity() local
610 clr = 0377; in setparity()
615 clr = 0177; /* turn off bit 7 */ in setparity()
623 partab[i] = ((evenpartab[i] ^ flip) | set) & clr; in setparity()
/freebsd/sys/contrib/device-tree/Bindings/mfd/
H A D88pm860x.txt12 - marvell,88pm860x-irq-read-clr: inicates whether interrupt status is cleared by read
38 marvell,88pm860x-irq-read-clr;
/freebsd/contrib/tcpdump/
H A Dprint-pfsync.c212 const struct pfsync_clr *clr = bp; in pfsync_print_clr() local
214 ND_PRINT("\n\tcreatorid: %08x", htonl(clr->creatorid)); in pfsync_print_clr()
215 if (clr->ifname[0] != '\0') in pfsync_print_clr()
216 ND_PRINT(" interface: %s", clr->ifname); in pfsync_print_clr()
/freebsd/sys/dev/clk/allwinner/
H A Daw_ccu.c116 aw_ccu_modify_4(device_t dev, bus_addr_t addr, uint32_t clr, uint32_t set) in aw_ccu_modify_4() argument
130 val &= ~clr; in aw_ccu_modify_4()
H A Daw_clk_prediv_mux.c62 #define MODIFY4(_clk, off, clr, set ) \ argument
63 CLKDEV_MODIFY_4(clknode_get_device(_clk), off, clr, set)
H A Daw_ccung.c100 aw_ccung_modify_4(device_t dev, bus_addr_t addr, uint32_t clr, uint32_t set) in aw_ccung_modify_4() argument
107 dprintf("offset=%lx clr: %x set: %x\n", addr, clr, set); in aw_ccung_modify_4()
109 reg &= ~clr; in aw_ccung_modify_4()
/freebsd/cddl/contrib/opensolaris/cmd/dtrace/test/tst/sparc/pid/
H A Dtst.embedded.s58 clr %o0

1234