Home
last modified time | relevance | path

Searched refs:PACKET3_CLEAR_STATE (Results 1 – 21 of 21) sorted by relevance

/linux/drivers/gpu/drm/amd/amdgpu/
H A Dsi_enums.h175 #define PACKET3_CLEAR_STATE 0x12 macro
H A Dsoc15d.h84 #define PACKET3_CLEAR_STATE 0x12 macro
H A Dnvd.h59 #define PACKET3_CLEAR_STATE 0x12 macro
H A Dvid.h116 #define PACKET3_CLEAR_STATE 0x12 macro
H A Dcikd.h234 #define PACKET3_CLEAR_STATE 0x12 macro
H A Dsid.h1670 #define PACKET3_CLEAR_STATE 0x12 macro
H A Dgfx_v6_0.c2035 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v6_0_cp_gfx_start()
2876 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v6_0_get_csb_buffer()
H A Dgfx_v7_0.c2505 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v7_0_cp_gfx_start()
3976 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v7_0_get_csb_buffer()
H A Dgfx_v11_0.c684 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v11_0_get_csb_buffer()
3202 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v11_0_cp_gfx_start()
3217 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v11_0_cp_gfx_start()
H A Dgfx_v8_0.c1253 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v8_0_get_csb_buffer()
4189 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v8_0_cp_gfx_start()
H A Dgfx_v9_0.c1474 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v9_0_get_csb_buffer()
3074 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v9_0_cp_gfx_start()
H A Dgfx_v10_0.c4217 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v10_0_get_csb_buffer()
6124 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v10_0_cp_gfx_start()
6144 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v10_0_cp_gfx_start()
/linux/drivers/gpu/drm/radeon/
H A Dnid.h1164 #define PACKET3_CLEAR_STATE 0x12 macro
H A Dsi.c3582 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in si_cp_start()
3601 radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0)); in si_cp_start()
4521 case PACKET3_CLEAR_STATE: in si_vm_packet3_gfx_check()
4639 case PACKET3_CLEAR_STATE: in si_vm_packet3_compute_check()
5751 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in si_get_csb_buffer()
H A Dsid.h1607 #define PACKET3_CLEAR_STATE 0x12 macro
H A Dcikd.h1702 #define PACKET3_CLEAR_STATE 0x12 macro
H A Devergreen_cs.c1834 case PACKET3_CLEAR_STATE: in evergreen_packet3_check()
3364 case PACKET3_CLEAR_STATE: in evergreen_vm_packet3_check()
H A Devergreend.h1550 #define PACKET3_CLEAR_STATE 0x12 macro
H A Dni.c1562 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in cayman_cp_start()
H A Dcik.c4010 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in cik_cp_gfx_start()
6760 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in cik_get_csb_buffer()
H A Devergreen.c3036 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in evergreen_cp_start()