Home
last modified time | relevance | path

Searched refs:mmVCE_VCPU_CNTL (Results 1 – 7 of 7) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/vce/
H A Dvce_1_0_d.h62 #define mmVCE_VCPU_CNTL 0x8005 macro
H A Dvce_2_0_d.h28 #define mmVCE_VCPU_CNTL 0x8005 macro
H A Dvce_3_0_d.h28 #define mmVCE_VCPU_CNTL 0x8005 macro
H A Dvce_4_0_offset.h30 #define mmVCE_VCPU_CNTL macro
/linux/drivers/gpu/drm/amd/amdgpu/
H A Dvce_v3_0.c306 WREG32_P(mmVCE_VCPU_CNTL, 1, ~0x200001); in vce_v3_0_start()
343 WREG32_P(mmVCE_VCPU_CNTL, 0, ~0x200001); in vce_v3_0_stop()
564 WREG32_OR(mmVCE_VCPU_CNTL, 0x00100000); in vce_v3_0_mc_resume()
H A Dvce_v4_0.c307 MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CNTL), in vce_v4_0_sriov_start()
369 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CNTL), 1, ~0x200001); in vce_v4_0_start()
392 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CNTL), 0, ~0x200001); in vce_v4_0_stop()
H A Dvce_v2_0.c300 WREG32_P(mmVCE_VCPU_CNTL, 0, ~0x80001); in vce_v2_0_stop()