Home
last modified time | relevance | path

Searched refs:mt76_rr (Results 1 – 25 of 78) sorted by relevance

1234

/linux/drivers/net/wireless/mediatek/mt76/mt76x2/
H A Dusb_mac.c104 rts_cfg = mt76_rr(dev, MT_TX_RTS_CFG); in mt76x2u_mac_stop()
112 val = mt76_rr(dev, MT_VEND_ADDR(CFG, MT_USB_U3DMA_CFG)); in mt76x2u_mac_stop()
120 if (!(mt76_rr(dev, 0x0438) & 0xffffffff) && in mt76x2u_mac_stop()
121 !(mt76_rr(dev, 0x0a30) & 0x000000ff) && in mt76x2u_mac_stop()
122 !(mt76_rr(dev, 0x0a34) & 0xff00ff00)) in mt76x2u_mac_stop()
134 if (!(mt76_rr(dev, MT_MAC_STATUS) & MT_MAC_STATUS_TX) && in mt76x2u_mac_stop()
135 !mt76_rr(dev, MT_BBP(IBI, 12))) { in mt76x2u_mac_stop()
152 if (!(mt76_rr(dev, 0x0430) & 0x00ff0000) && in mt76x2u_mac_stop()
153 !(mt76_rr(dev, 0x0a30) & 0xffffffff) && in mt76x2u_mac_stop()
154 !(mt76_rr(dev, 0x0a34) & 0xffffffff) && in mt76x2u_mac_stop()
[all …]
H A Dmac.c20 rts_cfg = mt76_rr(dev, MT_TX_RTS_CFG); in mt76x2_mac_stop()
25 if ((mt76_rr(dev, MT_MAC_STATUS) & in mt76x2_mac_stop()
27 mt76_rr(dev, MT_BBP(IBI, 12))) { in mt76x2_mac_stop()
H A Dphy.c18 mt76_rr(dev, MT_BBP(AGC, reg))); in mt76x2_adjust_high_lna_gain()
28 gain = FIELD_GET(MT_BBP_AGC_GAIN, mt76_rr(dev, MT_BBP(AGC, reg))); in mt76x2_adjust_agc_gain()
218 if (mt76_rr(dev, MT_BBP(CORE, 34)) & BIT(4)) in mt76x2_phy_tssi_compensate()
302 val = mt76_rr(dev, MT_BBP(AGC, 26)) & ~0xf; in mt76x2_phy_update_channel_gain()
347 mt76_rr(dev, MT_RX_STAT_1); in mt76x2_phy_update_channel_gain()
/linux/drivers/net/wireless/mediatek/mt76/mt7915/
H A Dcoredump.c173 dump->last_msg_id = mt76_rr(dev, MT_FW_LAST_MSG_ID); in mt7915_coredump_fw_trace()
180 irq = mt76_rr(dev, base + 0x8); in mt7915_coredump_fw_trace()
185 sch = mt76_rr(dev, MT_FW_SCHED_INFO); in mt7915_coredump_fw_trace()
252 dump->taskq[0].read = mt76_rr(dev, MT_FW_TASK_QID1); in mt7915_coredump_fw_task()
254 dump->taskq[1].read = mt76_rr(dev, MT_FW_TASK_QID2); in mt7915_coredump_fw_task()
260 dump->taski[0].start = mt76_rr(dev, MT_FW_TASK_START); in mt7915_coredump_fw_task()
261 dump->taski[0].end = mt76_rr(dev, MT_FW_TASK_END); in mt7915_coredump_fw_task()
262 dump->taski[0].size = mt76_rr(dev, MT_FW_TASK_SIZE); in mt7915_coredump_fw_task()
273 count = mt76_rr(dev, MT_FW_CIRQ_COUNT); in mt7915_coredump_fw_context()
286 idx = mt76_rr(dev, MT_FW_TASK_IDX); in mt7915_coredump_fw_context()
[all …]
H A Dmac.c191 val = mt76_rr(dev, addr); in mt7915_mac_sta_poll()
222 val = mt76_rr(dev, addr); in mt7915_mac_sta_poll()
1243 val = mt76_rr(dev, reg); in mt7915_phy_get_nf()
1707 cnt = mt76_rr(dev, MT_MIB_SDR3(band)); in mt7915_mac_update_stats()
1712 cnt = mt76_rr(dev, MT_MIB_SDR4(band)); in mt7915_mac_update_stats()
1715 cnt = mt76_rr(dev, MT_MIB_SDR5(band)); in mt7915_mac_update_stats()
1718 cnt = mt76_rr(dev, MT_MIB_SDR6(band)); in mt7915_mac_update_stats()
1721 cnt = mt76_rr(dev, MT_MIB_SDR7(band)); in mt7915_mac_update_stats()
1725 cnt = mt76_rr(dev, MT_MIB_SDR8(band)); in mt7915_mac_update_stats()
1816 cnt = mt76_rr(dev, MT_MIB_DR8(band)); in mt7915_mac_update_stats()
[all …]
H A Ddebugfs.c166 mt76_rr(dev, MT_SWDEF_SER_STATS)); in mt7915_sys_recovery_get()
169 mt76_rr(dev, MT_SWDEF_PLE_STATS)); in mt7915_sys_recovery_get()
172 mt76_rr(dev, MT_SWDEF_PLE1_STATS)); in mt7915_sys_recovery_get()
175 mt76_rr(dev, MT_SWDEF_PLE_AMSDU_STATS)); in mt7915_sys_recovery_get()
178 mt76_rr(dev, MT_SWDEF_PSE_STATS)); in mt7915_sys_recovery_get()
181 mt76_rr(dev, MT_SWDEF_PSE1_STATS)); in mt7915_sys_recovery_get()
653 mt76_rr(dev, MT_CPU_UTIL_BUSY_PCT), in mt7915_fw_util_wm_show()
656 mt76_rr(dev, MT_CPU_UTIL_IDLE_CNT), in mt7915_fw_util_wm_show()
800 val = mt76_rr(dev, MT_FL_Q_EMPTY); in mt7915_hw_queue_read()
890 val = mt76_rr(dev, MT_PLE_FREEPG_CNT); in mt7915_hw_queues_show()
[all …]
H A Dsoc.c47 ret = read_poll_timeout(mt76_rr, cur, !(cur & MT_TOP_SPI_POLLING_BIT), in mt76_wmac_spi_read()
63 *val = mt76_rr(dev, MT_TOP_SPI_READ_DATA_CR(adie)); in mt76_wmac_spi_read()
152 read_poll_timeout(mt76_rr, cur, in mt76_wmac_spi_lock()
324 mt76_rr(dev, MT_CONN_INFRA_EFUSE); in mt798x_wmac_coninfra_setup()
906 read_poll_timeout(mt76_rr, cur, !(cur & MT_SLP_CTRL_BSY_MASK), in mt7986_wmac_clock_enable()
914 read_poll_timeout(mt76_rr, cur, !(cur & MT_SLP_CTRL_BSY_MASK), in mt7986_wmac_clock_enable()
950 return read_poll_timeout(mt76_rr, cur, (cur == 0x1d1e), in mt7986_wmac_wm_enable()
963 return read_poll_timeout(mt76_rr, cur, in mt7986_wmac_wfsys_poweron()
984 ret = read_poll_timeout(mt76_rr, cur, in mt7986_wmac_wfsys_setting()
997 return read_poll_timeout(mt76_rr, cur, (cur == 0x02060000), in mt7986_wmac_wfsys_setting()
[all …]
/linux/drivers/net/wireless/mediatek/mt76/
H A Dmt792x_mac.c99 val = mt76_rr(dev, MT_MIB_SDR32(0)); in mt792x_mac_update_mib_stats()
103 val = mt76_rr(dev, MT_ETBF_TX_APP_CNT(0)); in mt792x_mac_update_mib_stats()
107 val = mt76_rr(dev, MT_ETBF_RX_FB_CNT(0)); in mt792x_mac_update_mib_stats()
116 mib->rx_ba_cnt += mt76_rr(dev, MT_MIB_SDR31(0)); in mt792x_mac_update_mib_stats()
127 val = mt76_rr(dev, MT_TX_AGG_CNT(0, i)); in mt792x_mac_update_mib_stats()
128 val2 = mt76_rr(dev, MT_TX_AGG_CNT2(0, i)); in mt792x_mac_update_mib_stats()
199 mt76_rr(dev, MT_TX_AGG_CNT(0, i)); in mt792x_mac_reset_counters()
200 mt76_rr(dev, MT_TX_AGG_CNT2(0, i)); in mt792x_mac_reset_counters()
207 mt76_rr(dev, MT_MIB_SDR9(0)); in mt792x_mac_reset_counters()
208 mt76_rr(dev, MT_MIB_SDR36(0)); in mt792x_mac_reset_counters()
[all …]
H A Dmt76x02_mac.c15 mt76_rr(dev, MT_RX_STAT_0); in mt76x02_mac_reset_counters()
16 mt76_rr(dev, MT_RX_STAT_1); in mt76x02_mac_reset_counters()
17 mt76_rr(dev, MT_RX_STAT_2); in mt76x02_mac_reset_counters()
18 mt76_rr(dev, MT_TX_STA_0); in mt76x02_mac_reset_counters()
19 mt76_rr(dev, MT_TX_STA_1); in mt76x02_mac_reset_counters()
20 mt76_rr(dev, MT_TX_STA_2); in mt76x02_mac_reset_counters()
23 mt76_rr(dev, MT_TX_AGG_CNT(i)); in mt76x02_mac_reset_counters()
26 mt76_rr(dev, MT_TX_STAT_FIFO); in mt76x02_mac_reset_counters()
1133 mt76_rr(dev, MT_ED_CCA_TIMER); in mt76x02_edcca_init()
1229 mt76_rr(dev, MT_CH_BUSY); in mt76x02_mac_cc_reset()
[all …]
H A Dmt76x02_dfs.c232 current_ts = mt76_rr(dev, MT_PBF_LIFE_TIMER); in mt76x02_dfs_check_chirp()
257 pulse->period = mt76_rr(dev, MT_BBP(DFS, 19)); in mt76x02_dfs_get_hw_pulse()
260 pulse->w1 = mt76_rr(dev, MT_BBP(DFS, 20)); in mt76x02_dfs_get_hw_pulse()
261 pulse->w2 = mt76_rr(dev, MT_BBP(DFS, 23)); in mt76x02_dfs_get_hw_pulse()
264 pulse->burst = mt76_rr(dev, MT_BBP(DFS, 22)); in mt76x02_dfs_get_hw_pulse()
376 data = mt76_rr(dev, MT_BBP(DFS, 37)); in mt76x02_dfs_fetch_event()
381 data = mt76_rr(dev, MT_BBP(DFS, 37)); in mt76x02_dfs_fetch_event()
383 data = mt76_rr(dev, MT_BBP(DFS, 37)); in mt76x02_dfs_fetch_event()
641 engine_mask = mt76_rr(dev, MT_BBP(DFS, 1)); in mt76x02_dfs_tasklet()
799 agc_r8 = mt76_rr(dev, MT_BBP(AGC, 8)); in mt76x02_phy_dfs_adjust_agc()
[all …]
H A Dmt76x02_eeprom.c18 val = mt76_rr(dev, MT_EFUSE_CTRL); in mt76x02_efuse_read()
31 val = mt76_rr(dev, MT_EFUSE_CTRL); in mt76x02_efuse_read()
38 val = mt76_rr(dev, MT_EFUSE_DATA(i)); in mt76x02_efuse_read()
/linux/drivers/net/wireless/mediatek/mt76/mt76x0/
H A Dinit.c48 val = mt76_rr(dev, MT_WLAN_FUN_CTRL); in mt76x0_chip_onoff()
143 while (i-- && ((mt76_rr(dev, 0x0438) & 0xffffffff) || in mt76x0_mac_stop()
144 (mt76_rr(dev, 0x0a30) & 0x000000ff) || in mt76x0_mac_stop()
145 (mt76_rr(dev, 0x0a34) & 0x00ff00ff))) in mt76x0_mac_stop()
156 if (!(mt76_rr(dev, MT_RXQ_STA) & 0x00ff0000) && in mt76x0_mac_stop()
157 !mt76_rr(dev, 0x0a30) && in mt76x0_mac_stop()
158 !mt76_rr(dev, 0x0a34)) { in mt76x0_mac_stop()
196 dev->mt76.rxfilter = mt76_rr(dev, MT_RX_FILTR_CFG); in mt76x0_init_hardware()
H A Dphy.c87 val = mt76_rr(dev, MT_RF_CSR_CFG); in mt76x0_rf_csr_rr()
191 val = mt76_rr(dev, MT_BBP(CORE, 0)); in mt76x0_phy_wait_bbp_ready()
434 wlan = mt76_rr(dev, MT_WLAN_FUN_CTRL); in mt76x0_phy_ant_select()
435 coex3 = mt76_rr(dev, MT_COEXCFG3); in mt76x0_phy_ant_select()
582 val = mt76_rr(dev, reg); in mt76x0_phy_get_rf_pa_mode()
748 data = mt76_rr(dev, MT_BBP(CORE, 1)); in mt76x0_phy_get_delta_power()
761 data = mt76_rr(dev, MT_BBP(TXBE, 4)); in mt76x0_phy_get_delta_power()
885 tx_alc = mt76_rr(dev, MT_TX_ALC_CFG_0); in mt76x0_phy_calibrate()
889 reg_val = mt76_rr(dev, MT_BBP(IBI, 9)); in mt76x0_phy_calibrate()
1037 val = mt76_rr(dev, MT_BBP(CORE, 35)); in mt76x0_phy_temp_sensor()
[all …]
H A Dusb.c50 val = mt76_rr(dev, MT_USB_DMA_CFG); in mt76x0_init_usb_dma()
61 val = mt76_rr(dev, MT_COM_REG0); in mt76x0_init_usb_dma()
65 val = mt76_rr(dev, MT_USB_DMA_CFG); in mt76x0_init_usb_dma()
264 mdev->rev = mt76_rr(dev, MT_ASIC_VERSION); in mt76x0u_probe()
265 mac_rev = mt76_rr(dev, MT_MAC_CSR0); in mt76x0u_probe()
274 if (!(mt76_rr(dev, MT_EFUSE_CTRL) & MT_EFUSE_CTRL_SEL)) in mt76x0u_probe()
/linux/drivers/net/wireless/mediatek/mt76/mt7996/
H A Ddebugfs.c169 mt76_rr(dev, MT_SWDEF_SER_STATS)); in mt7996_sys_recovery_get()
172 mt76_rr(dev, MT_SWDEF_PLE_STATS)); in mt7996_sys_recovery_get()
175 mt76_rr(dev, MT_SWDEF_PLE1_STATS)); in mt7996_sys_recovery_get()
178 mt76_rr(dev, MT_SWDEF_PLE_AMSDU_STATS)); in mt7996_sys_recovery_get()
181 mt76_rr(dev, MT_SWDEF_PSE_STATS)); in mt7996_sys_recovery_get()
184 mt76_rr(dev, MT_SWDEF_PSE1_STATS)); in mt7996_sys_recovery_get()
187 mt76_rr(dev, MT_SWDEF_LAMC_WISR6_BN0_STATS)); in mt7996_sys_recovery_get()
190 mt76_rr(dev, MT_SWDEF_LAMC_WISR6_BN1_STATS)); in mt7996_sys_recovery_get()
577 val = mt76_rr(dev, MT_FL_Q_EMPTY); in mt7996_hw_queue_read()
667 val = mt76_rr(dev, MT_PLE_FREEPG_CNT); in mt7996_hw_queues_show()
[all …]
H A Dmac.c140 msta->airtime_ac[i] = mt76_rr(dev, addr); in mt7996_mac_sta_poll()
177 val = mt76_rr(dev, addr); in mt7996_mac_sta_poll()
1471 mt76_rr(dev, MT_TX_AGG_CNT(band_idx, i)); in mt7996_mac_reset_counters()
1539 val = mt76_rr(dev, reg); in mt7996_phy_get_nf()
2096 cnt = mt76_rr(dev, MT_MIB_RSCR1(band_idx)); in mt7996_mac_update_stats()
2105 cnt = mt76_rr(dev, MT_MIB_SDR6(band_idx)); in mt7996_mac_update_stats()
2108 cnt = mt76_rr(dev, MT_MIB_RVSR0(band_idx)); in mt7996_mac_update_stats()
2117 cnt = mt76_rr(dev, MT_MIB_TSCR0(band_idx)); in mt7996_mac_update_stats()
2120 cnt = mt76_rr(dev, MT_MIB_TSCR2(band_idx)); in mt7996_mac_update_stats()
2123 cnt = mt76_rr(dev, MT_MIB_TSCR3(band_idx)); in mt7996_mac_update_stats()
[all …]
H A Dcoredump.c106 count = mt76_rr(dev, MT_FW_ASSERT_CNT); in mt7996_coredump_fw_state()
131 dump->pc_stack[0] = mt76_rr(dev, MT_CONN_DBG_CTL_PC_LOG); in mt7996_coredump_fw_stack()
144 mt76_rr(dev, MT_MCU_WM_EXCP_PC_LOG + idx * 4); in mt7996_coredump_fw_stack()
152 mt76_rr(dev, MT_MCU_WM_EXCP_LR_LOG + idx * 4); in mt7996_coredump_fw_stack()
/linux/drivers/net/wireless/mediatek/mt76/mt7603/
H A Deeprom.c13 val = mt76_rr(dev, base + MT_EFUSE_CTRL); in mt7603_efuse_read()
25 val = mt76_rr(dev, base + MT_EFUSE_CTRL); in mt7603_efuse_read()
33 val = mt76_rr(dev, base + MT_EFUSE_RDATA(i)); in mt7603_efuse_read()
48 if (mt76_rr(dev, base + MT_EFUSE_BASE_CTRL) & MT_EFUSE_BASE_CTRL_EMPTY) in mt7603_efuse_init()
153 return mt76_rr(dev, MT_EFUSE_BASE + 0x64) & BIT(4); in is_mt7688()
H A Dsoc.c34 mdev->rev = (mt76_rr(dev, MT_HW_CHIPID) << 16) | in mt76_wmac_probe()
35 (mt76_rr(dev, MT_HW_REV) & 0xff); in mt76_wmac_probe()
H A Dpci.c43 mdev->rev = (mt76_rr(dev, MT_HW_CHIPID) << 16) | in mt76pci_probe()
44 (mt76_rr(dev, MT_HW_REV) & 0xff); in mt76pci_probe()
H A Dcore.c18 intr = mt76_rr(dev, MT_INT_SOURCE_CSR); in mt7603_irq_handler()
29 u32 hwintr = mt76_rr(dev, MT_HW_INT_STATUS(3)); in mt7603_irq_handler()
H A Dmac.c40 mt76_rr(dev, MT_TX_AGG_CNT(i)); in mt7603_mac_reset_counters()
173 u32 val = mt76_rr(dev, addr + 3 * 4); in mt7603_wtbl_set_skip_tx()
344 val = mt76_rr(dev, addr + 2 * 4); in mt7603_wtbl_update_cap()
360 val = mt76_rr(dev, addr + 9 * 4); in mt7603_wtbl_update_cap()
742 u32 w9 = mt76_rr(dev, addr + 9 * 4); in mt7603_wtbl_set_rates()
1510 val = mt76_rr(dev, MT_WPDMA_DEBUG); in mt7603_dma_debug()
1574 val = mt76_rr(dev, addr) >> 16; in mt7603_rx_pse_busy()
1587 if (mt76_rr(dev, MT_INT_SOURCE_CSR) & in mt7603_rx_pse_busy()
1660 u32 val = mt76_rr(dev, MT_AGC(41)); in mt7603_edcca_check()
1783 val = mt76_rr(dev, MT_PHYCTRL_STAT_PD); in mt7603_false_cca_check()
[all …]
/linux/drivers/net/wireless/mediatek/mt76/mt7615/
H A Dmmio.c94 intr = mt76_rr(dev, MT_INT_SOURCE_CSR); in mt7615_irq_tasklet()
118 mcu_int = mt76_rr(dev, MT_MCU2HOST_INT_STATUS); in mt7615_irq_tasklet()
122 mcu_int = mt76_rr(dev, MT_MCU_CMD); in mt7615_irq_tasklet()
206 mdev->rev = (mt76_rr(dev, MT_HW_CHIPID) << 16) | in mt7615_mmio_probe()
207 (mt76_rr(dev, MT_HW_REV) & 0xff); in mt7615_mmio_probe()
H A Deeprom.c18 val = mt76_rr(dev, base + MT_EFUSE_CTRL); in mt7615_efuse_read()
29 val = mt76_rr(dev, base + MT_EFUSE_CTRL); in mt7615_efuse_read()
37 val = mt76_rr(dev, base + MT_EFUSE_RDATA(i)); in mt7615_efuse_read()
53 val = mt76_rr(dev, base + MT_EFUSE_BASE_CTRL); in mt7615_efuse_init()
159 val = mt76_rr(dev, MT_TOP_STRAP_STA); in mt7615_eeprom_parse_hw_cap()
H A Dmac.c124 mt76_rr(dev, MT_MIB_SDR9(0)); in mt7615_mac_reset_counters()
125 mt76_rr(dev, MT_MIB_SDR9(1)); in mt7615_mac_reset_counters()
127 mt76_rr(dev, MT_MIB_SDR36(0)); in mt7615_mac_reset_counters()
128 mt76_rr(dev, MT_MIB_SDR36(1)); in mt7615_mac_reset_counters()
130 mt76_rr(dev, MT_MIB_SDR37(0)); in mt7615_mac_reset_counters()
131 mt76_rr(dev, MT_MIB_SDR37(1)); in mt7615_mac_reset_counters()
1089 val = mt76_rr(dev, addr); in mt7615_mac_get_sta_tid_sn()
1094 val2 = mt76_rr(dev, addr); in mt7615_mac_get_sta_tid_sn()
1233 w0 = mt76_rr(dev, addr); in mt7615_mac_wtbl_update_pk()
1234 w1 = mt76_rr(dev, addr + 4); in mt7615_mac_wtbl_update_pk()
[all …]

1234