Searched refs:VReg2 (Results 1 – 3 of 3) sorted by relevance
/netbsd/external/apache2/llvm/dist/llvm/lib/Target/ARM/ |
H A D | ARMInstructionSelector.cpp | 250 Register VReg2 = MIB.getReg(2); in selectMergeValues() local 251 (void)VReg2; in selectMergeValues() 252 assert(MRI.getType(VReg2).getSizeInBits() == 32 && in selectMergeValues() 253 RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::GPRRegBankID && in selectMergeValues() 282 Register VReg2 = MIB.getReg(2); in selectUnmergeValues() local 283 (void)VReg2; in selectUnmergeValues() 284 assert(MRI.getType(VReg2).getSizeInBits() == 64 && in selectUnmergeValues() 285 RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::FPRRegBankID && in selectUnmergeValues()
|
H A D | ARMISelLowering.cpp | 10304 unsigned VReg2 = VReg1; in EmitSjLjDispatchBlock() local 10306 VReg2 = MRI->createVirtualRegister(TRC); in EmitSjLjDispatchBlock() 10307 BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2) in EmitSjLjDispatchBlock() 10315 .addReg(VReg2) in EmitSjLjDispatchBlock() 10441 unsigned VReg2 = VReg1; in EmitSjLjDispatchBlock() local 10443 VReg2 = MRI->createVirtualRegister(TRC); in EmitSjLjDispatchBlock() 10444 BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2) in EmitSjLjDispatchBlock() 10452 .addReg(VReg2) in EmitSjLjDispatchBlock()
|
/netbsd/external/apache2/llvm/dist/llvm/lib/Target/PowerPC/ |
H A D | PPCInstrInfo.cpp | 716 Register VReg2 = MRI->createVirtualRegister(RC); in generateLoadForNewConst() local 723 BuildMI(*MF, MI->getDebugLoc(), get(LoadOpcode), VReg2) in generateLoadForNewConst() 733 return VReg2; in generateLoadForNewConst()
|