Home
last modified time | relevance | path

Searched refs:getZeroExtendInReg (Results 1 – 13 of 13) sorted by relevance

/netbsd/external/apache2/llvm/dist/llvm/lib/CodeGen/SelectionDAG/
H A DLegalizeTypes.h275 return DAG.getZeroExtendInReg(Op, dl, OldVT); in ZExtPromotedInteger()
289 return DAG.getZeroExtendInReg(Op, DL, OldVT); in SExtOrZExtPromotedInteger()
H A DLegalizeDAG.cpp554 Value = DAG.getZeroExtendInReg(Value, dl, StVT); in LegalizeStoreOps()
935 ValRes = DAG.getZeroExtendInReg(Result, dl, SrcVT); in LegalizeLoadOps()
2797 RHS = DAG.getZeroExtendInReg(Node->getOperand(2), dl, AtomicType); in ExpandNode()
2801 LHS = DAG.getZeroExtendInReg(Res, dl, AtomicType); in ExpandNode()
2802 RHS = DAG.getZeroExtendInReg(Node->getOperand(2), dl, AtomicType); in ExpandNode()
H A DLegalizeIntegerTypes.cpp672 return DAG.getZeroExtendInReg(Res, dl, N->getOperand(0).getValueType()); in PromoteIntRes_INT_EXTEND()
1203 Lo = DAG.getZeroExtendInReg(Lo, DL, OldVT); in PromoteIntRes_FunnelShift()
1299 SDValue Ofl = DAG.getZeroExtendInReg(Res, dl, OVT); in PromoteIntRes_UADDSUBO()
1948 return DAG.getZeroExtendInReg(Op, dl, N->getOperand(0).getValueType()); in PromoteIntOp_ZERO_EXTEND()
4123 Hi = DAG.getZeroExtendInReg(Hi, dl, in ExpandIntRes_ZERO_EXTEND()
H A DDAGCombiner.cpp1272 return DAG.getZeroExtendInReg(NewOp, DL, OldVT); in ZExtPromoteOperand()
11141 Op = DAG.getZeroExtendInReg(Op, SDLoc(N), MinVT); in visitZERO_EXTEND()
11153 SDValue And = DAG.getZeroExtendInReg(Op, SDLoc(N), MinVT); in visitZERO_EXTEND()
11282 return DAG.getZeroExtendInReg(VSetCC, DL, N0.getValueType()); in visitZERO_EXTEND()
11292 return DAG.getZeroExtendInReg(DAG.getAnyExtOrTrunc(VsetCC, DL, VT), DL, in visitZERO_EXTEND()
11875 return DAG.getZeroExtendInReg(N0, SDLoc(N), ExtVT); in visitSIGN_EXTEND_INREG()
22375 Temp = DAG.getZeroExtendInReg(SCC, SDLoc(N2), VT); in SimplifySelectCC()
H A DSelectionDAG.cpp1289 SDValue SelectionDAG::getZeroExtendInReg(SDValue Op, const SDLoc &DL, EVT VT) { in getZeroExtendInReg() function in SelectionDAG
1316 return getZeroExtendInReg(Op, DL, VT); in getPtrExtendInReg()
H A DTargetLowering.cpp1845 return TLO.CombineTo(Op, TLO.DAG.getZeroExtendInReg(Op0, dl, ExVT)); in SimplifyDemandedBits()
/netbsd/external/apache2/llvm/dist/llvm/lib/Target/MSP430/
H A DMSP430ISelLowering.cpp979 Victim = DAG.getZeroExtendInReg(Victim, dl, MVT::i8); in LowerShifts()
989 : DAG.getZeroExtendInReg(Victim, dl, MVT::i8); in LowerShifts()
/netbsd/external/apache2/llvm/dist/llvm/lib/Target/AMDGPU/
H A DR600ISelLowering.cpp1107 SDValue MaskedValue = DAG.getZeroExtendInReg(SExtValue, DL, MemVT); in lowerPrivateTruncStore()
1340 Ret = DAG.getZeroExtendInReg(Ret, DL, MemEltVT); in lowerPrivateExtLoad()
H A DAMDGPUISelLowering.cpp4037 return DAG.getZeroExtendInReg(BitsFrom, DL, SmallVT); in PerformDAGCombine()
H A DSIISelLowering.cpp8001 Cvt = DAG.getZeroExtendInReg(NewLoad, SL, TruncVT); in widenLoad()
/netbsd/external/apache2/llvm/dist/llvm/include/llvm/CodeGen/
H A DSelectionDAG.h869 SDValue getZeroExtendInReg(SDValue Op, const SDLoc &DL, EVT VT);
/netbsd/external/apache2/llvm/dist/llvm/lib/Target/Hexagon/
H A DHexagonISelLowering.cpp2422 Vs[i] = DAG.getZeroExtendInReg(Vs[i], dl, MVT::i8); in buildVector32()
2576 ExtV = DAG.getZeroExtendInReg(VecV, dl, tyScalar(ValTy)); in extractVector()
/netbsd/external/apache2/llvm/dist/llvm/lib/Target/X86/
H A DX86ISelLowering.cpp24236 StoredVal = DAG.getZeroExtendInReg( in LowerStore()
44212 return DAG.getZeroExtendInReg(Op, DL, NarrowVT); in PromoteMaskArithmetic()
45845 Val = DAG.getZeroExtendInReg(Val, dl, MVT::i1); in combineStore()
47972 Res = DAG.getZeroExtendInReg(Res, dl, N0.getValueType()); in combineExtSetcc()