1 /* $OpenBSD: emuxkireg.h,v 1.6 2008/06/26 05:42:17 ray Exp $ */ 2 /* $NetBSD: emuxkireg.h,v 1.1 2001/10/17 18:39:41 jdolecek Exp $ */ 3 4 /*- 5 * Copyright (c) 2001 The NetBSD Foundation, Inc. 6 * All rights reserved. 7 * 8 * This code is derived from software contributed to The NetBSD Foundation 9 * by Yannick Montulet. 10 * 11 * Redistribution and use in source and binary forms, with or without 12 * modification, are permitted provided that the following conditions 13 * are met: 14 * 1. Redistributions of source code must retain the above copyright 15 * notice, this list of conditions and the following disclaimer. 16 * 2. Redistributions in binary form must reproduce the above copyright 17 * notice, this list of conditions and the following disclaimer in the 18 * documentation and/or other materials provided with the distribution. 19 * 20 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 21 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 22 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 23 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 * POSSIBILITY OF SUCH DAMAGE. 31 */ 32 33 #ifndef _DEV_PCI_EMUXKIREG_H_ 34 #define _DEV_PCI_EMUXKIREG_H_ 35 36 /* 37 * Register values for Creative EMU10000. The register values have been 38 * taken from GPLed SBLive! header file published by Creative. The comments 39 * have been stripped to avoid GPL pollution in kernel. The Creative version 40 * including comments is available in Linux 2.4.* kernel as file 41 * drivers/sound/emu10k1/8010.h 42 */ 43 44 /* 45 * Audigy specific registers contain an '_A_' 46 * Audigy2 specific registers contain an '_A2_' 47 */ 48 49 #define EMU_MKSUBREG(sz, idx, reg) (((sz) << 24) | ((idx) << 16) | (reg)) 50 51 #define EMU_PTR 0x00 52 #define EMU_PTR_CHNO_MASK 0x0000003f 53 #define EMU_PTR_ADDR_MASK 0x07ff0000 54 #define EMU_A_PTR_ADDR_MASK 0x0fff0000 55 56 #define EMU_DATA 0x04 57 58 #define EMU_IPR 0x08 59 #define EMU_IPR_RATETRCHANGE 0x01000000 60 #define EMU_IPR_FXDSP 0x00800000 61 #define EMU_IPR_FORCEINT 0x00400000 62 #define EMU_PCIERROR 0x00200000 63 #define EMU_IPR_VOLINCR 0x00100000 64 #define EMU_IPR_VOLDECR 0x00080000 65 #define EMU_IPR_MUTE 0x00040000 66 #define EMU_IPR_MICBUFFULL 0x00020000 67 #define EMU_IPR_MICBUFHALFFULL 0x00010000 68 #define EMU_IPR_ADCBUFFULL 0x00008000 69 #define EMU_IPR_ADCBUFHALFFULL 0x00004000 70 #define EMU_IPR_EFXBUFFULL 0x00002000 71 #define EMU_IPR_EFXBUFHALFFULL 0x00001000 72 #define EMU_IPR_GPSPDIFSTCHANGE 0x00000800 73 #define EMU_IPR_CDROMSTCHANGE 0x00000400 74 #define EMU_IPR_INTERVALTIMER 0x00000200 75 #define EMU_IPR_MIDITRANSBUFE 0x00000100 76 #define EMU_IPR_MIDIRECVBUFE 0x00000080 77 #define EMU_IPR_A_MIDITRANSBUFE2 0x10000000 78 #define EMU_IPR_A_MIDIRECBUFE2 0x08000000 79 #define EMU_IPR_CHANNELLOOP 0x00000040 80 #define EMU_IPR_CHNOMASK 0x0000003f 81 82 #define EMU_INTE 0x0c 83 84 #define EMU_INTE_VSB_MASK 0xc0000000 85 #define EMU_INTE_VSB_220 0x00000000 86 #define EMU_INTE_VSB_240 0x40000000 87 #define EMU_INTE_VSB_260 0x80000000 88 #define EMU_INTE_VSB_280 0xc0000000 89 90 #define EMU_INTE_VMPU_MASK 0x30000000 91 #define EMU_INTE_VMPU_300 0x00000000 92 #define EMU_INTE_VMPU_310 0x10000000 93 #define EMU_INTE_VMPU_320 0x20000000 94 #define EMU_INTE_VMPU_330 0x30000000 95 #define EMU_INTE_MDMAENABLE 0x08000000 96 #define EMU_INTE_SDMAENABLE 0x04000000 97 #define EMU_INTE_MPICENABLE 0x02000000 98 #define EMU_INTE_SPICENABLE 0x01000000 99 #define EMU_INTE_VSBENABLE 0x00800000 100 #define EMU_INTE_ADLIBENABLE 0x00400000 101 #define EMU_INTE_MPUENABLE 0x00200000 102 #define EMU_INTE_FORCEINT 0x00100000 103 #define EMU_INTE_MRHANDENABLE 0x00080000 104 #define EMU_INTE_SAMPLERATER 0x00002000 105 #define EMU_INTE_FXDSPENABLE 0x00001000 106 #define EMU_INTE_PCIERRENABLE 0x00000800 107 #define EMU_INTE_VOLINCRENABLE 0x00000400 108 #define EMU_INTE_VOLDECRENABLE 0x00000200 109 #define EMU_INTE_MUTEENABLE 0x00000100 110 #define EMU_INTE_MICBUFENABLE 0x00000080 111 #define EMU_INTE_ADCBUFENABLE 0x00000040 112 #define EMU_INTE_EFXBUFENABLE 0x00000020 113 #define EMU_INTE_GPSPDIFENABLE 0x00000010 114 #define EMU_INTE_CDSPDIFENABLE 0x00000008 115 #define EMU_INTE_INTERTIMERENB 0x00000004 116 #define EMU_INTE_MIDITXENABLE 0x00000002 117 #define EMU_INTE_MIDIRXENABLE 0x00000001 118 #define EMU_INTE_A_MIDITXENABLE2 0x00020000 119 #define EMU_INTE_A_MIDIRXENABLE2 0x00010000 120 121 #define EMU_WC 0x10 122 123 #define EMU_WC_SAMPLECOUNTER_MASK 0x03FFFFC0 124 #define EMU_WC_SAMPLECOUNTER EMU_MKSUBREG(20, 6, EMU_WC) 125 #define EMU_WC_CURRENTCHANNEL 0x0000003F 126 127 #define EMU_HCFG 0x14 128 #define EMU_HCFG_LEGACYFUNC_MASK 0xe0000000 129 #define EMU_HCFG_LEGACYFUNC_MPU 0x00000000 130 #define EMU_HCFG_LEGACYFUNC_SB 0x40000000 131 #define EMU_HCFG_LEGACYFUNC_AD 0x60000000 132 #define EMU_HCFG_LEGACYFUNC_MPIC 0x80000000 133 #define EMU_HCFG_LEGACYFUNC_MDMA 0xa0000000 134 #define EMU_HCFG_LEGACYFUNC_SPCI 0xc0000000 135 #define EMU_HCFG_LEGACYFUNC_SDMA 0xe0000000 136 #define EMU_HCFG_IOCAPTUREADDR 0x1f000000 137 #define EMU_HCFG_LEGACYWRITE 0x00800000 138 #define EMU_HCFG_LEGACYWORD 0x00400000 139 140 #define EMU_HCFG_LEGACYINT 0x00200000 141 #define EMU_HCFG_CODECFMT_MASK 0x00070000 142 #define EMU_HCFG_CODECFMT_AC97 0x00000000 143 #define EMU_HCFG_CODECFMT_I2S 0x00010000 144 #define EMU_HCFG_GPINPUT0 0x00004000 145 #define EMU_HCFG_GPINPUT1 0x00002000 146 #define EMU_HCFG_GPOUTPUT0 0x00001000 147 #define EMU_HCFG_GPOUTPUT1 0x00000800 148 #define EMU_HCFG_GPOUTPUT2 0x00000400 149 #define EMU_HCFG_GPOUTPUT_MASK 0x00001c00 150 #define EMU_HCFG_JOYENABLE 0x00000200 151 #define EMU_HCFG_PHASETRACKENABLE 0x00000100 152 #define EMU_HCFG_AC3ENABLE_MASK 0x000000e0 153 #define EMU_HCFG_AC3ENABLE_ZVIDEO 0x00000080 154 #define EMU_HCFG_AC3ENABLE_CDSPDIF 0x00000040 155 #define EMU_HCFG_AC3ENABLE_GPSPDIF 0x00000020 156 #define EMU_HCFG_AUTOMUTE 0x00000010 157 #define EMU_HCFG_LOCKSOUNDCACHE 0x00000008 158 #define EMU_HCFG_LOCKTANKCACHE_MASK 0x00000004 159 #define EMU_HCFG_LOCKTANKCACHE EMU_MKSUBREG(1, 2, EMU_HCFG) 160 #define EMU_HCFG_MUTEBUTTONENABLE 0x00000002 161 #define EMU_HCFG_AUDIOENABLE 0x00000001 162 163 #define EMU_MUDATA 0x18 164 #define EMU_MUCMD 0x19 165 #define EMU_MUCMD_RESET 0xff 166 #define EMU_MUCMD_ENTERUARTMODE 0x3f 167 168 #define EMU_MUSTAT EMU_MUCMD 169 #define EMU_MUSTAT_IRDYN 0x80 170 #define EMU_MUSTAT_ORDYN 0x40 171 172 #define EMU_A_IOCFG 0x18 173 #define EMU_A_GPINPUT_MASK 0xff00 174 #define EMU_A_GPOUTPUT_MASK 0x00ff 175 #define EMU_A_IOCFG_GPOUT0 0x0040 176 #define EMU_A_IOCFG_GPOUT1 0x0004 177 178 #define EMU_TIMER 0x1a 179 #define EMU_TIMER_RATE_MASK 0x000003ff 180 #define EMU_TIMER_RATE EMU_MKSUBREG(10, 0, EMU_TIMER) 181 182 #define EMU_AC97DATA 0x1c 183 #define EMU_AC97ADDR 0x1e 184 #define EMU_AC97ADDR_RDY 0x80 185 #define EMU_AC97ADDR_ADDR 0x7f 186 187 #define EMU_A2_PTR 0x20 188 #define EMU_A2_DATA 0x24 189 190 #define EMU_A2_SRCSEL 0x600000 191 #define EMU_A2_SRCSEL_ENABLE_SPDIF 0x00000004 192 #define EMU_A2_SRCSEL_ENABLE_SRCMULTI 0x00000010 193 #define EMU_A2_SRCMULTI 0x6e0000 194 #define EMU_A2_SRCMULTI_ENABLE_INPUT 0xff00ff00 195 196 #define EMU_CHAN_CPF 0x00 197 198 #define EMU_CHAN_CPF_PITCH_MASK 0xffff0000 199 #define EMU_CHAN_CPF_PITCH EMU_MKSUBREG(16, 16, EMU_CHAN_CPF) 200 201 #define EMU_CHAN_CPF_STEREO_MASK 0x00008000 202 #define EMU_CHAN_CPF_STEREO EMU_MKSUBREG(1, 15, EMU_CHAN_CPF) 203 #define EMU_CHAN_CPF_STOP_MASK 0x00004000 204 205 #define EMU_CHAN_CPF_FRACADDRESS_MASK 0x00003fff 206 207 208 #define EMU_CHAN_PTRX 0x01 209 210 #define EMU_CHAN_PTRX_PITCHTARGET_MASK 0xffff0000 211 #define EMU_CHAN_PTRX_PITCHTARGET EMU_MKSUBREG(16, 16, EMU_CHAN_PTRX) 212 213 #define EMU_CHAN_PTRX_FXSENDAMOUNT_A_MASK 0x0000ff00 214 #define EMU_CHAN_PTRX_FXSENDAMOUNT_A EMU_MKSUBREG(8, 8, EMU_CHAN_PTRX) 215 216 #define EMU_CHAN_PTRX_FXSENDAMOUNT_B_MASK 0x000000ff 217 #define EMU_CHAN_PTRX_FXSENDAMOUNT_B EMU_MKSUBREG(8, 0, EMU_CHAN_PTRX) 218 219 #define EMU_CHAN_CVCF 0x02 220 #define EMU_CHAN_CVCF_CURRVOL_MASK 0xffff0000 221 222 #define EMU_CHAN_CVCF_CURRVOL EMU_MKSUBREG(16, 16, EMU_CHAN_CVCF) 223 #define EMU_CHAN_CVCF_CURRFILTER_MASK 0x0000ffff 224 225 #define EMU_CHAN_CVCF_CURRFILTER EMU_MKSUBREG(16, 0, EMU_CHAN_CVCF) 226 227 #define EMU_CHAN_VTFT 0x03 228 #define EMU_CHAN_VTFT_VOLUMETARGET_MASK 0xffff0000 229 230 #define EMU_CHAN_VTFT_VOLUMETARGET EMU_MKSUBREG(16, 16, EMU_CHAN_VTFT) 231 #define EMU_CHAN_VTFT_FILTERTARGET_MASK 0x0000ffff 232 233 #define EMU_CHAN_VTFT_FILTERTARGET EMU_MKSUBREG(16, 0, EMU_CHAN_VTFT) 234 235 #define EMU_CHAN_Z1 0x05 236 #define EMU_CHAN_Z2 0x04 237 238 #define EMU_CHAN_PSST 0x06 239 #define EMU_CHAN_PSST_FXSENDAMOUNT_C_MASK 0xff000000 240 241 #define EMU_CHAN_PSST_FXSENDAMOUNT_C EMU_MKSUBREG(8, 24, EMU_CHAN_PSST) 242 #define EMU_CHAN_PSST_LOOPSTARTADDR_MASK 0x00ffffff 243 244 #define EMU_CHAN_PSST_LOOPSTARTADDR EMU_MKSUBREG(24, 0, EMU_CHAN_PSST) 245 246 #define EMU_CHAN_DSL 0x07 247 #define EMU_CHAN_DSL_FXSENDAMOUNT_D_MASK 0xff000000 248 249 #define EMU_CHAN_DSL_FXSENDAMOUNT_D EMU_MKSUBREG(8, 24, EMU_CHAN_DSL) 250 #define EMU_CHAN_DSL_LOOPENDADDR_MASK 0x00ffffff 251 252 #define EMU_CHAN_DSL_LOOPENDADDR EMU_MKSUBREG(24, 0, EMU_CHAN_DSL) 253 254 #define EMU_CHAN_CCCA 0x08 255 256 #define EMU_CHAN_CCCA_RESONANCE 0xf0000000 257 #define EMU_CHAN_CCCA_INTERPROMMASK 0x0e000000 258 #define EMU_CHAN_CCCA_INTERPROM_0 0x00000000 259 #define EMU_CHAN_CCCA_INTERPROM_1 0x02000000 260 #define EMU_CHAN_CCCA_INTERPROM_2 0x04000000 261 #define EMU_CHAN_CCCA_INTERPROM_3 0x06000000 262 #define EMU_CHAN_CCCA_INTERPROM_4 0x08000000 263 #define EMU_CHAN_CCCA_INTERPROM_5 0x0a000000 264 #define EMU_CHAN_CCCA_INTERPROM_6 0x0c000000 265 #define EMU_CHAN_CCCA_INTERPROM_7 0x0e000000 266 267 #define EMU_CHAN_CCCA_8BITSELECT 0x01000000 268 269 #define EMU_CHAN_CCCA_CURRADDR_MASK 0x00ffffff 270 #define EMU_CHAN_CCCA_CURRADDR EMU_MKSUBREG(24, 0, EMU_CHAN_CCCA) 271 272 #define EMU_CHAN_CCR 0x09 273 #define EMU_CHAN_CCR_CACHEINVALIDSIZE_MASK 0xfe000000 274 275 #define EMU_CHAN_CCR_CACHEINVALIDSIZE EMU_MKSUBREG(7, 25, EMU_CHAN_CCR) 276 #define EMU_CHAN_CCR_CACHELOOPFLAG 0x01000000 277 278 #define EMU_CHAN_CCR_INTERLEAVEDSAMPLES 0x00800000 279 280 #define EMU_CHAN_CCR_WORDSIZEDSAMPLES 0x00400000 281 282 #define EMU_CHAN_CCR_READADDRESS_MASK 0x003f0000 283 284 #define EMU_CHAN_CCR_READADDRESS EMU_MKSUBREG(6, 16, EMU_CHAN_CCR) 285 #define EMU_CHAN_CCR_LOOPINVALSIZE 0x0000fe00 286 #define EMU_CHAN_CCR_LOOPFLAG 0x00000100 287 288 #define EMU_CHAN_CCR_CACHELOOPADDRHI 0x000000ff 289 290 #define EMU_CHAN_CLP 0x0a 291 #define EMU_CHAN_CLP_CACHELOOPADDR 0x0000ffff 292 293 #define EMU_CHAN_FXRT 0x0b 294 #define EMU_CHAN_FXRT_CHANNELA 0x000f0000 295 #define EMU_CHAN_FXRT_CHANNELB 0x00f00000 296 #define EMU_CHAN_FXRT_CHANNELC 0x0f000000 297 #define EMU_CHAN_FXRT_CHANNELD 0xf0000000 298 299 #define EMU_CHAN_MAPA 0x0c 300 #define EMU_CHAN_MAPB 0x0d 301 302 #define EMU_CHAN_MAP_PTE_MASK 0xffffe000 303 #define EMU_CHAN_MAP_PTI_MASK 0x00001fff 304 305 306 #define EMU_CHAN_ENVVOL 0x10 307 #define EMU_CHAN_ENVVOL_MASK 0x0000ffff 308 309 310 #define EMU_CHAN_ATKHLDV 0x11 311 #define EMU_CHAN_ATKHLDV_PHASE0 0x00008000 312 #define EMU_CHAN_ATKHLDV_HOLDTIME_MASK 0x00007f00 313 #define EMU_CHAN_ATKHLDV_ATTACKTIME_MASK 0x0000007f 314 315 316 #define EMU_CHAN_DCYSUSV 0x12 317 318 #define EMU_CHAN_DCYSUSV_PHASE1_MASK 0x00008000 319 320 #define EMU_CHAN_DCYSUSV_SUSTAINLEVEL_MASK 0x00007f00 321 #define EMU_CHAN_DCYSUSV_CHANNELENABLE_MASK 0x00000080 322 #define EMU_CHAN_DCYSUSV_DECAYTIME_MASK 0x0000007f 323 324 325 #define EMU_CHAN_LFOVAL1 0x13 326 #define EMU_CHAN_LFOVAL_MASK 0x0000ffff 327 328 329 #define EMU_CHAN_ENVVAL 0x14 330 #define EMU_CHAN_ENVVAL_MASK 0x0000ffff 331 332 333 #define EMU_CHAN_ATKHLDM 0x15 334 #define EMU_CHAN_ATKHLDM_PHASE0 0x00008000 335 #define EMU_CHAN_ATKHLDM_HOLDTIME 0x00007f00 336 #define EMU_CHAN_ATKHLDM_ATTACKTIME 0x0000007f 337 338 339 #define EMU_CHAN_DCYSUSM 0x16 340 #define EMU_CHAN_DCYSUSM_PHASE1_MASK 0x00008000 341 #define EMU_CHAN_DCYSUSM_SUSTAINLEVEL_MASK 0x00007f00 342 #define EMU_CHAN_DCYSUSM_DECAYTIME_MASK 0x0000007f 343 344 345 #define EMU_CHAN_LFOVAL2 0x17 346 #define EMU_CHAN_LFOVAL2_MASK 0x0000ffff 347 348 349 #define EMU_CHAN_IP 0x18 350 #define EMU_CHAN_IP_MASK 0x0000ffff 351 #define EMU_CHAN_IP_UNITY 0x0000e000 352 353 #define EMU_CHAN_IFATN 0x19 354 #define EMU_CHAN_IFATN_FILTERCUTOFF_MASK 0x0000ff00 355 #define EMU_CHAN_IFATN_FILTERCUTOFF EMU_MKSUBREG(8, 8, EMU_CHAN_IFATN) 356 357 #define EMU_CHAN_IFATN_ATTENUATION_MASK 0x000000ff 358 #define EMU_CHAN_IFATN_ATTENUATION EMU_MKSUBREG(8, 0, EMU_CHAN_IFATN) 359 360 361 #define EMU_CHAN_PEFE 0x1a 362 #define EMU_CHAN_PEFE_PITCHAMOUNT_MASK 0x0000ff00 363 #define EMU_CHAN_PEFE_PITCHAMOUNT EMU_MKSUBREG(8, 8, EMU_CHAN_PEFE) 364 #define EMU_CHAN_PEFE_FILTERAMOUNT_MASK 0x000000ff 365 #define EMU_CHAN_PEFE_FILTERAMOUNT EMU_MKSUBREG(8, 0, EMU_CHAN_PEFE) 366 367 368 #define EMU_CHAN_FMMOD 0x1b 369 #define EMU_CHAN_FMMOD_MODVIBRATO 0x0000ff00 370 #define EMU_CHAN_FMMOD_MOFILTER 0x000000ff 371 372 373 #define EMU_CHAN_TREMFRQ 0x1c 374 #define EMU_CHAN_TREMFRQ_DEPTH 0x0000ff00 375 376 377 #define EMU_CHAN_FM2FRQ2 0x1d 378 #define EMU_CHAN_FM2FRQ2_DEPTH 0x0000ff00 379 #define EMU_CHAN_FM2FRQ2_FREQUENCY 0x000000ff 380 381 382 #define EMU_CHAN_TEMPENV 0x1e 383 #define EMU_CHAN_TEMPENV_MASK 0x0000ffff 384 385 #define EMU_CHAN_CD0 0x20 386 #define EMU_CHAN_CD1 0x21 387 #define EMU_CHAN_CD2 0x22 388 #define EMU_CHAN_CD3 0x23 389 #define EMU_CHAN_CD4 0x24 390 #define EMU_CHAN_CD5 0x25 391 #define EMU_CHAN_CD6 0x26 392 #define EMU_CHAN_CD7 0x27 393 #define EMU_CHAN_CD8 0x28 394 #define EMU_CHAN_CD9 0x29 395 #define EMU_CHAN_CDA 0x2a 396 #define EMU_CHAN_CDB 0x2b 397 #define EMU_CHAN_CDC 0x2c 398 #define EMU_CHAN_CDD 0x2d 399 #define EMU_CHAN_CDE 0x2e 400 #define EMU_CHAN_CDF 0x2f 401 402 /* -=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=- */ 403 404 #define EMU_PTB 0x40 405 #define EMU_PTB_MASK 0xfffff000 406 407 #define EMU_TCB 0x41 408 #define EMU_TCB_MASK 0xfffff000 409 410 #define EMU_ADCCR 0x42 411 #define EMU_ADCCR_RCHANENABLE 0x00000010 412 #define EMU_A_ADCCR_RCHANENABLE 0x00000020 413 #define EMU_ADCCR_LCHANENABLE 0x00000008 414 #define EMU_A_ADCCR_LCHANENABLE 0x00000010 415 416 #define EMU_ADCCR_SAMPLERATE_MASK 0x00000007 417 #define EMU_A_ADCCR_SAMPLERATE_MASK 0x0000000f 418 #define EMU_ADCCR_SAMPLERATE_48 0x00000000 419 #define EMU_ADCCR_SAMPLERATE_44 0x00000001 420 #define EMU_ADCCR_SAMPLERATE_32 0x00000002 421 #define EMU_ADCCR_SAMPLERATE_24 0x00000003 422 #define EMU_ADCCR_SAMPLERATE_22 0x00000004 423 #define EMU_ADCCR_SAMPLERATE_16 0x00000005 424 #define EMU_A_ADCCR_SAMPLERATE_12 0x00000006 425 #define EMU_ADCCR_SAMPLERATE_11 0x00000006 426 #define EMU_A_ADCCR_SAMPLERATE_11 0x00000007 427 #define EMU_ADCCR_SAMPLERATE_8 0x00000007 428 #define EMU_A_ADCCR_SAMPLERATE_8 0x00000008 429 430 #define EMU_FXWC 0x43 431 #define EMU_TCBS 0x44 432 #define EMU_TCBS_MASK 0x00000007 433 #define EMU_TCBS_BUFFSIZE_16K 0x00000000 434 #define EMU_TCBS_BUFFSIZE_32K 0x00000001 435 #define EMU_TCBS_BUFFSIZE_64K 0x00000002 436 #define EMU_TCBS_BUFFSIZE_128K 0x00000003 437 #define EMU_TCBS_BUFFSIZE_256K 0x00000004 438 #define EMU_TCBS_BUFFSIZE_512K 0x00000005 439 #define EMU_TCBS_BUFFSIZE_1024K 0x00000006 440 #define EMU_TCBS_BUFFSIZE_2048K 0x00000007 441 442 443 #define EMU_MICBA 0x45 444 #define EMU_ADCBA 0x46 445 #define EMU_FXBA 0x47 446 447 #define EMU_RECBA_MASK 0xfffff000 448 449 #define EMU_MICBS 0x49 450 #define EMU_ADCBS 0x4a 451 #define EMU_FXBS 0x4b 452 #define EMU_RECBS_BUFSIZE_NONE 0x00000000 453 #define EMU_RECBS_BUFSIZE_384 0x00000001 454 #define EMU_RECBS_BUFSIZE_448 0x00000002 455 #define EMU_RECBS_BUFSIZE_512 0x00000003 456 #define EMU_RECBS_BUFSIZE_640 0x00000004 457 #define EMU_RECBS_BUFSIZE_768 0x00000005 458 #define EMU_RECBS_BUFSIZE_896 0x00000006 459 #define EMU_RECBS_BUFSIZE_1024 0x00000007 460 #define EMU_RECBS_BUFSIZE_1280 0x00000008 461 #define EMU_RECBS_BUFSIZE_1536 0x00000009 462 #define EMU_RECBS_BUFSIZE_1792 0x0000000a 463 #define EMU_RECBS_BUFSIZE_2048 0x0000000b 464 #define EMU_RECBS_BUFSIZE_2560 0x0000000c 465 #define EMU_RECBS_BUFSIZE_3072 0x0000000d 466 #define EMU_RECBS_BUFSIZE_3584 0x0000000e 467 #define EMU_RECBS_BUFSIZE_4096 0x0000000f 468 #define EMU_RECBS_BUFSIZE_5120 0x00000010 469 #define EMU_RECBS_BUFSIZE_6144 0x00000011 470 #define EMU_RECBS_BUFSIZE_7168 0x00000012 471 #define EMU_RECBS_BUFSIZE_8192 0x00000013 472 #define EMU_RECBS_BUFSIZE_10240 0x00000014 473 #define EMU_RECBS_BUFSIZE_12288 0x00000015 474 #define EMU_RECBS_BUFSIZE_14366 0x00000016 475 #define EMU_RECBS_BUFSIZE_16384 0x00000017 476 #define EMU_RECBS_BUFSIZE_20480 0x00000018 477 #define EMU_RECBS_BUFSIZE_24576 0x00000019 478 #define EMU_RECBS_BUFSIZE_28672 0x0000001a 479 #define EMU_RECBS_BUFSIZE_32768 0x0000001b 480 #define EMU_RECBS_BUFSIZE_40960 0x0000001c 481 #define EMU_RECBS_BUFSIZE_49152 0x0000001d 482 #define EMU_RECBS_BUFSIZE_57344 0x0000001e 483 #define EMU_RECBS_BUFSIZE_65536 0x0000001f 484 485 486 #define EMU_CDCS 0x50 487 #define EMU_GPSCS 0x51 488 489 490 #define EMU_DBG 0x52 491 #define EMU_DBG_ZC 0x80000000 492 #define EMU_DBG_SATURATION_OCCURED 0x02000000 493 #define EMU_DBG_SATURATION_ADDR 0x01ff0000 494 #define EMU_DBG_SINGLE_STEP 0x00008000 495 #define EMU_DBG_STEP 0x00004000 496 #define EMU_DBG_CONDITION_CODE 0x00003e00 497 #define EMU_DBG_SINGLE_STEP_ADDR 0x000001ff 498 499 #define EMU_A_DBG 0x53 500 #define EMU_A_DBG_SINGLE_STEP 0x00020000 501 #define EMU_A_DBG_ZC 0x40000000 502 #define EMU_A_DBG_STEP_ADDR 0x000003ff 503 #define EMU_A_DBG_SATURATION_OCCRD 0x20000000 504 #define EMU_A_DBG_SATURATION_ADDR 0x0ffc0000 505 506 #define EMU_SPCS0 0x54 507 #define EMU_SPCS1 0x55 508 #define EMU_SPCS2 0x56 509 510 #define EMU_SPCS_CLKACCYMASK 0x30000000 511 #define EMU_SPCS_CLKACCY_1000PPM 0x00000000 512 #define EMU_SPCS_CLKACCY_50PPM 0x10000000 513 #define EMU_SPCS_CLKACCY_VARIABLE 0x20000000 514 515 #define EMU_SPCS_SAMPLERATEMASK 0x0f000000 516 #define EMU_SPCS_SAMPLERATE_44 0x00000000 517 #define EMU_SPCS_SAMPLERATE_48 0x02000000 518 #define EMU_SPCS_SAMPLERATE_32 0x03000000 519 520 #define EMU_SPCS_CHANNELNUMMASK 0x00f00000 521 522 #define EMU_SPCS_CHANNELNUM_UNSPEC 0x00000000 523 #define EMU_SPCS_CHANNELNUM_LEFT 0x00100000 524 #define EMU_SPCS_CHANNELNUM_RIGHT 0x00200000 525 #define EMU_SPCS_SOURCENUMMASK 0x000f0000 526 #define EMU_SPCS_SOURCENUM_UNSPEC 0x00000000 527 #define EMU_SPCS_GENERATIONSTATUS 0x00008000 528 529 #define EMU_SPCS_CATEGORYCODEMASK 0x00007f00 530 531 #define EMU_SPCS_MODEMASK 0x000000c0 532 #define EMU_SPCS_EMPHASISMASK 0x00000038 533 #define EMU_SPCS_EMPHASIS_NONE 0x00000000 534 #define EMU_SPCS_EMPHASIS_50_15 0x00000008 535 #define EMU_SPCS_COPYRIGHT 0x00000004 536 537 #define EMU_SPCS_NOTAUDIODATA 0x00000002 538 539 #define EMU_SPCS_PROFESSIONAL 0x00000001 540 541 542 #define EMU_CLIEL 0x58 543 #define EMU_CLIEH 0x59 544 #define EMU_CLIPL 0x5a 545 #define EMU_CLIPH 0x5b 546 #define EMU_SOLEL 0x5c 547 #define EMU_SOLEH 0x5d 548 549 #define EMU_SPBYPASS 0x5e 550 #define EMU_SPBYPASS_ENABLE 0x00000001 551 #define EMU_SPBYPASS_24_BITS 0x00000f00 552 553 #define EMU_AC97SLOT 0x5f 554 #define EMU_AC97SLOT_CENTER 0x00000010 555 #define EMU_AC97SLOT_LFE 0x00000020 556 557 #define EMU_CDSRCS 0x60 558 #define EMU_GPSRCS 0x61 559 #define EMU_ZVSRCS 0x62 560 #define EMU_SRCS_SPDIFLOCKED 0x02000000 561 #define EMU_SRCS_RATELOCKED 0x01000000 562 #define EMU_SRCS_ESTSAMPLERATE 0x0007ffff 563 564 565 #define EMU_MICIDX 0x63 566 #define EMU_A_MICIDX 0x64 567 #define EMU_ADCIDX 0x64 568 #define EMU_A_ADCIDX 0x63 569 #define EMU_FXIDX 0x65 570 #define EMU_RECIDX_MASK 0x0000ffff 571 #define EMU_RECIDX(idxreg) (0x10000000|(idxreg)) 572 /* 573 #define EMU_MICIDX_IDX 0x10000063 574 #define EMU_ADCIDX_IDX 0x10000064 575 #define EMU_FXIDX_IDX 0x10000065 576 */ 577 578 #define EMU_A_MUDATA1 0x70 579 #define EMU_A_MUCMD1 0x71 580 #define EMU_A_MUSTAT1 EMU_A_MUCMD1 581 #define EMU_A_MUDATA2 0x72 582 #define EMU_A_MUCMD2 0x73 583 #define EMU_A_MUSTAT2 EMU_A_MUCMD2 584 #define EMU_A_FXWC1 0x74 585 #define EMU_A_FXWC2 0x75 586 #define EMU_A_SPDIF_SAMPLERATE 0x76 587 #define EMU_A_SPDIF_48000 0x00000080 588 #define EMU_A_SPDIF_44100 0x00000000 589 #define EMU_A_SPDIF_96000 0x00000040 590 #define EMU_A2_SPDIF_SAMPLERATE EMU_MKSUBREG(3, 9, EMU_A_SPDIF_SAMPLERATE) 591 #define EMU_A2_SPDIF_MASK 0x00000e00 592 #define EMU_A2_SPDIF_UNKNOWN 0x2 593 594 #define EMU_A_CHAN_FXRT2 0x7c 595 #define EMU_A_CHAN_FXRT_CHANNELE 0x0000003f 596 #define EMU_A_CHAN_FXRT_CHANNELF 0x00003f00 597 #define EMU_A_CHAN_FXRT_CHANNELG 0x003f0000 598 #define EMU_A_CHAN_FXRT_CHANNELH 0x3f000000 599 #define EMU_A_CHAN_SENDAMOUNTS 0x7d 600 #define EMU_A_CHAN_FXSENDAMOUNTS_E_MASK 0xff000000 601 #define EMU_A_CHAN_FXSENDAMOUNTS_F_MASK 0x00ff0000 602 #define EMU_A_CHAN_FXSENDAMOUNTS_G_MASK 0x0000ff00 603 #define EMU_A_CHAN_FXSENDAMOUNTS_H_MASK 0x000000ff 604 #define EMU_A_CHAN_FXRT1 0x7e 605 #define EMU_A_CHAN_FXRT_CHANNELA 0x0000003f 606 #define EMU_A_CHAN_FXRT_CHANNELB 0x00003f00 607 #define EMU_A_CHAN_FXRT_CHANNELC 0x003f0000 608 #define EMU_A_CHAN_FXRT_CHANNELD 0x3f000000 609 610 #define EMU_FXGPREGBASE 0x100 611 #define EMU_A_FXGPREGBASE 0x400 612 #define EMU_TANKMEMDATAREGBASE 0x200 613 #define EMU_TANKMEMDATAREG_MASK 0x000fffff 614 615 #define EMU_TANKMEMADDRREGBASE 0x300 616 #define EMU_TANKMEMADDRREG_ADDR_MASK 0x000fffff 617 #define EMU_TANKMEMADDRREG_CLEAR 0x00800000 618 #define EMU_TANKMEMADDRREG_ALIGN 0x00400000 619 #define EMU_TANKMEMADDRREG_WRITE 0x00200000 620 #define EMU_TANKMEMADDRREG_READ 0x00100000 621 622 623 #define EMU_MICROCODEBASE 0x400 624 #define EMU_A_MICROCODEBASE 0x600 625 626 #define EMU_DSP_LOWORD_OPX_MASK 0x000ffc00 627 #define EMU_DSP_LOWORD_OPY_MASK 0x000003ff 628 #define EMU_DSP_HIWORD_OPCODE_MASK 0x00f00000 629 #define EMU_DSP_HIWORD_RESULT_MASK 0x000ffc00 630 #define EMU_DSP_HIWORD_OPA_MASK 0x000003ff 631 #define EMU_A_DSP_LOWORD_OPX_MASK 0x007ff000 632 #define EMU_A_DSP_LOWORD_OPY_MASK 0x000007ff 633 #define EMU_A_DSP_HIWORD_OPCODE_MASK 0x0f000000 634 #define EMU_A_DSP_HIWORD_RESULT_MASK 0x007ff000 635 #define EMU_A_DSP_HIWORD_OPA_MASK 0x000007ff 636 637 638 #define EMU_DSP_OP_MACS 0x0 639 #define EMU_DSP_OP_MACS1 0x1 640 #define EMU_DSP_OP_MACW 0x2 641 #define EMU_DSP_OP_MACW1 0x3 642 #define EMU_DSP_OP_MACINTS 0x4 643 #define EMU_DSP_OP_MACINTW 0x5 644 #define EMU_DSP_OP_ACC3 0x6 645 #define EMU_DSP_OP_MACMV 0x7 646 #define EMU_DSP_OP_ANDXOR 0x8 647 #define EMU_DSP_OP_TSTNEG 0x9 648 #define EMU_DSP_OP_LIMIT 0xA 649 #define EMU_DSP_OP_LIMIT1 0xB 650 #define EMU_DSP_OP_LOG 0xC 651 #define EMU_DSP_OP_EXP 0xD 652 #define EMU_DSP_OP_INTERP 0xE 653 #define EMU_DSP_OP_SKIP 0xF 654 655 656 #define EMU_DSP_FX(num) (num) 657 658 659 #define EMU_DSP_IOL(base, num) (base + (num << 1)) 660 #define EMU_DSP_IOR(base, num) (EMU_DSP_IOL(base, num) + 1) 661 662 #define EMU_DSP_INL_BASE 0x010 663 #define EMU_DSP_INL(num) (EMU_DSP_IOL(EMU_DSP_INL_BASE, num)) 664 #define EMU_DSP_INR(num) (EMU_DSP_IOR(EMU_DSP_INL_BASE, num)) 665 #define EMU_A_DSP_INL_BASE 0x040 666 #define EMU_A_DSP_INL(num) (EMU_DSP_IOL(EMU_A_DSP_INL_BASE, num)) 667 #define EMU_A_DSP_INR(num) (EMU_DSP_IOR(EMU_A_DSP_INL_BASE, num)) 668 #define EMU_DSP_IN_AC97 0 669 #define EMU_DSP_IN_CDSPDIF 1 670 #define EMU_DSP_IN_ZOOM 2 671 #define EMU_DSP_IN_TOSOPT 3 672 #define EMU_DSP_IN_LVDLM1 4 673 #define EMU_DSP_IN_LVDCOS 5 674 #define EMU_DSP_IN_LVDLM2 6 675 #define EMU_DSP_IN_UNKNOWN 7 676 677 #define EMU_DSP_OUTL_BASE 0x020 678 #define EMU_DSP_OUTL(num) (EMU_DSP_IOL(EMU_DSP_OUTL_BASE, num)) 679 #define EMU_DSP_OUTR(num) (EMU_DSP_IOR(EMU_DSP_OUTL_BASE, num)) 680 #define EMU_DSP_OUT_A_FRONT 0 681 #define EMU_DSP_OUT_D_FRONT 1 682 #define EMU_DSP_OUT_D_CENTER 2 683 #define EMU_DSP_OUT_DRIVE_HP 3 684 #define EMU_DSP_OUT_AD_REAR 4 685 #define EMU_DSP_OUT_ADC 5 686 #define EMU_DSP_OUTL_MIC 6 687 688 #define EMU_A_DSP_OUTL_BASE 0x060 689 #define EMU_A_DSP_OUTL(num) (EMU_DSP_IOL(EMU_A_DSP_OUTL_BASE, num)) 690 #define EMU_A_DSP_OUTR(num) (EMU_DSP_IOR(EMU_A_DSP_OUTL_BASE, num)) 691 #define EMU_A_DSP_OUT_D_FRONT 0 692 #define EMU_A_DSP_OUT_D_CENTER 1 693 #define EMU_A_DSP_OUT_DRIVE_HP 2 694 #define EMU_A_DSP_OUT_DREAR 3 695 #define EMU_A_DSP_OUT_A_FRONT 4 696 #define EMU_A_DSP_OUT_A_CENTER 5 697 #define EMU_A_DSP_OUT_A_REAR 7 698 #define EMU_A_DSP_OUT_ADC 11 699 700 701 #define EMU_DSP_CST_BASE 0x40 702 #define EMU_A_DSP_CST_BASE 0xc0 703 #define EMU_DSP_CST(num) (EMU_DSP_CST_BASE + num) 704 #define EMU_A_DSP_CST(num) (EMU_A_DSP_CST_BASE + num) 705 /* 706 00 = 0x00000000 707 01 = 0x00000001 708 02 = 0x00000002 709 03 = 0x00000003 710 04 = 0x00000004 711 05 = 0x00000008 712 06 = 0x00000010 713 07 = 0x00000020 714 08 = 0x00000100 715 09 = 0x00010000 716 0A = 0x00080000 717 0B = 0x10000000 718 0C = 0x20000000 719 0D = 0x40000000 720 0E = 0x80000000 721 0F = 0x7FFFFFFF 722 10 = 0xFFFFFFFF 723 11 = 0xFFFFFFFE 724 12 = 0xC0000000 725 13 = 0x4F1BBCDC 726 14 = 0x5A7EF9DB 727 15 = 0x00100000 728 */ 729 730 #define EMU_DSP_HWR_ACC 0x056 731 #define EMU_DSP_HWR_CCR 0x057 732 #define EMU_DSP_HWR_CCR_S 0x04 733 #define EMU_DSP_HWR_CCR_Z 0x03 734 #define EMU_DSP_HWR_CCR_M 0x02 735 #define EMU_DSP_HWR_CCR_N 0x01 736 #define EMU_DSP_HWR_CCR_B 0x00 737 #define EMU_DSP_HWR_NOISE0 0x058 738 #define EMU_DSP_HWR_NOISE1 0x059 739 #define EMU_DSP_HWR_INTR 0x05A 740 #define EMU_DSP_HWR_DBAC 0x05B 741 742 #define EMU_DSP_GPR(num) (EMU_FXGPREGBASE + num) 743 #define EMU_A_DSP_GPR(num) (EMU_A_FXGPREGBASE + num) 744 745 #endif /* _DEV_PCI_EMUXKIREG_H_ */ 746