Home
last modified time | relevance | path

Searched refs:FReg (Results 1 – 7 of 7) sorted by relevance

/openbsd/gnu/llvm/llvm/lib/CodeGen/
H A DEarlyIfConversion.cpp113 unsigned TReg = 0, FReg = 0; member
523 PI.FReg = PI.PHI->getOperand(i).getReg(); in canConvertIf()
567 Register FReg) { in hasSameValue() argument
568 if (TReg == FReg) in hasSameValue()
571 if (!TReg.isVirtual() || !FReg.isVirtual()) in hasSameValue()
575 const MachineInstr *FDef = MRI.getUniqueVRegDef(FReg); in hasSameValue()
603 int FIdx = FDef->findRegisterDefOperandIdx(FReg); in hasSameValue()
624 if (hasSameValue(*MRI, TII, PI.TReg, PI.FReg)) { in replacePHIInstrs()
631 PI.FReg); in replacePHIInstrs()
653 if (hasSameValue(*MRI, TII, PI.TReg, PI.FReg)) { in rewritePHIOperands()
[all …]
/openbsd/gnu/llvm/llvm/lib/Target/SPIRV/
H A DSPIRVAsmPrinter.cpp429 Register FReg = MAI->getFuncReg(&F); in outputExecutionMode() local
430 assert(FReg.isValid()); in outputExecutionMode()
432 outputExecutionModeFromMDNode(FReg, Node, in outputExecutionMode()
435 outputExecutionModeFromMDNode(FReg, Node, in outputExecutionMode()
438 outputExecutionModeFromMDNode(FReg, Node, in outputExecutionMode()
443 Inst.addOperand(MCOperand::createReg(FReg)); in outputExecutionMode()
454 Inst.addOperand(MCOperand::createReg(FReg)); in outputExecutionMode()
/openbsd/gnu/llvm/llvm/lib/Target/CSKY/
H A DCSKYISelLowering.cpp906 unsigned FReg = StringSwitch<unsigned>(Constraint.lower()) in getRegForInlineAsmConstraint() local
940 if (FReg != CSKY::NoRegister) { in getRegForInlineAsmConstraint()
941 assert(CSKY::F0_32 <= FReg && FReg <= CSKY::F31_32 && "Unknown fp-reg"); in getRegForInlineAsmConstraint()
942 unsigned RegNo = FReg - CSKY::F0_32; in getRegForInlineAsmConstraint()
950 return std::make_pair(FReg, &CSKY::sFPR32RegClass); in getRegForInlineAsmConstraint()
952 return std::make_pair(FReg, &CSKY::FPR32RegClass); in getRegForInlineAsmConstraint()
/openbsd/gnu/llvm/llvm/lib/Target/SystemZ/
H A DSystemZInstrInfo.cpp594 Register FReg = MRI.createVirtualRegister(&SystemZ::GR32BitRegClass); in insertSelect() local
596 BuildMI(MBB, I, DL, get(TargetOpcode::COPY), FReg).addReg(FalseReg); in insertSelect()
598 FalseReg = FReg; in insertSelect()
/openbsd/gnu/llvm/llvm/lib/Target/RISCV/
H A DRISCVISelLowering.cpp13579 unsigned FReg = StringSwitch<unsigned>(Constraint.lower()) in getRegForInlineAsmConstraint() local
13613 if (FReg != RISCV::NoRegister) { in getRegForInlineAsmConstraint()
13614 assert(RISCV::F0_F <= FReg && FReg <= RISCV::F31_F && "Unknown fp-reg"); in getRegForInlineAsmConstraint()
13616 unsigned RegNo = FReg - RISCV::F0_F; in getRegForInlineAsmConstraint()
13621 return std::make_pair(FReg, &RISCV::FPR32RegClass); in getRegForInlineAsmConstraint()
13623 unsigned RegNo = FReg - RISCV::F0_F; in getRegForInlineAsmConstraint()
/openbsd/gnu/llvm/llvm/lib/Target/AArch64/GISel/
H A DAArch64InstructionSelector.cpp3382 const Register FReg = Sel.getFalseReg(); in select() local
3393 if (!emitSelect(Sel.getReg(0), TReg, FReg, AArch64CC::NE, MIB)) in select()
/openbsd/gnu/llvm/llvm/lib/Target/PowerPC/
H A DPPCISelLowering.cpp6682 unsigned FReg = State.AllocateReg(FPR); in CC_AIX() local
6683 if (FReg) in CC_AIX()
6684 State.addLoc(CCValAssign::getReg(ValNo, ValVT, FReg, LocVT, LocInfo)); in CC_AIX()
6689 assert(FReg && "An FPR should be available when a GPR is reserved."); in CC_AIX()
6706 FReg ? CCValAssign::getCustomMem(ValNo, ValVT, Offset, LocVT, in CC_AIX()