/openbsd/gnu/llvm/llvm/lib/Target/AMDGPU/ |
H A D | MIMGInstructions.td | 93 def MIMG { 102 bit HAS_GFX11 = !ne(gfx11, MIMG.NOP); 104 bit HAS_VI = !ne(vi, MIMG.NOP); 105 bit HAS_SI = !ne(si, MIMG.NOP); 193 let MIMG = 1; 205 class MIMG <dag outs, string dns = ""> 222 let FilterClass = "MIMG"; 279 : MIMG<outs, dns>, MIMGe_gfx10<op> { 293 : MIMG<outs, dns>, MIMGe_gfx10<op> { 1242 // MIMG Instructions [all …]
|
H A D | SILoadStoreOptimizer.cpp | 81 MIMG, enumerator 180 return (InstClass == MIMG) ? DMask < Other.DMask : Offset < Other.Offset; in operator <() 425 return MIMG; in getInstClass() 737 if (InstClass == MIMG) { in setMI() 753 } else if (InstClass != MIMG) { in setMI() 863 assert(CI.InstClass == MIMG); in dmasksCanBeCombined() 936 assert(CI.InstClass != MIMG); in offsetsCanBeCombined() 1100 if (CI.InstClass == MIMG) { in checkAndPrepareMerge() 1786 case MIMG: in getNewOpcode() 1796 assert((CI.InstClass != MIMG || in getSubRegIdxs() [all …]
|
H A D | SIPostRABundler.cpp | 61 SIInstrFlags::FLAT | SIInstrFlags::MIMG;
|
H A D | SIInstrFormats.td | 42 field bit MIMG = 0; 180 let TSFlags{20} = MIMG;
|
H A D | AMDGPUInsertDelayAlu.cpp | 46 SIInstrFlags::FLAT | SIInstrFlags::MIMG | in instructionWaitsForVALU()
|
H A D | SIDefines.h | 57 MIMG = 1 << 20, enumerator
|
H A D | SIInstrInfo.h | 503 return MI.getDesc().TSFlags & SIInstrFlags::MIMG; in isMIMG() 507 return get(Opcode).TSFlags & SIInstrFlags::MIMG; in isMIMG()
|
H A D | AMDGPU.td | 237 "MIMG-NSA followed by VMEM fail if EXEC_LO or EXEC_HI equals zero" 243 "MIMG-NSA in a hard clause has unpredictable results on GFX10.1"
|
H A D | SIInstrInfo.cpp | 4892 (TID.TSFlags & (SIInstrFlags::DS | SIInstrFlags::MIMG)))) { in adjustAllocatableRegClass()
|
/openbsd/gnu/llvm/llvm/lib/Target/AMDGPU/MCA/ |
H A D | AMDGPUCustomBehaviour.cpp | 269 ((MCID.TSFlags & SIInstrFlags::MIMG) && !MCID.mayLoad() && in generateWaitCntInfo() 303 MCID.TSFlags & SIInstrFlags::MIMG; in isVMEM()
|
/openbsd/gnu/llvm/llvm/docs/AMDGPU/ |
H A D | AMDGPUAsmGFX1013.rst | 36 MIMG section in Instructions
|
H A D | AMDGPUAsmGFX7.rst | 242 MIMG section in Instructions
|
H A D | AMDGPUAsmGFX8.rst | 243 MIMG section in Instructions
|
H A D | AMDGPUAsmGFX9.rst | 331 MIMG section in Instructions
|
H A D | AMDGPUAsmGFX90a.rst | 300 MIMG section in Instructions
|
H A D | AMDGPUAsmGFX10.rst | 557 MIMG section in Instructions
|
H A D | AMDGPUAsmGFX1030.rst | 533 MIMG section in Instructions
|
H A D | AMDGPUAsmGFX11.rst | 474 MIMG section in Instructions
|
/openbsd/gnu/llvm/llvm/lib/Target/AMDGPU/MCTargetDesc/ |
H A D | SIMCCodeEmitter.cpp | 352 if (AMDGPU::isGFX10Plus(STI) && Desc.TSFlags & SIInstrFlags::MIMG) { in encodeInstruction()
|
/openbsd/gnu/llvm/llvm/lib/Target/AMDGPU/AsmParser/ |
H A D | AMDGPUAsmParser.cpp | 3609 if ((Desc.TSFlags & SIInstrFlags::MIMG) == 0) in validateMIMGDataSize() 3654 if ((Desc.TSFlags & SIInstrFlags::MIMG) == 0 || !isGFX10Plus()) in validateMIMGAddrSize() 3703 if ((Desc.TSFlags & SIInstrFlags::MIMG) == 0) in validateMIMGAtomicDMask() 3741 if ((Desc.TSFlags & SIInstrFlags::MIMG) == 0) in validateMIMGMSAA() 3918 if ((Desc.TSFlags & SIInstrFlags::MIMG) == 0) in validateMIMGD16() 4352 SIInstrFlags::MTBUF | SIInstrFlags::MIMG | in validateAGPRLdSt() 4532 if (!(TSFlags & SIInstrFlags::MIMG) && !(CPol & CPol::GLC)) { in validateCoherencyBits()
|
/openbsd/gnu/llvm/llvm/lib/Target/AMDGPU/Disassembler/ |
H A D | AMDGPUDisassembler.cpp | 652 if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { in getInstruction()
|
/openbsd/gnu/llvm/llvm/docs/ |
H A D | AMDGPUModifierSyntax.rst | 384 MIMG Modifiers
|
/openbsd/gnu/llvm/llvm/include/llvm/IR/ |
H A D | IntrinsicsAMDGPU.td | 567 bit DA = 0; // DA bit in MIMG encoding
|