Home
last modified time | relevance | path

Searched refs:NextVA (Results 1 – 9 of 9) sorted by relevance

/openbsd/gnu/llvm/llvm/lib/Target/ARM/
H A DARMCallLowering.cpp145 CCValAssign NextVA = VAs[1]; in assignCustomValue() local
147 assert(NextVA.getValVT() == MVT::f64 && "Unsupported type"); in assignCustomValue()
149 assert(VA.getValNo() == NextVA.getValNo() && in assignCustomValue()
153 assert(NextVA.isRegLoc() && "Value should be in reg"); in assignCustomValue()
166 assignValueToReg(NewRegs[1], NextVA.getLocReg(), NextVA); in assignCustomValue()
171 assignValueToReg(NewRegs[1], NextVA.getLocReg(), NextVA); in assignCustomValue()
320 CCValAssign NextVA = VAs[1]; in assignCustomValue() local
322 assert(NextVA.getValVT() == MVT::f64 && "Unsupported type"); in assignCustomValue()
324 assert(VA.getValNo() == NextVA.getValNo() && in assignCustomValue()
328 assert(NextVA.isRegLoc() && "Value should be in reg"); in assignCustomValue()
[all …]
H A DARMISelLowering.h783 CCValAssign &VA, CCValAssign &NextVA,
788 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
H A DARMFastISel.cpp1989 CCValAssign &NextVA = ArgLocs[++i]; in ProcessCallArgs() local
1991 assert(VA.isRegLoc() && NextVA.isRegLoc() && in ProcessCallArgs()
1996 .addReg(NextVA.getLocReg(), RegState::Define) in ProcessCallArgs()
1999 RegArgs.push_back(NextVA.getLocReg()); in ProcessCallArgs()
H A DARMISelLowering.cpp2288 CCValAssign &VA, CCValAssign &NextVA, in PassF64ArgInRegs() argument
2298 if (NextVA.isRegLoc()) in PassF64ArgInRegs()
2299 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1-id))); in PassF64ArgInRegs()
2301 assert(NextVA.isMemLoc()); in PassF64ArgInRegs()
2309 computeAddrForCallArg(dl, DAG, NextVA, StackPtr, IsTailCall, SPDiff); in PassF64ArgInRegs()
4304 CCValAssign &NextVA, in GetF64FormalArgument() argument
4322 if (NextVA.isMemLoc()) { in GetF64FormalArgument()
4324 int FI = MFI.CreateFixedObject(4, NextVA.getLocMemOffset(), true); in GetF64FormalArgument()
4332 Reg = MF.addLiveIn(NextVA.getLocReg(), RC); in GetF64FormalArgument()
/openbsd/gnu/llvm/clang/include/clang/AST/
H A DStmtIterator.h71 void NextVA();
97 NextVA();
/openbsd/gnu/llvm/clang/lib/AST/
H A DStmtIterator.cpp37 void StmtIteratorBase::NextVA() { in NextVA() function in StmtIteratorBase
/openbsd/gnu/llvm/llvm/lib/Target/Sparc/
H A DSparcISelLowering.cpp471 CCValAssign &NextVA = ArgLocs[++i]; in LowerFormalArguments_32() local
474 if (NextVA.isMemLoc()) { in LowerFormalArguments_32()
476 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true); in LowerFormalArguments_32()
480 Register loReg = MF.addLiveIn(NextVA.getLocReg(), in LowerFormalArguments_32()
956 CCValAssign &NextVA = ArgLocs[++i]; in LowerCall_32() local
957 if (NextVA.isRegLoc()) { in LowerCall_32()
958 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Part1)); in LowerCall_32()
961 unsigned Offset = NextVA.getLocMemOffset() + StackOffset; in LowerCall_32()
/openbsd/gnu/llvm/llvm/lib/Target/Mips/
H A DMipsISelLowering.cpp3702 CCValAssign &NextVA = ArgLocs[++i]; in LowerFormalArguments() local
3704 addLiveIn(DAG.getMachineFunction(), NextVA.getLocReg(), RC); in LowerFormalArguments()
/openbsd/gnu/llvm/llvm/lib/Target/X86/
H A DX86ISelLowering.cpp3138 CCValAssign &NextVA, const X86Subtarget &Subtarget) { in Passv64i1ArgInRegs() argument
3142 assert(VA.isRegLoc() && NextVA.isRegLoc() && in Passv64i1ArgInRegs()
3157 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Hi)); in Passv64i1ArgInRegs()
3427 static SDValue getv64i1Argument(CCValAssign &VA, CCValAssign &NextVA, in getv64i1Argument() argument
3435 assert(NextVA.getValVT() == VA.getValVT() && in getv64i1Argument()
3437 assert(VA.isRegLoc() && NextVA.isRegLoc() && in getv64i1Argument()
3452 Reg = MF.addLiveIn(NextVA.getLocReg(), RC); in getv64i1Argument()
3461 DAG.getCopyFromReg(Root, Dl, NextVA.getLocReg(), MVT::i32, *InFlag); in getv64i1Argument()