Home
last modified time | relevance | path

Searched refs:PA_CL_UCP_5_W__DATA_REGISTER__SHIFT (Results 1 – 13 of 13) sorted by relevance

/openbsd/sys/dev/pci/drm/amd/include/asic_reg/gca/
H A Dgfx_6_0_sh_mask.h5711 #define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT 0x00000000 macro
H A Dgfx_7_2_sh_mask.h5658 #define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT 0x0 macro
H A Dgfx_8_0_sh_mask.h6446 #define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT 0x0 macro
H A Dgfx_8_1_sh_mask.h6980 #define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT 0x0 macro
/openbsd/sys/dev/pci/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_sh_mask.h15528 #define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT macro
H A Dgc_9_1_sh_mask.h16837 #define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT macro
H A Dgc_9_2_1_sh_mask.h16709 #define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT macro
H A Dgc_9_4_3_sh_mask.h19008 #define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT macro
H A Dgc_9_4_2_sh_mask.h8958 #define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT macro
H A Dgc_11_0_0_sh_mask.h20626 #define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT macro
H A Dgc_10_1_0_sh_mask.h23030 #define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT macro
H A Dgc_11_0_3_sh_mask.h22956 #define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT macro
H A Dgc_10_3_0_sh_mask.h21138 #define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT macro