Searched refs:REV32 (Results 1 – 7 of 7) sorted by relevance
/openbsd/gnu/llvm/llvm/lib/Target/AArch64/ |
H A D | AArch64SchedCyclone.td | 152 // CLS,CLZ,RBIT,REV,REV16,REV32 504 // CLS,CLZ,CNT,RBIT,REV16,REV32,REV64,XTN
|
H A D | AArch64ISelLowering.h | 204 REV32, enumerator
|
H A D | AArch64SchedFalkorDetails.td | 1207 def : InstRW<[FalkorWr_1XYZ_2cyc], (instregex "^(CLS|CLZ|RBIT|REV|REV16|REV32)(W|X)r$")>;
|
H A D | AArch64ISelLowering.cpp | 2386 MAKE_CASE(AArch64ISD::REV32) in getTargetNodeName() 8772 REVB = DAG.getNode(AArch64ISD::REV32, DL, VST, Op.getOperand(0)); in LowerBitreverse() 8779 REVB = DAG.getNode(AArch64ISD::REV32, DL, VST, Op.getOperand(0)); in LowerBitreverse() 11115 return DAG.getNode(AArch64ISD::REV32, dl, VT, OpLHS); in GeneratePerfectShuffle() 11530 return DAG.getNode(AArch64ISD::REV32, dl, V1.getValueType(), V1, V2); in LowerVECTOR_SHUFFLE()
|
H A D | AArch64InstrInfo.td | 661 def AArch64rev32 : SDNode<"AArch64ISD::REV32", SDT_AArch64UnaryVec>; 4618 defm REV32 : SIMDTwoVectorBH<1, 0b00000, "rev32", AArch64rev32>;
|
/openbsd/gnu/usr.bin/binutils-2.17/bfd/ |
H A D | ChangeLog-0203 | 4746 Handle REV32.
|
/openbsd/gnu/usr.bin/binutils/bfd/ |
H A D | ChangeLog-0203 | 4746 Handle REV32.
|