Home
last modified time | relevance | path

Searched refs:SIFIVE_E_DEV_CLINT (Results 1 – 2 of 2) sorted by relevance

/qemu/hw/riscv/
H A Dsifive_e.c56 [SIFIVE_E_DEV_CLINT] = { 0x2000000, 0x10000 },
222 riscv_aclint_swi_create(memmap[SIFIVE_E_DEV_CLINT].base, in sifive_e_soc_realize()
224 riscv_aclint_mtimer_create(memmap[SIFIVE_E_DEV_CLINT].base + in sifive_e_soc_realize()
/qemu/include/hw/riscv/
H A Dsifive_e.h62 SIFIVE_E_DEV_CLINT, enumerator