1 /******************************************************************************
2 
3   Copyright (c) 2001-2013, Intel Corporation
4   All rights reserved.
5 
6   Redistribution and use in source and binary forms, with or without
7   modification, are permitted provided that the following conditions are met:
8 
9    1. Redistributions of source code must retain the above copyright notice,
10       this list of conditions and the following disclaimer.
11 
12    2. Redistributions in binary form must reproduce the above copyright
13       notice, this list of conditions and the following disclaimer in the
14       documentation and/or other materials provided with the distribution.
15 
16    3. Neither the name of the Intel Corporation nor the names of its
17       contributors may be used to endorse or promote products derived from
18       this software without specific prior written permission.
19 
20   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30   POSSIBILITY OF SUCH DAMAGE.
31 
32 ******************************************************************************/
33 /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_type.h 251964 2013-06-18 21:28:19Z jfv $*/
34 /*$NetBSD: ixgbe_type.h,v 1.13 2015/08/13 10:03:38 msaitoh Exp $*/
35 
36 #ifndef _IXGBE_TYPE_H_
37 #define _IXGBE_TYPE_H_
38 
39 #include <sys/types.h>
40 #include <sys/socket.h>
41 #include <dev/pci/pcidevs.h>
42 #include <net/if.h>
43 #include <net/if_ether.h>
44 
45 /*
46  * The following is a brief description of the error categories used by the
47  * ERROR_REPORT* macros.
48  *
49  * - IXGBE_ERROR_INVALID_STATE
50  * This category is for errors which represent a serious failure state that is
51  * unexpected, and could be potentially harmful to device operation. It should
52  * not be used for errors relating to issues that can be worked around or
53  * ignored.
54  *
55  * - IXGBE_ERROR_POLLING
56  * This category is for errors related to polling/timeout issues and should be
57  * used in any case where the timeout occured, or a failure to obtain a lock, or
58  * failure to receive data within the time limit.
59  *
60  * - IXGBE_ERROR_CAUTION
61  * This category should be used for reporting issues that may be the cause of
62  * other errors, such as temperature warnings. It should indicate an event which
63  * could be serious, but hasn't necessarily caused problems yet.
64  *
65  * - IXGBE_ERROR_SOFTWARE
66  * This category is intended for errors due to software state preventing
67  * something. The category is not intended for errors due to bad arguments, or
68  * due to unsupported features. It should be used when a state occurs which
69  * prevents action but is not a serious issue.
70  *
71  * - IXGBE_ERROR_ARGUMENT
72  * This category is for when a bad or invalid argument is passed. It should be
73  * used whenever a function is called and error checking has detected the
74  * argument is wrong or incorrect.
75  *
76  * - IXGBE_ERROR_UNSUPPORTED
77  * This category is for errors which are due to unsupported circumstances or
78  * configuration issues. It should not be used when the issue is due to an
79  * invalid argument, but for when something has occurred that is unsupported
80  * (Ex: Flow control autonegotiation or an unsupported SFP+ module.)
81  */
82 
83 #define IXGBE_ERROR_INVALID_STATE "invalid state: "
84 #define IXGBE_ERROR_POLLING	"polling: "
85 #define IXGBE_ERROR_CAUTION	"caution: "
86 #define IXGBE_ERROR_SOFTWARE	"software: "
87 #define IXGBE_ERROR_ARGUMENT	"arg: "
88 #define IXGBE_ERROR_UNSUPPORTED	"unsupported: "
89 
90 #include "ixgbe_osdep.h"
91 
92 
93 /* Vendor ID */
94 #define IXGBE_INTEL_VENDOR_ID			0x8086
95 
96 /* Device IDs */
97 #define IXGBE_DEV_ID_82598			0x10B6
98 #define IXGBE_DEV_ID_82598_BX			0x1508
99 #define IXGBE_DEV_ID_82598AF_DUAL_PORT		0x10C6
100 #define IXGBE_DEV_ID_82598AF_SINGLE_PORT	0x10C7
101 #define IXGBE_DEV_ID_82598AT			0x10C8
102 #define IXGBE_DEV_ID_82598AT2			0x150B
103 #define IXGBE_DEV_ID_82598EB_SFP_LOM		0x10DB
104 #define IXGBE_DEV_ID_82598EB_CX4		0x10DD
105 #define IXGBE_DEV_ID_82598_CX4_DUAL_PORT	0x10EC
106 #define IXGBE_DEV_ID_82598_DA_DUAL_PORT		0x10F1
107 #define IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM	0x10E1
108 #define IXGBE_DEV_ID_82598EB_XF_LR		0x10F4
109 #define IXGBE_DEV_ID_82599_KX4			PCI_PRODUCT_INTEL_82599_KX4
110 #define IXGBE_DEV_ID_82599_KX4_MEZZ		0x1514
111 #define IXGBE_DEV_ID_82599_KR			0x1517
112 #define IXGBE_DEV_ID_82599_COMBO_BACKPLANE	PCI_PRODUCT_INTEL_82599_COMBO_BACKPLANE
113 #define IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ	0x000C
114 #define IXGBE_DEV_ID_82599_CX4			PCI_PRODUCT_INTEL_82599_CX4
115 #define IXGBE_DEV_ID_82599_SFP			PCI_PRODUCT_INTEL_82599_SFP
116 #define IXGBE_SUBDEV_ID_82599_SFP		0x11A9
117 #define IXGBE_SUBDEV_ID_82599_RNDC		0x1F72
118 #define IXGBE_SUBDEV_ID_82599_560FLR		0x17D0
119 #define IXGBE_SUBDEV_ID_82599_ECNA_DP		0x0470
120 #define IXGBE_SUBDEV_ID_82599_SP_560FLR		0x211B
121 #define IXGBE_SUBDEV_ID_82599_LOM_SFP		0x8976
122 #define IXGBE_DEV_ID_82599_BACKPLANE_FCOE	0x152A
123 #define IXGBE_DEV_ID_82599_SFP_FCOE		0x1529
124 #define IXGBE_DEV_ID_82599_SFP_SF2		0x154D
125 #define IXGBE_DEV_ID_82599_SFP_SF_QP		0x154A
126 #define IXGBE_DEV_ID_82599_SFP_EM		0x1507
127 #define IXGBE_DEV_ID_82599EN_SFP		0x1557
128 #define IXGBE_SUBDEV_ID_82599EN_SFP_OCP1	0x0001
129 #define IXGBE_DEV_ID_82599_XAUI_LOM		PCI_PRODUCT_INTEL_82599_XAUI_LOM
130 #define IXGBE_DEV_ID_82599_T3_LOM		0x151C
131 #define IXGBE_DEV_ID_82599_VF			0x10ED
132 #define IXGBE_DEV_ID_82599_VF_HV		0x152E
133 #define IXGBE_DEV_ID_82599_BYPASS		0x155D
134 #define IXGBE_DEV_ID_X540T			0x1528
135 #define IXGBE_DEV_ID_X540_VF			0x1515
136 #define IXGBE_DEV_ID_X540_VF_HV			0x1530
137 #define IXGBE_DEV_ID_X540_BYPASS		0x155C
138 
139 /* General Registers */
140 #define IXGBE_CTRL		0x00000
141 #define IXGBE_STATUS		0x00008
142 #define IXGBE_CTRL_EXT		0x00018
143 #define IXGBE_ESDP		0x00020
144 #define IXGBE_EODSDP		0x00028
145 #define IXGBE_I2CCTL		0x00028
146 #define IXGBE_PHY_GPIO		0x00028
147 #define IXGBE_MAC_GPIO		0x00030
148 #define IXGBE_PHYINT_STATUS0	0x00100
149 #define IXGBE_PHYINT_STATUS1	0x00104
150 #define IXGBE_PHYINT_STATUS2	0x00108
151 #define IXGBE_LEDCTL		0x00200
152 #define IXGBE_FRTIMER		0x00048
153 #define IXGBE_TCPTIMER		0x0004C
154 #define IXGBE_CORESPARE		0x00600
155 #define IXGBE_EXVET		0x05078
156 
157 /* NVM Registers */
158 #define IXGBE_EEC	0x10010
159 #define IXGBE_EERD	0x10014
160 #define IXGBE_EEWR	0x10018
161 #define IXGBE_FLA	0x1001C
162 #define IXGBE_EEMNGCTL	0x10110
163 #define IXGBE_EEMNGDATA	0x10114
164 #define IXGBE_FLMNGCTL	0x10118
165 #define IXGBE_FLMNGDATA	0x1011C
166 #define IXGBE_FLMNGCNT	0x10120
167 #define IXGBE_FLOP	0x1013C
168 #define IXGBE_GRC	0x10200
169 #define IXGBE_SRAMREL	0x10210
170 #define IXGBE_PHYDBG	0x10218
171 
172 /* General Receive Control */
173 #define IXGBE_GRC_MNG	0x00000001 /* Manageability Enable */
174 #define IXGBE_GRC_APME	0x00000002 /* APM enabled in EEPROM */
175 
176 #define IXGBE_VPDDIAG0	0x10204
177 #define IXGBE_VPDDIAG1	0x10208
178 
179 /* I2CCTL Bit Masks */
180 #define IXGBE_I2C_CLK_IN	0x00000001
181 #define IXGBE_I2C_CLK_OUT	0x00000002
182 #define IXGBE_I2C_DATA_IN	0x00000004
183 #define IXGBE_I2C_DATA_OUT	0x00000008
184 #define IXGBE_I2C_CLOCK_STRETCHING_TIMEOUT	500
185 
186 
187 /* Interrupt Registers */
188 #define IXGBE_EICR		0x00800
189 #define IXGBE_EICS		0x00808
190 #define IXGBE_EIMS		0x00880
191 #define IXGBE_EIMC		0x00888
192 #define IXGBE_EIAC		0x00810
193 #define IXGBE_EIAM		0x00890
194 #define IXGBE_EICS_EX(_i)	(0x00A90 + (_i) * 4)
195 #define IXGBE_EIMS_EX(_i)	(0x00AA0 + (_i) * 4)
196 #define IXGBE_EIMC_EX(_i)	(0x00AB0 + (_i) * 4)
197 #define IXGBE_EIAM_EX(_i)	(0x00AD0 + (_i) * 4)
198 /* 82599 EITR is only 12 bits, with the lower 3 always zero */
199 /*
200  * 82598 EITR is 16 bits but set the limits based on the max
201  * supported by all ixgbe hardware
202  */
203 #define IXGBE_MAX_INT_RATE	488281
204 #define IXGBE_MIN_INT_RATE	956
205 #define IXGBE_MAX_EITR		0x00000FF8
206 #define IXGBE_MIN_EITR		8
207 #define IXGBE_EITR(_i)		(((_i) <= 23) ? (0x00820 + ((_i) * 4)) : \
208 				 (0x012300 + (((_i) - 24) * 4)))
209 #define IXGBE_EITR_ITR_INT_MASK	0x00000FF8
210 #define IXGBE_EITR_LLI_MOD	0x00008000
211 #define IXGBE_EITR_CNT_WDIS	0x80000000
212 #define IXGBE_IVAR(_i)		(0x00900 + ((_i) * 4)) /* 24 at 0x900-0x960 */
213 #define IXGBE_IVAR_MISC		0x00A00 /* misc MSI-X interrupt causes */
214 #define IXGBE_EITRSEL		0x00894
215 #define IXGBE_MSIXT		0x00000 /* MSI-X Table. 0x0000 - 0x01C */
216 #define IXGBE_MSIXPBA		0x02000 /* MSI-X Pending bit array */
217 #define IXGBE_PBACL(_i)	(((_i) == 0) ? (0x11068) : (0x110C0 + ((_i) * 4)))
218 #define IXGBE_GPIE		0x00898
219 
220 /* Flow Control Registers */
221 #define IXGBE_FCADBUL		0x03210
222 #define IXGBE_FCADBUH		0x03214
223 #define IXGBE_FCAMACL		0x04328
224 #define IXGBE_FCAMACH		0x0432C
225 #define IXGBE_FCRTH_82599(_i)	(0x03260 + ((_i) * 4)) /* 8 of these (0-7) */
226 #define IXGBE_FCRTL_82599(_i)	(0x03220 + ((_i) * 4)) /* 8 of these (0-7) */
227 #define IXGBE_PFCTOP		0x03008
228 #define IXGBE_FCTTV(_i)		(0x03200 + ((_i) * 4)) /* 4 of these (0-3) */
229 #define IXGBE_FCRTL(_i)		(0x03220 + ((_i) * 8)) /* 8 of these (0-7) */
230 #define IXGBE_FCRTH(_i)		(0x03260 + ((_i) * 8)) /* 8 of these (0-7) */
231 #define IXGBE_FCRTV		0x032A0
232 #define IXGBE_FCCFG		0x03D00
233 #define IXGBE_TFCS		0x0CE00
234 
235 /* Receive DMA Registers */
236 #define IXGBE_RDBAL(_i)	(((_i) < 64) ? (0x01000 + ((_i) * 0x40)) : \
237 			 (0x0D000 + (((_i) - 64) * 0x40)))
238 #define IXGBE_RDBAH(_i)	(((_i) < 64) ? (0x01004 + ((_i) * 0x40)) : \
239 			 (0x0D004 + (((_i) - 64) * 0x40)))
240 #define IXGBE_RDLEN(_i)	(((_i) < 64) ? (0x01008 + ((_i) * 0x40)) : \
241 			 (0x0D008 + (((_i) - 64) * 0x40)))
242 #define IXGBE_RDH(_i)	(((_i) < 64) ? (0x01010 + ((_i) * 0x40)) : \
243 			 (0x0D010 + (((_i) - 64) * 0x40)))
244 #define IXGBE_RDT(_i)	(((_i) < 64) ? (0x01018 + ((_i) * 0x40)) : \
245 			 (0x0D018 + (((_i) - 64) * 0x40)))
246 #define IXGBE_RXDCTL(_i)	(((_i) < 64) ? (0x01028 + ((_i) * 0x40)) : \
247 				 (0x0D028 + (((_i) - 64) * 0x40)))
248 #define IXGBE_RSCCTL(_i)	(((_i) < 64) ? (0x0102C + ((_i) * 0x40)) : \
249 				 (0x0D02C + (((_i) - 64) * 0x40)))
250 #define IXGBE_RSCDBU	0x03028
251 #define IXGBE_RDDCC	0x02F20
252 #define IXGBE_RXMEMWRAP	0x03190
253 #define IXGBE_STARCTRL	0x03024
254 /*
255  * Split and Replication Receive Control Registers
256  * 00-15 : 0x02100 + n*4
257  * 16-64 : 0x01014 + n*0x40
258  * 64-127: 0x0D014 + (n-64)*0x40
259  */
260 #define IXGBE_SRRCTL(_i)	(((_i) <= 15) ? (0x02100 + ((_i) * 4)) : \
261 				 (((_i) < 64) ? (0x01014 + ((_i) * 0x40)) : \
262 				 (0x0D014 + (((_i) - 64) * 0x40))))
263 /*
264  * Rx DCA Control Register:
265  * 00-15 : 0x02200 + n*4
266  * 16-64 : 0x0100C + n*0x40
267  * 64-127: 0x0D00C + (n-64)*0x40
268  */
269 #define IXGBE_DCA_RXCTRL(_i)	(((_i) <= 15) ? (0x02200 + ((_i) * 4)) : \
270 				 (((_i) < 64) ? (0x0100C + ((_i) * 0x40)) : \
271 				 (0x0D00C + (((_i) - 64) * 0x40))))
272 #define IXGBE_RDRXCTL		0x02F00
273 /* 8 of these 0x03C00 - 0x03C1C */
274 #define IXGBE_RXPBSIZE(_i)	(0x03C00 + ((_i) * 4))
275 #define IXGBE_RXCTRL		0x03000
276 #define IXGBE_DROPEN		0x03D04
277 #define IXGBE_RXPBSIZE_SHIFT	10
278 #define IXGBE_RXPBSIZE_MASK	0x000FFC00
279 
280 /* Receive Registers */
281 #define IXGBE_RXCSUM		0x05000
282 #define IXGBE_RFCTL		0x05008
283 #define IXGBE_DRECCCTL		0x02F08
284 #define IXGBE_DRECCCTL_DISABLE	0
285 #define IXGBE_DRECCCTL2		0x02F8C
286 
287 /* Multicast Table Array - 128 entries */
288 #define IXGBE_MTA(_i)		(0x05200 + ((_i) * 4))
289 #define IXGBE_RAL(_i)		(((_i) <= 15) ? (0x05400 + ((_i) * 8)) : \
290 				 (0x0A200 + ((_i) * 8)))
291 #define IXGBE_RAH(_i)		(((_i) <= 15) ? (0x05404 + ((_i) * 8)) : \
292 				 (0x0A204 + ((_i) * 8)))
293 #define IXGBE_MPSAR_LO(_i)	(0x0A600 + ((_i) * 8))
294 #define IXGBE_MPSAR_HI(_i)	(0x0A604 + ((_i) * 8))
295 /* Packet split receive type */
296 #define IXGBE_PSRTYPE(_i)	(((_i) <= 15) ? (0x05480 + ((_i) * 4)) : \
297 				 (0x0EA00 + ((_i) * 4)))
298 /* array of 4096 1-bit vlan filters */
299 #define IXGBE_VFTA(_i)		(0x0A000 + ((_i) * 4))
300 /*array of 4096 4-bit vlan vmdq indices */
301 #define IXGBE_VFTAVIND(_j, _i)	(0x0A200 + ((_j) * 0x200) + ((_i) * 4))
302 #define IXGBE_FCTRL		0x05080
303 #define IXGBE_VLNCTRL		0x05088
304 #define IXGBE_MCSTCTRL		0x05090
305 #define IXGBE_MRQC		0x05818
306 #define IXGBE_SAQF(_i)	(0x0E000 + ((_i) * 4)) /* Source Address Queue Filter */
307 #define IXGBE_DAQF(_i)	(0x0E200 + ((_i) * 4)) /* Dest. Address Queue Filter */
308 #define IXGBE_SDPQF(_i)	(0x0E400 + ((_i) * 4)) /* Src Dest. Addr Queue Filter */
309 #define IXGBE_FTQF(_i)	(0x0E600 + ((_i) * 4)) /* Five Tuple Queue Filter */
310 #define IXGBE_ETQF(_i)	(0x05128 + ((_i) * 4)) /* EType Queue Filter */
311 #define IXGBE_ETQS(_i)	(0x0EC00 + ((_i) * 4)) /* EType Queue Select */
312 #define IXGBE_SYNQF	0x0EC30 /* SYN Packet Queue Filter */
313 #define IXGBE_RQTC	0x0EC70
314 #define IXGBE_MTQC	0x08120
315 #define IXGBE_VLVF(_i)	(0x0F100 + ((_i) * 4))  /* 64 of these (0-63) */
316 #define IXGBE_VLVFB(_i)	(0x0F200 + ((_i) * 4))  /* 128 of these (0-127) */
317 #define IXGBE_VMVIR(_i)	(0x08000 + ((_i) * 4))  /* 64 of these (0-63) */
318 #define IXGBE_VT_CTL		0x051B0
319 #define IXGBE_PFMAILBOX(_i)	(0x04B00 + (4 * (_i))) /* 64 total */
320 /* 64 Mailboxes, 16 DW each */
321 #define IXGBE_PFMBMEM(_i)	(0x13000 + (64 * (_i)))
322 #define IXGBE_PFMBICR(_i)	(0x00710 + (4 * (_i))) /* 4 total */
323 #define IXGBE_PFMBIMR(_i)	(0x00720 + (4 * (_i))) /* 4 total */
324 #define IXGBE_VFRE(_i)		(0x051E0 + ((_i) * 4))
325 #define IXGBE_VFTE(_i)		(0x08110 + ((_i) * 4))
326 #define IXGBE_VMECM(_i)		(0x08790 + ((_i) * 4))
327 #define IXGBE_QDE		0x2F04
328 #define IXGBE_VMTXSW(_i)	(0x05180 + ((_i) * 4)) /* 2 total */
329 #define IXGBE_VMOLR(_i)		(0x0F000 + ((_i) * 4)) /* 64 total */
330 #define IXGBE_UTA(_i)		(0x0F400 + ((_i) * 4))
331 #define IXGBE_MRCTL(_i)		(0x0F600 + ((_i) * 4))
332 #define IXGBE_VMRVLAN(_i)	(0x0F610 + ((_i) * 4))
333 #define IXGBE_VMRVM(_i)		(0x0F630 + ((_i) * 4))
334 #define IXGBE_L34T_IMIR(_i)	(0x0E800 + ((_i) * 4)) /*128 of these (0-127)*/
335 #define IXGBE_RXFECCERR0	0x051B8
336 #define IXGBE_LLITHRESH		0x0EC90
337 #define IXGBE_IMIR(_i)		(0x05A80 + ((_i) * 4))  /* 8 of these (0-7) */
338 #define IXGBE_IMIREXT(_i)	(0x05AA0 + ((_i) * 4))  /* 8 of these (0-7) */
339 #define IXGBE_IMIRVP		0x05AC0
340 #define IXGBE_VMD_CTL		0x0581C
341 #define IXGBE_RETA(_i)		(0x05C00 + ((_i) * 4))  /* 32 of these (0-31) */
342 #define IXGBE_RSSRK(_i)		(0x05C80 + ((_i) * 4))  /* 10 of these (0-9) */
343 
344 
345 /* Flow Director registers */
346 #define IXGBE_FDIRCTRL	0x0EE00
347 #define IXGBE_FDIRHKEY	0x0EE68
348 #define IXGBE_FDIRSKEY	0x0EE6C
349 #define IXGBE_FDIRDIP4M	0x0EE3C
350 #define IXGBE_FDIRSIP4M	0x0EE40
351 #define IXGBE_FDIRTCPM	0x0EE44
352 #define IXGBE_FDIRUDPM	0x0EE48
353 #define IXGBE_FDIRIP6M	0x0EE74
354 #define IXGBE_FDIRM	0x0EE70
355 
356 /* Flow Director Stats registers */
357 #define IXGBE_FDIRFREE	0x0EE38
358 #define IXGBE_FDIRLEN	0x0EE4C
359 #define IXGBE_FDIRUSTAT	0x0EE50
360 #define IXGBE_FDIRFSTAT	0x0EE54
361 #define IXGBE_FDIRMATCH	0x0EE58
362 #define IXGBE_FDIRMISS	0x0EE5C
363 
364 /* Flow Director Programming registers */
365 #define IXGBE_FDIRSIPv6(_i) (0x0EE0C + ((_i) * 4)) /* 3 of these (0-2) */
366 #define IXGBE_FDIRIPSA	0x0EE18
367 #define IXGBE_FDIRIPDA	0x0EE1C
368 #define IXGBE_FDIRPORT	0x0EE20
369 #define IXGBE_FDIRVLAN	0x0EE24
370 #define IXGBE_FDIRHASH	0x0EE28
371 #define IXGBE_FDIRCMD	0x0EE2C
372 
373 /* Transmit DMA registers */
374 #define IXGBE_TDBAL(_i)		(0x06000 + ((_i) * 0x40)) /* 32 of them (0-31)*/
375 #define IXGBE_TDBAH(_i)		(0x06004 + ((_i) * 0x40))
376 #define IXGBE_TDLEN(_i)		(0x06008 + ((_i) * 0x40))
377 #define IXGBE_TDH(_i)		(0x06010 + ((_i) * 0x40))
378 #define IXGBE_TDT(_i)		(0x06018 + ((_i) * 0x40))
379 #define IXGBE_TXDCTL(_i)	(0x06028 + ((_i) * 0x40))
380 #define IXGBE_TDWBAL(_i)	(0x06038 + ((_i) * 0x40))
381 #define IXGBE_TDWBAH(_i)	(0x0603C + ((_i) * 0x40))
382 #define IXGBE_DTXCTL		0x07E00
383 
384 #define IXGBE_DMATXCTL		0x04A80
385 #define IXGBE_PFVFSPOOF(_i)	(0x08200 + ((_i) * 4)) /* 8 of these 0 - 7 */
386 #define IXGBE_PFDTXGSWC		0x08220
387 #define IXGBE_DTXMXSZRQ		0x08100
388 #define IXGBE_DTXTCPFLGL	0x04A88
389 #define IXGBE_DTXTCPFLGH	0x04A8C
390 #define IXGBE_LBDRPEN		0x0CA00
391 #define IXGBE_TXPBTHRESH(_i)	(0x04950 + ((_i) * 4)) /* 8 of these 0 - 7 */
392 
393 #define IXGBE_DMATXCTL_TE	0x1 /* Transmit Enable */
394 #define IXGBE_DMATXCTL_NS	0x2 /* No Snoop LSO hdr buffer */
395 #define IXGBE_DMATXCTL_GDV	0x8 /* Global Double VLAN */
396 #define IXGBE_DMATXCTL_VT_SHIFT	16  /* VLAN EtherType */
397 
398 #define IXGBE_PFDTXGSWC_VT_LBEN	0x1 /* Local L2 VT switch enable */
399 
400 /* Anti-spoofing defines */
401 #define IXGBE_SPOOF_MACAS_MASK		0xFF
402 #define IXGBE_SPOOF_VLANAS_MASK		0xFF00
403 #define IXGBE_SPOOF_VLANAS_SHIFT	8
404 #define IXGBE_PFVFSPOOF_REG_COUNT	8
405 /* 16 of these (0-15) */
406 #define IXGBE_DCA_TXCTRL(_i)		(0x07200 + ((_i) * 4))
407 /* Tx DCA Control register : 128 of these (0-127) */
408 #define IXGBE_DCA_TXCTRL_82599(_i)	(0x0600C + ((_i) * 0x40))
409 #define IXGBE_TIPG			0x0CB00
410 #define IXGBE_TXPBSIZE(_i)		(0x0CC00 + ((_i) * 4)) /* 8 of these */
411 #define IXGBE_MNGTXMAP			0x0CD10
412 #define IXGBE_TIPG_FIBER_DEFAULT	3
413 #define IXGBE_TXPBSIZE_SHIFT		10
414 
415 /* Wake up registers */
416 #define IXGBE_WUC	0x05800
417 #define IXGBE_WUFC	0x05808
418 #define IXGBE_WUS	0x05810
419 #define IXGBE_IPAV	0x05838
420 #define IXGBE_IP4AT	0x05840 /* IPv4 table 0x5840-0x5858 */
421 #define IXGBE_IP6AT	0x05880 /* IPv6 table 0x5880-0x588F */
422 
423 #define IXGBE_WUPL	0x05900
424 #define IXGBE_WUPM	0x05A00 /* wake up pkt memory 0x5A00-0x5A7C */
425 
426 #define IXGBE_FHFT(_n)	(0x09000 + (_n * 0x100)) /* Flex host filter table */
427 /* Ext Flexible Host Filter Table */
428 #define IXGBE_FHFT_EXT(_n)	(0x09800 + (_n * 0x100))
429 
430 /* Four Flexible Filters are supported */
431 #define IXGBE_FLEXIBLE_FILTER_COUNT_MAX		4
432 
433 /* Six Flexible Filters are supported */
434 #define IXGBE_FLEXIBLE_FILTER_COUNT_MAX_6	6
435 #define IXGBE_EXT_FLEXIBLE_FILTER_COUNT_MAX	2
436 
437 /* Each Flexible Filter is at most 128 (0x80) bytes in length */
438 #define IXGBE_FLEXIBLE_FILTER_SIZE_MAX		128
439 #define IXGBE_FHFT_LENGTH_OFFSET		0xFC  /* Length byte in FHFT */
440 #define IXGBE_FHFT_LENGTH_MASK			0x0FF /* Length in lower byte */
441 
442 /* Definitions for power management and wakeup registers */
443 /* Wake Up Control */
444 #define IXGBE_WUC_PME_EN	0x00000002 /* PME Enable */
445 #define IXGBE_WUC_PME_STATUS	0x00000004 /* PME Status */
446 #define IXGBE_WUC_WKEN		0x00000010 /* Enable PE_WAKE_N pin assertion  */
447 
448 /* Wake Up Filter Control */
449 #define IXGBE_WUFC_LNKC	0x00000001 /* Link Status Change Wakeup Enable */
450 #define IXGBE_WUFC_MAG	0x00000002 /* Magic Packet Wakeup Enable */
451 #define IXGBE_WUFC_EX	0x00000004 /* Directed Exact Wakeup Enable */
452 #define IXGBE_WUFC_MC	0x00000008 /* Directed Multicast Wakeup Enable */
453 #define IXGBE_WUFC_BC	0x00000010 /* Broadcast Wakeup Enable */
454 #define IXGBE_WUFC_ARP	0x00000020 /* ARP Request Packet Wakeup Enable */
455 #define IXGBE_WUFC_IPV4	0x00000040 /* Directed IPv4 Packet Wakeup Enable */
456 #define IXGBE_WUFC_IPV6	0x00000080 /* Directed IPv6 Packet Wakeup Enable */
457 #define IXGBE_WUFC_MNG	0x00000100 /* Directed Mgmt Packet Wakeup Enable */
458 
459 #define IXGBE_WUFC_IGNORE_TCO	0x00008000 /* Ignore WakeOn TCO packets */
460 #define IXGBE_WUFC_FLX0	0x00010000 /* Flexible Filter 0 Enable */
461 #define IXGBE_WUFC_FLX1	0x00020000 /* Flexible Filter 1 Enable */
462 #define IXGBE_WUFC_FLX2	0x00040000 /* Flexible Filter 2 Enable */
463 #define IXGBE_WUFC_FLX3	0x00080000 /* Flexible Filter 3 Enable */
464 #define IXGBE_WUFC_FLX4	0x00100000 /* Flexible Filter 4 Enable */
465 #define IXGBE_WUFC_FLX5	0x00200000 /* Flexible Filter 5 Enable */
466 #define IXGBE_WUFC_FLX_FILTERS		0x000F0000 /* Mask for 4 flex filters */
467 /* Mask for Ext. flex filters */
468 #define IXGBE_WUFC_EXT_FLX_FILTERS	0x00300000
469 #define IXGBE_WUFC_ALL_FILTERS		0x000F00FF /* Mask all 4 flex filters */
470 #define IXGBE_WUFC_ALL_FILTERS_6	0x003F00FF /* Mask all 6 flex filters */
471 #define IXGBE_WUFC_FLX_OFFSET	16 /* Offset to the Flexible Filters bits */
472 
473 /* Wake Up Status */
474 #define IXGBE_WUS_LNKC		IXGBE_WUFC_LNKC
475 #define IXGBE_WUS_MAG		IXGBE_WUFC_MAG
476 #define IXGBE_WUS_EX		IXGBE_WUFC_EX
477 #define IXGBE_WUS_MC		IXGBE_WUFC_MC
478 #define IXGBE_WUS_BC		IXGBE_WUFC_BC
479 #define IXGBE_WUS_ARP		IXGBE_WUFC_ARP
480 #define IXGBE_WUS_IPV4		IXGBE_WUFC_IPV4
481 #define IXGBE_WUS_IPV6		IXGBE_WUFC_IPV6
482 #define IXGBE_WUS_MNG		IXGBE_WUFC_MNG
483 #define IXGBE_WUS_FLX0		IXGBE_WUFC_FLX0
484 #define IXGBE_WUS_FLX1		IXGBE_WUFC_FLX1
485 #define IXGBE_WUS_FLX2		IXGBE_WUFC_FLX2
486 #define IXGBE_WUS_FLX3		IXGBE_WUFC_FLX3
487 #define IXGBE_WUS_FLX4		IXGBE_WUFC_FLX4
488 #define IXGBE_WUS_FLX5		IXGBE_WUFC_FLX5
489 #define IXGBE_WUS_FLX_FILTERS	IXGBE_WUFC_FLX_FILTERS
490 
491 #define IXGBE_WUPL_LENGTH_MASK	0xFFFF
492 
493 /* DCB registers */
494 #define IXGBE_DCB_MAX_TRAFFIC_CLASS	8
495 #define IXGBE_RMCS		0x03D00
496 #define IXGBE_DPMCS		0x07F40
497 #define IXGBE_PDPMCS		0x0CD00
498 #define IXGBE_RUPPBMR		0x050A0
499 #define IXGBE_RT2CR(_i)		(0x03C20 + ((_i) * 4)) /* 8 of these (0-7) */
500 #define IXGBE_RT2SR(_i)		(0x03C40 + ((_i) * 4)) /* 8 of these (0-7) */
501 #define IXGBE_TDTQ2TCCR(_i)	(0x0602C + ((_i) * 0x40)) /* 8 of these (0-7) */
502 #define IXGBE_TDTQ2TCSR(_i)	(0x0622C + ((_i) * 0x40)) /* 8 of these (0-7) */
503 #define IXGBE_TDPT2TCCR(_i)	(0x0CD20 + ((_i) * 4)) /* 8 of these (0-7) */
504 #define IXGBE_TDPT2TCSR(_i)	(0x0CD40 + ((_i) * 4)) /* 8 of these (0-7) */
505 
506 
507 
508 /* Security Control Registers */
509 #define IXGBE_SECTXCTRL		0x08800
510 #define IXGBE_SECTXSTAT		0x08804
511 #define IXGBE_SECTXBUFFAF	0x08808
512 #define IXGBE_SECTXMINIFG	0x08810
513 #define IXGBE_SECRXCTRL		0x08D00
514 #define IXGBE_SECRXSTAT		0x08D04
515 
516 /* Security Bit Fields and Masks */
517 #define IXGBE_SECTXCTRL_SECTX_DIS	0x00000001
518 #define IXGBE_SECTXCTRL_TX_DIS		0x00000002
519 #define IXGBE_SECTXCTRL_STORE_FORWARD	0x00000004
520 
521 #define IXGBE_SECTXSTAT_SECTX_RDY	0x00000001
522 #define IXGBE_SECTXSTAT_ECC_TXERR	0x00000002
523 
524 #define IXGBE_SECRXCTRL_SECRX_DIS	0x00000001
525 #define IXGBE_SECRXCTRL_RX_DIS		0x00000002
526 
527 #define IXGBE_SECRXSTAT_SECRX_RDY	0x00000001
528 #define IXGBE_SECRXSTAT_ECC_RXERR	0x00000002
529 
530 /* LinkSec (MacSec) Registers */
531 #define IXGBE_LSECTXCAP		0x08A00
532 #define IXGBE_LSECRXCAP		0x08F00
533 #define IXGBE_LSECTXCTRL	0x08A04
534 #define IXGBE_LSECTXSCL		0x08A08 /* SCI Low */
535 #define IXGBE_LSECTXSCH		0x08A0C /* SCI High */
536 #define IXGBE_LSECTXSA		0x08A10
537 #define IXGBE_LSECTXPN0		0x08A14
538 #define IXGBE_LSECTXPN1		0x08A18
539 #define IXGBE_LSECTXKEY0(_n)	(0x08A1C + (4 * (_n))) /* 4 of these (0-3) */
540 #define IXGBE_LSECTXKEY1(_n)	(0x08A2C + (4 * (_n))) /* 4 of these (0-3) */
541 #define IXGBE_LSECRXCTRL	0x08F04
542 #define IXGBE_LSECRXSCL		0x08F08
543 #define IXGBE_LSECRXSCH		0x08F0C
544 #define IXGBE_LSECRXSA(_i)	(0x08F10 + (4 * (_i))) /* 2 of these (0-1) */
545 #define IXGBE_LSECRXPN(_i)	(0x08F18 + (4 * (_i))) /* 2 of these (0-1) */
546 #define IXGBE_LSECRXKEY(_n, _m)	(0x08F20 + ((0x10 * (_n)) + (4 * (_m))))
547 #define IXGBE_LSECTXUT		0x08A3C /* OutPktsUntagged */
548 #define IXGBE_LSECTXPKTE	0x08A40 /* OutPktsEncrypted */
549 #define IXGBE_LSECTXPKTP	0x08A44 /* OutPktsProtected */
550 #define IXGBE_LSECTXOCTE	0x08A48 /* OutOctetsEncrypted */
551 #define IXGBE_LSECTXOCTP	0x08A4C /* OutOctetsProtected */
552 #define IXGBE_LSECRXUT		0x08F40 /* InPktsUntagged/InPktsNoTag */
553 #define IXGBE_LSECRXOCTD	0x08F44 /* InOctetsDecrypted */
554 #define IXGBE_LSECRXOCTV	0x08F48 /* InOctetsValidated */
555 #define IXGBE_LSECRXBAD		0x08F4C /* InPktsBadTag */
556 #define IXGBE_LSECRXNOSCI	0x08F50 /* InPktsNoSci */
557 #define IXGBE_LSECRXUNSCI	0x08F54 /* InPktsUnknownSci */
558 #define IXGBE_LSECRXUNCH	0x08F58 /* InPktsUnchecked */
559 #define IXGBE_LSECRXDELAY	0x08F5C /* InPktsDelayed */
560 #define IXGBE_LSECRXLATE	0x08F60 /* InPktsLate */
561 #define IXGBE_LSECRXOK(_n)	(0x08F64 + (0x04 * (_n))) /* InPktsOk */
562 #define IXGBE_LSECRXINV(_n)	(0x08F6C + (0x04 * (_n))) /* InPktsInvalid */
563 #define IXGBE_LSECRXNV(_n)	(0x08F74 + (0x04 * (_n))) /* InPktsNotValid */
564 #define IXGBE_LSECRXUNSA	0x08F7C /* InPktsUnusedSa */
565 #define IXGBE_LSECRXNUSA	0x08F80 /* InPktsNotUsingSa */
566 
567 /* LinkSec (MacSec) Bit Fields and Masks */
568 #define IXGBE_LSECTXCAP_SUM_MASK	0x00FF0000
569 #define IXGBE_LSECTXCAP_SUM_SHIFT	16
570 #define IXGBE_LSECRXCAP_SUM_MASK	0x00FF0000
571 #define IXGBE_LSECRXCAP_SUM_SHIFT	16
572 
573 #define IXGBE_LSECTXCTRL_EN_MASK	0x00000003
574 #define IXGBE_LSECTXCTRL_DISABLE	0x0
575 #define IXGBE_LSECTXCTRL_AUTH		0x1
576 #define IXGBE_LSECTXCTRL_AUTH_ENCRYPT	0x2
577 #define IXGBE_LSECTXCTRL_AISCI		0x00000020
578 #define IXGBE_LSECTXCTRL_PNTHRSH_MASK	0xFFFFFF00
579 #define IXGBE_LSECTXCTRL_RSV_MASK	0x000000D8
580 
581 #define IXGBE_LSECRXCTRL_EN_MASK	0x0000000C
582 #define IXGBE_LSECRXCTRL_EN_SHIFT	2
583 #define IXGBE_LSECRXCTRL_DISABLE	0x0
584 #define IXGBE_LSECRXCTRL_CHECK		0x1
585 #define IXGBE_LSECRXCTRL_STRICT		0x2
586 #define IXGBE_LSECRXCTRL_DROP		0x3
587 #define IXGBE_LSECRXCTRL_PLSH		0x00000040
588 #define IXGBE_LSECRXCTRL_RP		0x00000080
589 #define IXGBE_LSECRXCTRL_RSV_MASK	0xFFFFFF33
590 
591 /* IpSec Registers */
592 #define IXGBE_IPSTXIDX		0x08900
593 #define IXGBE_IPSTXSALT		0x08904
594 #define IXGBE_IPSTXKEY(_i)	(0x08908 + (4 * (_i))) /* 4 of these (0-3) */
595 #define IXGBE_IPSRXIDX		0x08E00
596 #define IXGBE_IPSRXIPADDR(_i)	(0x08E04 + (4 * (_i))) /* 4 of these (0-3) */
597 #define IXGBE_IPSRXSPI		0x08E14
598 #define IXGBE_IPSRXIPIDX	0x08E18
599 #define IXGBE_IPSRXKEY(_i)	(0x08E1C + (4 * (_i))) /* 4 of these (0-3) */
600 #define IXGBE_IPSRXSALT		0x08E2C
601 #define IXGBE_IPSRXMOD		0x08E30
602 
603 #define IXGBE_SECTXCTRL_STORE_FORWARD_ENABLE	0x4
604 
605 /* DCB registers */
606 #define IXGBE_RTRPCS		0x02430
607 #define IXGBE_RTTDCS		0x04900
608 #define IXGBE_RTTDCS_ARBDIS	0x00000040 /* DCB arbiter disable */
609 #define IXGBE_RTTPCS		0x0CD00
610 #define IXGBE_RTRUP2TC		0x03020
611 #define IXGBE_RTTUP2TC		0x0C800
612 #define IXGBE_RTRPT4C(_i)	(0x02140 + ((_i) * 4)) /* 8 of these (0-7) */
613 #define IXGBE_TXLLQ(_i)		(0x082E0 + ((_i) * 4)) /* 4 of these (0-3) */
614 #define IXGBE_RTRPT4S(_i)	(0x02160 + ((_i) * 4)) /* 8 of these (0-7) */
615 #define IXGBE_RTTDT2C(_i)	(0x04910 + ((_i) * 4)) /* 8 of these (0-7) */
616 #define IXGBE_RTTDT2S(_i)	(0x04930 + ((_i) * 4)) /* 8 of these (0-7) */
617 #define IXGBE_RTTPT2C(_i)	(0x0CD20 + ((_i) * 4)) /* 8 of these (0-7) */
618 #define IXGBE_RTTPT2S(_i)	(0x0CD40 + ((_i) * 4)) /* 8 of these (0-7) */
619 #define IXGBE_RTTDQSEL		0x04904
620 #define IXGBE_RTTDT1C		0x04908
621 #define IXGBE_RTTDT1S		0x0490C
622 #define IXGBE_RTTDTECC		0x04990
623 #define IXGBE_RTTDTECC_NO_BCN	0x00000100
624 
625 #define IXGBE_RTTBCNRC			0x04984
626 #define IXGBE_RTTBCNRC_RS_ENA		0x80000000
627 #define IXGBE_RTTBCNRC_RF_DEC_MASK	0x00003FFF
628 #define IXGBE_RTTBCNRC_RF_INT_SHIFT	14
629 #define IXGBE_RTTBCNRC_RF_INT_MASK \
630 	(IXGBE_RTTBCNRC_RF_DEC_MASK << IXGBE_RTTBCNRC_RF_INT_SHIFT)
631 #define IXGBE_RTTBCNRM	0x04980
632 
633 /* BCN (for DCB) Registers */
634 #define IXGBE_RTTBCNRS	0x04988
635 #define IXGBE_RTTBCNCR	0x08B00
636 #define IXGBE_RTTBCNACH	0x08B04
637 #define IXGBE_RTTBCNACL	0x08B08
638 #define IXGBE_RTTBCNTG	0x04A90
639 #define IXGBE_RTTBCNIDX	0x08B0C
640 #define IXGBE_RTTBCNCP	0x08B10
641 #define IXGBE_RTFRTIMER	0x08B14
642 #define IXGBE_RTTBCNRTT	0x05150
643 #define IXGBE_RTTBCNRD	0x0498C
644 
645 
646 /* FCoE DMA Context Registers */
647 #define IXGBE_FCPTRL		0x02410 /* FC User Desc. PTR Low */
648 #define IXGBE_FCPTRH		0x02414 /* FC USer Desc. PTR High */
649 #define IXGBE_FCBUFF		0x02418 /* FC Buffer Control */
650 #define IXGBE_FCDMARW		0x02420 /* FC Receive DMA RW */
651 #define IXGBE_FCBUFF_VALID	(1 << 0)   /* DMA Context Valid */
652 #define IXGBE_FCBUFF_BUFFSIZE	(3 << 3)   /* User Buffer Size */
653 #define IXGBE_FCBUFF_WRCONTX	(1 << 7)   /* 0: Initiator, 1: Target */
654 #define IXGBE_FCBUFF_BUFFCNT	0x0000ff00 /* Number of User Buffers */
655 #define IXGBE_FCBUFF_OFFSET	0xffff0000 /* User Buffer Offset */
656 #define IXGBE_FCBUFF_BUFFSIZE_SHIFT	3
657 #define IXGBE_FCBUFF_BUFFCNT_SHIFT	8
658 #define IXGBE_FCBUFF_OFFSET_SHIFT	16
659 #define IXGBE_FCDMARW_WE		(1 << 14)   /* Write enable */
660 #define IXGBE_FCDMARW_RE		(1 << 15)   /* Read enable */
661 #define IXGBE_FCDMARW_FCOESEL		0x000001ff  /* FC X_ID: 11 bits */
662 #define IXGBE_FCDMARW_LASTSIZE		0xffff0000  /* Last User Buffer Size */
663 #define IXGBE_FCDMARW_LASTSIZE_SHIFT	16
664 /* FCoE SOF/EOF */
665 #define IXGBE_TEOFF		0x04A94 /* Tx FC EOF */
666 #define IXGBE_TSOFF		0x04A98 /* Tx FC SOF */
667 #define IXGBE_REOFF		0x05158 /* Rx FC EOF */
668 #define IXGBE_RSOFF		0x051F8 /* Rx FC SOF */
669 /* FCoE Filter Context Registers */
670 #define IXGBE_FCFLT		0x05108 /* FC FLT Context */
671 #define IXGBE_FCFLTRW		0x05110 /* FC Filter RW Control */
672 #define IXGBE_FCPARAM		0x051d8 /* FC Offset Parameter */
673 #define IXGBE_FCFLT_VALID	(1 << 0)   /* Filter Context Valid */
674 #define IXGBE_FCFLT_FIRST	(1 << 1)   /* Filter First */
675 #define IXGBE_FCFLT_SEQID	0x00ff0000 /* Sequence ID */
676 #define IXGBE_FCFLT_SEQCNT	0xff000000 /* Sequence Count */
677 #define IXGBE_FCFLTRW_RVALDT	(1 << 13)  /* Fast Re-Validation */
678 #define IXGBE_FCFLTRW_WE	(1 << 14)  /* Write Enable */
679 #define IXGBE_FCFLTRW_RE	(1 << 15)  /* Read Enable */
680 /* FCoE Receive Control */
681 #define IXGBE_FCRXCTRL		0x05100 /* FC Receive Control */
682 #define IXGBE_FCRXCTRL_FCOELLI	(1 << 0)   /* Low latency interrupt */
683 #define IXGBE_FCRXCTRL_SAVBAD	(1 << 1)   /* Save Bad Frames */
684 #define IXGBE_FCRXCTRL_FRSTRDH	(1 << 2)   /* EN 1st Read Header */
685 #define IXGBE_FCRXCTRL_LASTSEQH	(1 << 3)   /* EN Last Header in Seq */
686 #define IXGBE_FCRXCTRL_ALLH	(1 << 4)   /* EN All Headers */
687 #define IXGBE_FCRXCTRL_FRSTSEQH	(1 << 5)   /* EN 1st Seq. Header */
688 #define IXGBE_FCRXCTRL_ICRC	(1 << 6)   /* Ignore Bad FC CRC */
689 #define IXGBE_FCRXCTRL_FCCRCBO	(1 << 7)   /* FC CRC Byte Ordering */
690 #define IXGBE_FCRXCTRL_FCOEVER	0x00000f00 /* FCoE Version: 4 bits */
691 #define IXGBE_FCRXCTRL_FCOEVER_SHIFT	8
692 /* FCoE Redirection */
693 #define IXGBE_FCRECTL		0x0ED00 /* FC Redirection Control */
694 #define IXGBE_FCRETA0		0x0ED10 /* FC Redirection Table 0 */
695 #define IXGBE_FCRETA(_i)	(IXGBE_FCRETA0 + ((_i) * 4)) /* FCoE Redir */
696 #define IXGBE_FCRECTL_ENA	0x1 /* FCoE Redir Table Enable */
697 #define IXGBE_FCRETASEL_ENA	0x2 /* FCoE FCRETASEL bit */
698 #define IXGBE_FCRETA_SIZE	8 /* Max entries in FCRETA */
699 #define IXGBE_FCRETA_ENTRY_MASK	0x0000007f /* 7 bits for the queue index */
700 
701 /* Stats registers */
702 #define IXGBE_CRCERRS	0x04000
703 #define IXGBE_ILLERRC	0x04004
704 #define IXGBE_ERRBC	0x04008
705 #define IXGBE_MSPDC	0x04010
706 #define IXGBE_MPC(_i)	(0x03FA0 + ((_i) * 4)) /* 8 of these 3FA0-3FBC*/
707 #define IXGBE_MLFC	0x04034
708 #define IXGBE_MRFC	0x04038
709 #define IXGBE_RLEC	0x04040
710 #define IXGBE_LXONTXC	0x03F60
711 #define IXGBE_LXONRXC	0x0CF60
712 #define IXGBE_LXOFFTXC	0x03F68
713 #define IXGBE_LXOFFRXC	0x0CF68
714 #define IXGBE_LXONRXCNT		0x041A4
715 #define IXGBE_LXOFFRXCNT	0x041A8
716 #define IXGBE_PXONRXCNT(_i)	(0x04140 + ((_i) * 4)) /* 8 of these */
717 #define IXGBE_PXOFFRXCNT(_i)	(0x04160 + ((_i) * 4)) /* 8 of these */
718 #define IXGBE_PXON2OFFCNT(_i)	(0x03240 + ((_i) * 4)) /* 8 of these */
719 #define IXGBE_PXONTXC(_i)	(0x03F00 + ((_i) * 4)) /* 8 of these 3F00-3F1C*/
720 #define IXGBE_PXONRXC(_i)	(0x0CF00 + ((_i) * 4)) /* 8 of these CF00-CF1C*/
721 #define IXGBE_PXOFFTXC(_i)	(0x03F20 + ((_i) * 4)) /* 8 of these 3F20-3F3C*/
722 #define IXGBE_PXOFFRXC(_i)	(0x0CF20 + ((_i) * 4)) /* 8 of these CF20-CF3C*/
723 #define IXGBE_PRC64		0x0405C
724 #define IXGBE_PRC127		0x04060
725 #define IXGBE_PRC255		0x04064
726 #define IXGBE_PRC511		0x04068
727 #define IXGBE_PRC1023		0x0406C
728 #define IXGBE_PRC1522		0x04070
729 #define IXGBE_GPRC		0x04074
730 #define IXGBE_BPRC		0x04078
731 #define IXGBE_MPRC		0x0407C
732 #define IXGBE_GPTC		0x04080
733 #define IXGBE_GORCL		0x04088
734 #define IXGBE_GORCH		0x0408C
735 #define IXGBE_GOTCL		0x04090
736 #define IXGBE_GOTCH		0x04094
737 #define IXGBE_RNBC(_i)		(0x03FC0 + ((_i) * 4)) /* 8 of these 3FC0-3FDC*/
738 #define IXGBE_RUC		0x040A4
739 #define IXGBE_RFC		0x040A8
740 #define IXGBE_ROC		0x040AC
741 #define IXGBE_RJC		0x040B0
742 #define IXGBE_MNGPRC		0x040B4
743 #define IXGBE_MNGPDC		0x040B8
744 #define IXGBE_MNGPTC		0x0CF90
745 #define IXGBE_TORL		0x040C0
746 #define IXGBE_TORH		0x040C4
747 #define IXGBE_TPR		0x040D0
748 #define IXGBE_TPT		0x040D4
749 #define IXGBE_PTC64		0x040D8
750 #define IXGBE_PTC127		0x040DC
751 #define IXGBE_PTC255		0x040E0
752 #define IXGBE_PTC511		0x040E4
753 #define IXGBE_PTC1023		0x040E8
754 #define IXGBE_PTC1522		0x040EC
755 #define IXGBE_MPTC		0x040F0
756 #define IXGBE_BPTC		0x040F4
757 #define IXGBE_XEC		0x04120
758 #define IXGBE_SSVPC		0x08780
759 
760 #define IXGBE_RQSMR(_i)	(0x02300 + ((_i) * 4))
761 #define IXGBE_TQSMR(_i)	(((_i) <= 7) ? (0x07300 + ((_i) * 4)) : \
762 			 (0x08600 + ((_i) * 4)))
763 #define IXGBE_TQSM(_i)	(0x08600 + ((_i) * 4))
764 
765 #define IXGBE_QPRC(_i)	(0x01030 + ((_i) * 0x40)) /* 16 of these */
766 #define IXGBE_QPTC(_i)	(0x06030 + ((_i) * 0x40)) /* 16 of these */
767 #define IXGBE_QBRC(_i)	(0x01034 + ((_i) * 0x40)) /* 16 of these */
768 #define IXGBE_QBTC(_i)	(0x06034 + ((_i) * 0x40)) /* 16 of these */
769 #define IXGBE_QBRC_L(_i)	(0x01034 + ((_i) * 0x40)) /* 16 of these */
770 #define IXGBE_QBRC_H(_i)	(0x01038 + ((_i) * 0x40)) /* 16 of these */
771 #define IXGBE_QPRDC(_i)		(0x01430 + ((_i) * 0x40)) /* 16 of these */
772 #define IXGBE_QBTC_L(_i)	(0x08700 + ((_i) * 0x8)) /* 16 of these */
773 #define IXGBE_QBTC_H(_i)	(0x08704 + ((_i) * 0x8)) /* 16 of these */
774 #define IXGBE_FCCRC		0x05118 /* Num of Good Eth CRC w/ Bad FC CRC */
775 #define IXGBE_FCOERPDC		0x0241C /* FCoE Rx Packets Dropped Count */
776 #define IXGBE_FCLAST		0x02424 /* FCoE Last Error Count */
777 #define IXGBE_FCOEPRC		0x02428 /* Number of FCoE Packets Received */
778 #define IXGBE_FCOEDWRC		0x0242C /* Number of FCoE DWords Received */
779 #define IXGBE_FCOEPTC		0x08784 /* Number of FCoE Packets Transmitted */
780 #define IXGBE_FCOEDWTC		0x08788 /* Number of FCoE DWords Transmitted */
781 #define IXGBE_FCCRC_CNT_MASK	0x0000FFFF /* CRC_CNT: bit 0 - 15 */
782 #define IXGBE_FCLAST_CNT_MASK	0x0000FFFF /* Last_CNT: bit 0 - 15 */
783 #define IXGBE_O2BGPTC		0x041C4
784 #define IXGBE_O2BSPC		0x087B0
785 #define IXGBE_B2OSPC		0x041C0
786 #define IXGBE_B2OGPRC		0x02F90
787 #define IXGBE_BUPRC		0x04180
788 #define IXGBE_BMPRC		0x04184
789 #define IXGBE_BBPRC		0x04188
790 #define IXGBE_BUPTC		0x0418C
791 #define IXGBE_BMPTC		0x04190
792 #define IXGBE_BBPTC		0x04194
793 #define IXGBE_BCRCERRS		0x04198
794 #define IXGBE_BXONRXC		0x0419C
795 #define IXGBE_BXOFFRXC		0x041E0
796 #define IXGBE_BXONTXC		0x041E4
797 #define IXGBE_BXOFFTXC		0x041E8
798 #define IXGBE_PCRC8ECL		0x0E810
799 #define IXGBE_PCRC8ECH		0x0E811
800 #define IXGBE_PCRC8ECH_MASK	0x1F
801 #define IXGBE_LDPCECL		0x0E820
802 #define IXGBE_LDPCECH		0x0E821
803 
804 /* Management */
805 #define IXGBE_MAVTV(_i)		(0x05010 + ((_i) * 4)) /* 8 of these (0-7) */
806 #define IXGBE_MFUTP(_i)		(0x05030 + ((_i) * 4)) /* 8 of these (0-7) */
807 #define IXGBE_MANC		0x05820
808 #define IXGBE_MFVAL		0x05824
809 #define IXGBE_MANC2H		0x05860
810 #define IXGBE_MDEF(_i)		(0x05890 + ((_i) * 4)) /* 8 of these (0-7) */
811 #define IXGBE_MIPAF		0x058B0
812 #define IXGBE_MMAL(_i)		(0x05910 + ((_i) * 8)) /* 4 of these (0-3) */
813 #define IXGBE_MMAH(_i)		(0x05914 + ((_i) * 8)) /* 4 of these (0-3) */
814 #define IXGBE_FTFT		0x09400 /* 0x9400-0x97FC */
815 #define IXGBE_METF(_i)		(0x05190 + ((_i) * 4)) /* 4 of these (0-3) */
816 #define IXGBE_MDEF_EXT(_i)	(0x05160 + ((_i) * 4)) /* 8 of these (0-7) */
817 #define IXGBE_LSWFW		0x15014
818 #define IXGBE_BMCIP(_i)		(0x05050 + ((_i) * 4)) /* 0x5050-0x505C */
819 #define IXGBE_BMCIPVAL		0x05060
820 #define IXGBE_BMCIP_IPADDR_TYPE	0x00000001
821 #define IXGBE_BMCIP_IPADDR_VALID	0x00000002
822 
823 /* Management Bit Fields and Masks */
824 #define IXGBE_MANC_RCV_TCO_EN	0x00020000 /* Rcv TCO packet enable */
825 #define IXGBE_MANC_EN_BMC2OS	0x10000000 /* Ena BMC2OS and OS2BMC traffic */
826 #define IXGBE_MANC_EN_BMC2OS_SHIFT	28
827 
828 /* Firmware Semaphore Register */
829 #define IXGBE_FWSM_MODE_MASK	0xE
830 #define IXGBE_FWSM_TS_ENABLED	0x1
831 #define IXGBE_FWSM_FW_MODE_PT	0x4
832 
833 /* ARC Subsystem registers */
834 #define IXGBE_HICR		0x15F00
835 #define IXGBE_FWSTS		0x15F0C
836 #define IXGBE_HSMC0R		0x15F04
837 #define IXGBE_HSMC1R		0x15F08
838 #define IXGBE_SWSR		0x15F10
839 #define IXGBE_HFDR		0x15FE8
840 #define IXGBE_FLEX_MNG		0x15800 /* 0x15800 - 0x15EFC */
841 
842 #define IXGBE_HICR_EN		0x01  /* Enable bit - RO */
843 /* Driver sets this bit when done to put command in RAM */
844 #define IXGBE_HICR_C		0x02
845 #define IXGBE_HICR_SV		0x04  /* Status Validity */
846 #define IXGBE_HICR_FW_RESET_ENABLE	0x40
847 #define IXGBE_HICR_FW_RESET	0x80
848 
849 /* PCI-E registers */
850 #define IXGBE_GCR		0x11000
851 #define IXGBE_GTV		0x11004
852 #define IXGBE_FUNCTAG		0x11008
853 #define IXGBE_GLT		0x1100C
854 #define IXGBE_PCIEPIPEADR	0x11004
855 #define IXGBE_PCIEPIPEDAT	0x11008
856 #define IXGBE_GSCL_1		0x11010
857 #define IXGBE_GSCL_2		0x11014
858 #define IXGBE_GSCL_3		0x11018
859 #define IXGBE_GSCL_4		0x1101C
860 #define IXGBE_GSCN_0		0x11020
861 #define IXGBE_GSCN_1		0x11024
862 #define IXGBE_GSCN_2		0x11028
863 #define IXGBE_GSCN_3		0x1102C
864 #define IXGBE_FACTPS		0x10150
865 #define IXGBE_PCIEANACTL	0x11040
866 #define IXGBE_SWSM		0x10140
867 #define IXGBE_FWSM		0x10148
868 #define IXGBE_GSSR		0x10160
869 #define IXGBE_MREVID		0x11064
870 #define IXGBE_DCA_ID		0x11070
871 #define IXGBE_DCA_CTRL		0x11074
872 #define IXGBE_SWFW_SYNC		IXGBE_GSSR
873 
874 /* PCI-E registers 82599-Specific */
875 #define IXGBE_GCR_EXT		0x11050
876 #define IXGBE_GSCL_5_82599	0x11030
877 #define IXGBE_GSCL_6_82599	0x11034
878 #define IXGBE_GSCL_7_82599	0x11038
879 #define IXGBE_GSCL_8_82599	0x1103C
880 #define IXGBE_PHYADR_82599	0x11040
881 #define IXGBE_PHYDAT_82599	0x11044
882 #define IXGBE_PHYCTL_82599	0x11048
883 #define IXGBE_PBACLR_82599	0x11068
884 #define IXGBE_CIAA_82599	0x11088
885 #define IXGBE_CIAD_82599	0x1108C
886 #define IXGBE_PICAUSE		0x110B0
887 #define IXGBE_PIENA		0x110B8
888 #define IXGBE_CDQ_MBR_82599	0x110B4
889 #define IXGBE_PCIESPARE		0x110BC
890 #define IXGBE_MISC_REG_82599	0x110F0
891 #define IXGBE_ECC_CTRL_0_82599	0x11100
892 #define IXGBE_ECC_CTRL_1_82599	0x11104
893 #define IXGBE_ECC_STATUS_82599	0x110E0
894 #define IXGBE_BAR_CTRL_82599	0x110F4
895 
896 /* PCI Express Control */
897 #define IXGBE_GCR_CMPL_TMOUT_MASK	0x0000F000
898 #define IXGBE_GCR_CMPL_TMOUT_10ms	0x00001000
899 #define IXGBE_GCR_CMPL_TMOUT_RESEND	0x00010000
900 #define IXGBE_GCR_CAP_VER2		0x00040000
901 
902 #define IXGBE_GCR_EXT_MSIX_EN		0x80000000
903 #define IXGBE_GCR_EXT_BUFFERS_CLEAR	0x40000000
904 #define IXGBE_GCR_EXT_VT_MODE_16	0x00000001
905 #define IXGBE_GCR_EXT_VT_MODE_32	0x00000002
906 #define IXGBE_GCR_EXT_VT_MODE_64	0x00000003
907 #define IXGBE_GCR_EXT_SRIOV		(IXGBE_GCR_EXT_MSIX_EN | \
908 					 IXGBE_GCR_EXT_VT_MODE_64)
909 #define IXGBE_GCR_EXT_VT_MODE_MASK	0x00000003
910 /* Time Sync Registers */
911 #define IXGBE_TSYNCRXCTL	0x05188 /* Rx Time Sync Control register - RW */
912 #define IXGBE_TSYNCTXCTL	0x08C00 /* Tx Time Sync Control register - RW */
913 #define IXGBE_RXSTMPL	0x051E8 /* Rx timestamp Low - RO */
914 #define IXGBE_RXSTMPH	0x051A4 /* Rx timestamp High - RO */
915 #define IXGBE_RXSATRL	0x051A0 /* Rx timestamp attribute low - RO */
916 #define IXGBE_RXSATRH	0x051A8 /* Rx timestamp attribute high - RO */
917 #define IXGBE_RXMTRL	0x05120 /* RX message type register low - RW */
918 #define IXGBE_TXSTMPL	0x08C04 /* Tx timestamp value Low - RO */
919 #define IXGBE_TXSTMPH	0x08C08 /* Tx timestamp value High - RO */
920 #define IXGBE_SYSTIML	0x08C0C /* System time register Low - RO */
921 #define IXGBE_SYSTIMH	0x08C10 /* System time register High - RO */
922 #define IXGBE_TIMINCA	0x08C14 /* Increment attributes register - RW */
923 #define IXGBE_TIMADJL	0x08C18 /* Time Adjustment Offset register Low - RW */
924 #define IXGBE_TIMADJH	0x08C1C /* Time Adjustment Offset register High - RW */
925 #define IXGBE_TSAUXC	0x08C20 /* TimeSync Auxiliary Control register - RW */
926 #define IXGBE_TRGTTIML0	0x08C24 /* Target Time Register 0 Low - RW */
927 #define IXGBE_TRGTTIMH0	0x08C28 /* Target Time Register 0 High - RW */
928 #define IXGBE_TRGTTIML1	0x08C2C /* Target Time Register 1 Low - RW */
929 #define IXGBE_TRGTTIMH1	0x08C30 /* Target Time Register 1 High - RW */
930 #define IXGBE_CLKTIML	0x08C34 /* Clock Out Time Register Low - RW */
931 #define IXGBE_CLKTIMH	0x08C38 /* Clock Out Time Register High - RW */
932 #define IXGBE_FREQOUT0	0x08C34 /* Frequency Out 0 Control register - RW */
933 #define IXGBE_FREQOUT1	0x08C38 /* Frequency Out 1 Control register - RW */
934 #define IXGBE_AUXSTMPL0	0x08C3C /* Auxiliary Time Stamp 0 register Low - RO */
935 #define IXGBE_AUXSTMPH0	0x08C40 /* Auxiliary Time Stamp 0 register High - RO */
936 #define IXGBE_AUXSTMPL1	0x08C44 /* Auxiliary Time Stamp 1 register Low - RO */
937 #define IXGBE_AUXSTMPH1	0x08C48 /* Auxiliary Time Stamp 1 register High - RO */
938 
939 /* Diagnostic Registers */
940 #define IXGBE_RDSTATCTL		0x02C20
941 #define IXGBE_RDSTAT(_i)	(0x02C00 + ((_i) * 4)) /* 0x02C00-0x02C1C */
942 #define IXGBE_RDHMPN		0x02F08
943 #define IXGBE_RIC_DW(_i)	(0x02F10 + ((_i) * 4))
944 #define IXGBE_RDPROBE		0x02F20
945 #define IXGBE_RDMAM		0x02F30
946 #define IXGBE_RDMAD		0x02F34
947 #define IXGBE_TDHMPN		0x07F08
948 #define IXGBE_TDHMPN2		0x082FC
949 #define IXGBE_TXDESCIC		0x082CC
950 #define IXGBE_TIC_DW(_i)	(0x07F10 + ((_i) * 4))
951 #define IXGBE_TIC_DW2(_i)	(0x082B0 + ((_i) * 4))
952 #define IXGBE_TDPROBE		0x07F20
953 #define IXGBE_TXBUFCTRL		0x0C600
954 #define IXGBE_TXBUFDATA0	0x0C610
955 #define IXGBE_TXBUFDATA1	0x0C614
956 #define IXGBE_TXBUFDATA2	0x0C618
957 #define IXGBE_TXBUFDATA3	0x0C61C
958 #define IXGBE_RXBUFCTRL		0x03600
959 #define IXGBE_RXBUFDATA0	0x03610
960 #define IXGBE_RXBUFDATA1	0x03614
961 #define IXGBE_RXBUFDATA2	0x03618
962 #define IXGBE_RXBUFDATA3	0x0361C
963 #define IXGBE_PCIE_DIAG(_i)	(0x11090 + ((_i) * 4)) /* 8 of these */
964 #define IXGBE_RFVAL		0x050A4
965 #define IXGBE_MDFTC1		0x042B8
966 #define IXGBE_MDFTC2		0x042C0
967 #define IXGBE_MDFTFIFO1		0x042C4
968 #define IXGBE_MDFTFIFO2		0x042C8
969 #define IXGBE_MDFTS		0x042CC
970 #define IXGBE_RXDATAWRPTR(_i)	(0x03700 + ((_i) * 4)) /* 8 of these 3700-370C*/
971 #define IXGBE_RXDESCWRPTR(_i)	(0x03710 + ((_i) * 4)) /* 8 of these 3710-371C*/
972 #define IXGBE_RXDATARDPTR(_i)	(0x03720 + ((_i) * 4)) /* 8 of these 3720-372C*/
973 #define IXGBE_RXDESCRDPTR(_i)	(0x03730 + ((_i) * 4)) /* 8 of these 3730-373C*/
974 #define IXGBE_TXDATAWRPTR(_i)	(0x0C700 + ((_i) * 4)) /* 8 of these C700-C70C*/
975 #define IXGBE_TXDESCWRPTR(_i)	(0x0C710 + ((_i) * 4)) /* 8 of these C710-C71C*/
976 #define IXGBE_TXDATARDPTR(_i)	(0x0C720 + ((_i) * 4)) /* 8 of these C720-C72C*/
977 #define IXGBE_TXDESCRDPTR(_i)	(0x0C730 + ((_i) * 4)) /* 8 of these C730-C73C*/
978 #define IXGBE_PCIEECCCTL	0x1106C
979 #define IXGBE_RXWRPTR(_i)	(0x03100 + ((_i) * 4)) /* 8 of these 3100-310C*/
980 #define IXGBE_RXUSED(_i)	(0x03120 + ((_i) * 4)) /* 8 of these 3120-312C*/
981 #define IXGBE_RXRDPTR(_i)	(0x03140 + ((_i) * 4)) /* 8 of these 3140-314C*/
982 #define IXGBE_RXRDWRPTR(_i)	(0x03160 + ((_i) * 4)) /* 8 of these 3160-310C*/
983 #define IXGBE_TXWRPTR(_i)	(0x0C100 + ((_i) * 4)) /* 8 of these C100-C10C*/
984 #define IXGBE_TXUSED(_i)	(0x0C120 + ((_i) * 4)) /* 8 of these C120-C12C*/
985 #define IXGBE_TXRDPTR(_i)	(0x0C140 + ((_i) * 4)) /* 8 of these C140-C14C*/
986 #define IXGBE_TXRDWRPTR(_i)	(0x0C160 + ((_i) * 4)) /* 8 of these C160-C10C*/
987 #define IXGBE_PCIEECCCTL0	0x11100
988 #define IXGBE_PCIEECCCTL1	0x11104
989 #define IXGBE_RXDBUECC		0x03F70
990 #define IXGBE_TXDBUECC		0x0CF70
991 #define IXGBE_RXDBUEST		0x03F74
992 #define IXGBE_TXDBUEST		0x0CF74
993 #define IXGBE_PBTXECC		0x0C300
994 #define IXGBE_PBRXECC		0x03300
995 #define IXGBE_GHECCR		0x110B0
996 
997 /* MAC Registers */
998 #define IXGBE_PCS1GCFIG		0x04200
999 #define IXGBE_PCS1GLCTL		0x04208
1000 #define IXGBE_PCS1GLSTA		0x0420C
1001 #define IXGBE_PCS1GDBG0		0x04210
1002 #define IXGBE_PCS1GDBG1		0x04214
1003 #define IXGBE_PCS1GANA		0x04218
1004 #define IXGBE_PCS1GANLP		0x0421C
1005 #define IXGBE_PCS1GANNP		0x04220
1006 #define IXGBE_PCS1GANLPNP	0x04224
1007 #define IXGBE_HLREG0		0x04240
1008 #define IXGBE_HLREG1		0x04244
1009 #define IXGBE_PAP		0x04248
1010 #define IXGBE_MACA		0x0424C
1011 #define IXGBE_APAE		0x04250
1012 #define IXGBE_ARD		0x04254
1013 #define IXGBE_AIS		0x04258
1014 #define IXGBE_MSCA		0x0425C
1015 #define IXGBE_MSRWD		0x04260
1016 #define IXGBE_MLADD		0x04264
1017 #define IXGBE_MHADD		0x04268
1018 #define IXGBE_MAXFRS		0x04268
1019 #define IXGBE_TREG		0x0426C
1020 #define IXGBE_PCSS1		0x04288
1021 #define IXGBE_PCSS2		0x0428C
1022 #define IXGBE_XPCSS		0x04290
1023 #define IXGBE_MFLCN		0x04294
1024 #define IXGBE_SERDESC		0x04298
1025 #define IXGBE_MACS		0x0429C
1026 #define IXGBE_AUTOC		0x042A0
1027 #define IXGBE_LINKS		0x042A4
1028 #define IXGBE_LINKS2		0x04324
1029 #define IXGBE_AUTOC2		0x042A8
1030 #define IXGBE_AUTOC3		0x042AC
1031 #define IXGBE_ANLP1		0x042B0
1032 #define IXGBE_ANLP2		0x042B4
1033 #define IXGBE_MACC		0x04330
1034 #define IXGBE_ATLASCTL		0x04800
1035 #define IXGBE_MMNGC		0x042D0
1036 #define IXGBE_ANLPNP1		0x042D4
1037 #define IXGBE_ANLPNP2		0x042D8
1038 #define IXGBE_KRPCSFC		0x042E0
1039 #define IXGBE_KRPCSS		0x042E4
1040 #define IXGBE_FECS1		0x042E8
1041 #define IXGBE_FECS2		0x042EC
1042 #define IXGBE_SMADARCTL		0x14F10
1043 #define IXGBE_MPVC		0x04318
1044 #define IXGBE_SGMIIC		0x04314
1045 
1046 /* Statistics Registers */
1047 #define IXGBE_RXNFGPC		0x041B0
1048 #define IXGBE_RXNFGBCL		0x041B4
1049 #define IXGBE_RXNFGBCH		0x041B8
1050 #define IXGBE_RXDGPC		0x02F50
1051 #define IXGBE_RXDGBCL		0x02F54
1052 #define IXGBE_RXDGBCH		0x02F58
1053 #define IXGBE_RXDDGPC		0x02F5C
1054 #define IXGBE_RXDDGBCL		0x02F60
1055 #define IXGBE_RXDDGBCH		0x02F64
1056 #define IXGBE_RXLPBKGPC		0x02F68
1057 #define IXGBE_RXLPBKGBCL	0x02F6C
1058 #define IXGBE_RXLPBKGBCH	0x02F70
1059 #define IXGBE_RXDLPBKGPC	0x02F74
1060 #define IXGBE_RXDLPBKGBCL	0x02F78
1061 #define IXGBE_RXDLPBKGBCH	0x02F7C
1062 #define IXGBE_TXDGPC		0x087A0
1063 #define IXGBE_TXDGBCL		0x087A4
1064 #define IXGBE_TXDGBCH		0x087A8
1065 
1066 #define IXGBE_RXDSTATCTRL	0x02F40
1067 
1068 /* Copper Pond 2 link timeout */
1069 #define IXGBE_VALIDATE_LINK_READY_TIMEOUT 50
1070 
1071 /* Omer CORECTL */
1072 #define IXGBE_CORECTL			0x014F00
1073 /* BARCTRL */
1074 #define IXGBE_BARCTRL			0x110F4
1075 #define IXGBE_BARCTRL_FLSIZE		0x0700
1076 #define IXGBE_BARCTRL_FLSIZE_SHIFT	8
1077 #define IXGBE_BARCTRL_CSRSIZE		0x2000
1078 
1079 /* RSCCTL Bit Masks */
1080 #define IXGBE_RSCCTL_RSCEN	0x01
1081 #define IXGBE_RSCCTL_MAXDESC_1	0x00
1082 #define IXGBE_RSCCTL_MAXDESC_4	0x04
1083 #define IXGBE_RSCCTL_MAXDESC_8	0x08
1084 #define IXGBE_RSCCTL_MAXDESC_16	0x0C
1085 #define IXGBE_RSCCTL_TS_DIS	0x02
1086 
1087 /* RSCDBU Bit Masks */
1088 #define IXGBE_RSCDBU_RSCSMALDIS_MASK	0x0000007F
1089 #define IXGBE_RSCDBU_RSCACKDIS		0x00000080
1090 
1091 /* RDRXCTL Bit Masks */
1092 #define IXGBE_RDRXCTL_RDMTS_1_2		0x00000000 /* Rx Desc Min THLD Size */
1093 #define IXGBE_RDRXCTL_CRCSTRIP		0x00000002 /* CRC Strip */
1094 #define IXGBE_RDRXCTL_MVMEN		0x00000020
1095 #define IXGBE_RDRXCTL_RSC_PUSH_DIS	0x00000020
1096 #define IXGBE_RDRXCTL_DMAIDONE		0x00000008 /* DMA init cycle done */
1097 #define IXGBE_RDRXCTL_RSC_PUSH		0x00000080
1098 #define IXGBE_RDRXCTL_AGGDIS		0x00010000 /* Aggregation disable */
1099 #define IXGBE_RDRXCTL_RSCFRSTSIZE	0x003E0000 /* RSC First packet size */
1100 #define IXGBE_RDRXCTL_RSCLLIDIS		0x00800000 /* Disable RSC compl on LLI*/
1101 #define IXGBE_RDRXCTL_RSCACKC		0x02000000 /* must set 1 when RSC ena */
1102 #define IXGBE_RDRXCTL_FCOE_WRFIX	0x04000000 /* must set 1 when RSC ena */
1103 
1104 /* RQTC Bit Masks and Shifts */
1105 #define IXGBE_RQTC_SHIFT_TC(_i)	((_i) * 4)
1106 #define IXGBE_RQTC_TC0_MASK	(0x7 << 0)
1107 #define IXGBE_RQTC_TC1_MASK	(0x7 << 4)
1108 #define IXGBE_RQTC_TC2_MASK	(0x7 << 8)
1109 #define IXGBE_RQTC_TC3_MASK	(0x7 << 12)
1110 #define IXGBE_RQTC_TC4_MASK	(0x7 << 16)
1111 #define IXGBE_RQTC_TC5_MASK	(0x7 << 20)
1112 #define IXGBE_RQTC_TC6_MASK	(0x7 << 24)
1113 #define IXGBE_RQTC_TC7_MASK	(0x7 << 28)
1114 
1115 /* PSRTYPE.RQPL Bit masks and shift */
1116 #define IXGBE_PSRTYPE_RQPL_MASK		0x7
1117 #define IXGBE_PSRTYPE_RQPL_SHIFT	29
1118 
1119 /* CTRL Bit Masks */
1120 #define IXGBE_CTRL_GIO_DIS	0x00000004 /* Global IO Master Disable bit */
1121 #define IXGBE_CTRL_LNK_RST	0x00000008 /* Link Reset. Resets everything. */
1122 #define IXGBE_CTRL_RST		0x04000000 /* Reset (SW) */
1123 #define IXGBE_CTRL_RST_MASK	(IXGBE_CTRL_LNK_RST | IXGBE_CTRL_RST)
1124 
1125 /* FACTPS */
1126 #define IXGBE_FACTPS_MNGCG	0x20000000 /* Manageblility Clock Gated */
1127 #define IXGBE_FACTPS_LFS	0x40000000 /* LAN Function Select */
1128 
1129 /* MHADD Bit Masks */
1130 #define IXGBE_MHADD_MFS_MASK	0xFFFF0000
1131 #define IXGBE_MHADD_MFS_SHIFT	16
1132 
1133 /* Extended Device Control */
1134 #define IXGBE_CTRL_EXT_PFRSTD	0x00004000 /* Physical Function Reset Done */
1135 #define IXGBE_CTRL_EXT_NS_DIS	0x00010000 /* No Snoop disable */
1136 #define IXGBE_CTRL_EXT_RO_DIS	0x00020000 /* Relaxed Ordering disable */
1137 #define IXGBE_CTRL_EXT_DRV_LOAD	0x10000000 /* Driver loaded bit for FW */
1138 
1139 /* Direct Cache Access (DCA) definitions */
1140 #define IXGBE_DCA_CTRL_DCA_ENABLE	0x00000000 /* DCA Enable */
1141 #define IXGBE_DCA_CTRL_DCA_DISABLE	0x00000001 /* DCA Disable */
1142 
1143 #define IXGBE_DCA_CTRL_DCA_MODE_CB1	0x00 /* DCA Mode CB1 */
1144 #define IXGBE_DCA_CTRL_DCA_MODE_CB2	0x02 /* DCA Mode CB2 */
1145 
1146 #define IXGBE_DCA_RXCTRL_CPUID_MASK	0x0000001F /* Rx CPUID Mask */
1147 #define IXGBE_DCA_RXCTRL_CPUID_MASK_82599	0xFF000000 /* Rx CPUID Mask */
1148 #define IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599	24 /* Rx CPUID Shift */
1149 #define IXGBE_DCA_RXCTRL_DESC_DCA_EN	(1 << 5) /* Rx Desc enable */
1150 #define IXGBE_DCA_RXCTRL_HEAD_DCA_EN	(1 << 6) /* Rx Desc header ena */
1151 #define IXGBE_DCA_RXCTRL_DATA_DCA_EN	(1 << 7) /* Rx Desc payload ena */
1152 #define IXGBE_DCA_RXCTRL_DESC_RRO_EN	(1 << 9) /* Rx rd Desc Relax Order */
1153 #define IXGBE_DCA_RXCTRL_DATA_WRO_EN	(1 << 13) /* Rx wr data Relax Order */
1154 #define IXGBE_DCA_RXCTRL_HEAD_WRO_EN	(1 << 15) /* Rx wr header RO */
1155 
1156 #define IXGBE_DCA_TXCTRL_CPUID_MASK	0x0000001F /* Tx CPUID Mask */
1157 #define IXGBE_DCA_TXCTRL_CPUID_MASK_82599	0xFF000000 /* Tx CPUID Mask */
1158 #define IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599	24 /* Tx CPUID Shift */
1159 #define IXGBE_DCA_TXCTRL_DESC_DCA_EN	(1 << 5) /* DCA Tx Desc enable */
1160 #define IXGBE_DCA_TXCTRL_DESC_RRO_EN	(1 << 9) /* Tx rd Desc Relax Order */
1161 #define IXGBE_DCA_TXCTRL_DESC_WRO_EN	(1 << 11) /* Tx Desc writeback RO bit */
1162 #define IXGBE_DCA_TXCTRL_DATA_RRO_EN	(1 << 13) /* Tx rd data Relax Order */
1163 #define IXGBE_DCA_MAX_QUEUES_82598	16 /* DCA regs only on 16 queues */
1164 
1165 /* MSCA Bit Masks */
1166 #define IXGBE_MSCA_NP_ADDR_MASK		0x0000FFFF /* MDI Addr (new prot) */
1167 #define IXGBE_MSCA_NP_ADDR_SHIFT	0
1168 #define IXGBE_MSCA_DEV_TYPE_MASK	0x001F0000 /* Dev Type (new prot) */
1169 #define IXGBE_MSCA_DEV_TYPE_SHIFT	16 /* Register Address (old prot */
1170 #define IXGBE_MSCA_PHY_ADDR_MASK	0x03E00000 /* PHY Address mask */
1171 #define IXGBE_MSCA_PHY_ADDR_SHIFT	21 /* PHY Address shift*/
1172 #define IXGBE_MSCA_OP_CODE_MASK		0x0C000000 /* OP CODE mask */
1173 #define IXGBE_MSCA_OP_CODE_SHIFT	26 /* OP CODE shift */
1174 #define IXGBE_MSCA_ADDR_CYCLE		0x00000000 /* OP CODE 00 (addr cycle) */
1175 #define IXGBE_MSCA_WRITE		0x04000000 /* OP CODE 01 (wr) */
1176 #define IXGBE_MSCA_READ			0x0C000000 /* OP CODE 11 (rd) */
1177 #define IXGBE_MSCA_READ_AUTOINC		0x08000000 /* OP CODE 10 (rd auto inc)*/
1178 #define IXGBE_MSCA_ST_CODE_MASK		0x30000000 /* ST Code mask */
1179 #define IXGBE_MSCA_ST_CODE_SHIFT	28 /* ST Code shift */
1180 #define IXGBE_MSCA_NEW_PROTOCOL		0x00000000 /* ST CODE 00 (new prot) */
1181 #define IXGBE_MSCA_OLD_PROTOCOL		0x10000000 /* ST CODE 01 (old prot) */
1182 #define IXGBE_MSCA_MDI_COMMAND		0x40000000 /* Initiate MDI command */
1183 #define IXGBE_MSCA_MDI_IN_PROG_EN	0x80000000 /* MDI in progress ena */
1184 
1185 /* MSRWD bit masks */
1186 #define IXGBE_MSRWD_WRITE_DATA_MASK	0x0000FFFF
1187 #define IXGBE_MSRWD_WRITE_DATA_SHIFT	0
1188 #define IXGBE_MSRWD_READ_DATA_MASK	0xFFFF0000
1189 #define IXGBE_MSRWD_READ_DATA_SHIFT	16
1190 
1191 /* Atlas registers */
1192 #define IXGBE_ATLAS_PDN_LPBK		0x24
1193 #define IXGBE_ATLAS_PDN_10G		0xB
1194 #define IXGBE_ATLAS_PDN_1G		0xC
1195 #define IXGBE_ATLAS_PDN_AN		0xD
1196 
1197 /* Atlas bit masks */
1198 #define IXGBE_ATLASCTL_WRITE_CMD	0x00010000
1199 #define IXGBE_ATLAS_PDN_TX_REG_EN	0x10
1200 #define IXGBE_ATLAS_PDN_TX_10G_QL_ALL	0xF0
1201 #define IXGBE_ATLAS_PDN_TX_1G_QL_ALL	0xF0
1202 #define IXGBE_ATLAS_PDN_TX_AN_QL_ALL	0xF0
1203 
1204 /* Omer bit masks */
1205 #define IXGBE_CORECTL_WRITE_CMD		0x00010000
1206 
1207 /* Device Type definitions for new protocol MDIO commands */
1208 #define IXGBE_MDIO_PMA_PMD_DEV_TYPE		0x1
1209 #define IXGBE_MDIO_PCS_DEV_TYPE			0x3
1210 #define IXGBE_MDIO_PHY_XS_DEV_TYPE		0x4
1211 #define IXGBE_MDIO_AUTO_NEG_DEV_TYPE		0x7
1212 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE	0x1E   /* Device 30 */
1213 #define IXGBE_TWINAX_DEV			1
1214 
1215 #define IXGBE_MDIO_COMMAND_TIMEOUT	100 /* PHY Timeout for 1 GB mode */
1216 
1217 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_CONTROL		0x0 /* VS1 Ctrl Reg */
1218 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_STATUS		0x1 /* VS1 Status Reg */
1219 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_LINK_STATUS	0x0008 /* 1 = Link Up */
1220 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_SPEED_STATUS	0x0010 /* 0-10G, 1-1G */
1221 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_10G_SPEED		0x0018
1222 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_1G_SPEED		0x0010
1223 
1224 #define IXGBE_MDIO_AUTO_NEG_CONTROL	0x0 /* AUTO_NEG Control Reg */
1225 #define IXGBE_MDIO_AUTO_NEG_STATUS	0x1 /* AUTO_NEG Status Reg */
1226 #define IXGBE_MDIO_AUTO_NEG_ADVT	0x10 /* AUTO_NEG Advt Reg */
1227 #define IXGBE_MDIO_AUTO_NEG_LP		0x13 /* AUTO_NEG LP Status Reg */
1228 #define IXGBE_MDIO_PHY_XS_CONTROL	0x0 /* PHY_XS Control Reg */
1229 #define IXGBE_MDIO_PHY_XS_RESET		0x8000 /* PHY_XS Reset */
1230 #define IXGBE_MDIO_PHY_ID_HIGH		0x2 /* PHY ID High Reg*/
1231 #define IXGBE_MDIO_PHY_ID_LOW		0x3 /* PHY ID Low Reg*/
1232 #define IXGBE_MDIO_PHY_SPEED_ABILITY	0x4 /* Speed Ability Reg */
1233 #define IXGBE_MDIO_PHY_SPEED_10G	0x0001 /* 10G capable */
1234 #define IXGBE_MDIO_PHY_SPEED_1G		0x0010 /* 1G capable */
1235 #define IXGBE_MDIO_PHY_SPEED_100M	0x0020 /* 100M capable */
1236 #define IXGBE_MDIO_PHY_EXT_ABILITY	0xB /* Ext Ability Reg */
1237 #define IXGBE_MDIO_PHY_10GBASET_ABILITY		0x0004 /* 10GBaseT capable */
1238 #define IXGBE_MDIO_PHY_1000BASET_ABILITY	0x0020 /* 1000BaseT capable */
1239 #define IXGBE_MDIO_PHY_100BASETX_ABILITY	0x0080 /* 100BaseTX capable */
1240 #define IXGBE_MDIO_PHY_SET_LOW_POWER_MODE	0x0800 /* Set low power mode */
1241 
1242 #define IXGBE_MDIO_PMA_PMD_CONTROL_ADDR	0x0000 /* PMA/PMD Control Reg */
1243 #define IXGBE_MDIO_PMA_PMD_SDA_SCL_ADDR	0xC30A /* PHY_XS SDA/SCL Addr Reg */
1244 #define IXGBE_MDIO_PMA_PMD_SDA_SCL_DATA	0xC30B /* PHY_XS SDA/SCL Data Reg */
1245 #define IXGBE_MDIO_PMA_PMD_SDA_SCL_STAT	0xC30C /* PHY_XS SDA/SCL Status Reg */
1246 
1247 /* MII clause 22/28 definitions */
1248 #define IXGBE_MDIO_PHY_LOW_POWER_MODE	0x0800
1249 
1250 #define IXGBE_MII_10GBASE_T_AUTONEG_CTRL_REG	0x20   /* 10G Control Reg */
1251 #define IXGBE_MII_AUTONEG_VENDOR_PROVISION_1_REG 0xC400 /* 1G Provisioning 1 */
1252 #define IXGBE_MII_AUTONEG_XNP_TX_REG		0x17   /* 1G XNP Transmit */
1253 #define IXGBE_MII_AUTONEG_ADVERTISE_REG		0x10   /* 100M Advertisement */
1254 #define IXGBE_MII_10GBASE_T_ADVERTISE		0x1000 /* full duplex, bit:12*/
1255 #define IXGBE_MII_1GBASE_T_ADVERTISE_XNP_TX	0x4000 /* full duplex, bit:14*/
1256 #define IXGBE_MII_1GBASE_T_ADVERTISE		0x8000 /* full duplex, bit:15*/
1257 #define IXGBE_MII_100BASE_T_ADVERTISE		0x0100 /* full duplex, bit:8 */
1258 #define IXGBE_MII_100BASE_T_ADVERTISE_HALF	0x0080 /* half duplex, bit:7 */
1259 #define IXGBE_MII_RESTART			0x200
1260 #define IXGBE_MII_AUTONEG_COMPLETE		0x20
1261 #define IXGBE_MII_AUTONEG_LINK_UP		0x04
1262 #define IXGBE_MII_AUTONEG_REG			0x0
1263 
1264 #define IXGBE_PHY_REVISION_MASK		0xFFFFFFF0
1265 #define IXGBE_MAX_PHY_ADDR		32
1266 
1267 /* PHY IDs*/
1268 #define TN1010_PHY_ID	0x00A19410
1269 #define TNX_FW_REV	0xB
1270 #define X540_PHY_ID	0x01540200
1271 #define AQ_FW_REV	0x20
1272 #define QT2022_PHY_ID	0x0043A400
1273 #define ATH_PHY_ID	0x03429050
1274 
1275 /* PHY Types */
1276 #define IXGBE_M88E1145_E_PHY_ID	0x01410CD0
1277 
1278 /* Special PHY Init Routine */
1279 #define IXGBE_PHY_INIT_OFFSET_NL	0x002B
1280 #define IXGBE_PHY_INIT_END_NL		0xFFFF
1281 #define IXGBE_CONTROL_MASK_NL		0xF000
1282 #define IXGBE_DATA_MASK_NL		0x0FFF
1283 #define IXGBE_CONTROL_SHIFT_NL		12
1284 #define IXGBE_DELAY_NL			0
1285 #define IXGBE_DATA_NL			1
1286 #define IXGBE_CONTROL_NL		0x000F
1287 #define IXGBE_CONTROL_EOL_NL		0x0FFF
1288 #define IXGBE_CONTROL_SOL_NL		0x0000
1289 
1290 /* General purpose Interrupt Enable */
1291 #define IXGBE_SDP0_GPIEN	0x00000001 /* SDP0 */
1292 #define IXGBE_SDP1_GPIEN	0x00000002 /* SDP1 */
1293 #define IXGBE_SDP2_GPIEN	0x00000004 /* SDP2 */
1294 #define IXGBE_GPIE_MSIX_MODE	0x00000010 /* MSI-X mode */
1295 #define IXGBE_GPIE_OCD		0x00000020 /* Other Clear Disable */
1296 #define IXGBE_GPIE_EIMEN	0x00000040 /* Immediate Interrupt Enable */
1297 #define IXGBE_GPIE_EIAME	0x40000000
1298 #define IXGBE_GPIE_PBA_SUPPORT	0x80000000
1299 #define IXGBE_GPIE_RSC_DELAY_SHIFT	11
1300 #define IXGBE_GPIE_VTMODE_MASK	0x0000C000 /* VT Mode Mask */
1301 #define IXGBE_GPIE_VTMODE_16	0x00004000 /* 16 VFs 8 queues per VF */
1302 #define IXGBE_GPIE_VTMODE_32	0x00008000 /* 32 VFs 4 queues per VF */
1303 #define IXGBE_GPIE_VTMODE_64	0x0000C000 /* 64 VFs 2 queues per VF */
1304 
1305 /* Packet Buffer Initialization */
1306 #define IXGBE_MAX_PACKET_BUFFERS	8
1307 
1308 #define IXGBE_TXPBSIZE_20KB	0x00005000 /* 20KB Packet Buffer */
1309 #define IXGBE_TXPBSIZE_40KB	0x0000A000 /* 40KB Packet Buffer */
1310 #define IXGBE_RXPBSIZE_48KB	0x0000C000 /* 48KB Packet Buffer */
1311 #define IXGBE_RXPBSIZE_64KB	0x00010000 /* 64KB Packet Buffer */
1312 #define IXGBE_RXPBSIZE_80KB	0x00014000 /* 80KB Packet Buffer */
1313 #define IXGBE_RXPBSIZE_128KB	0x00020000 /* 128KB Packet Buffer */
1314 #define IXGBE_RXPBSIZE_MAX	0x00080000 /* 512KB Packet Buffer */
1315 #define IXGBE_TXPBSIZE_MAX	0x00028000 /* 160KB Packet Buffer */
1316 
1317 #define IXGBE_TXPKT_SIZE_MAX	0xA /* Max Tx Packet size */
1318 #define IXGBE_MAX_PB		8
1319 
1320 /* Packet buffer allocation strategies */
1321 enum {
1322 	PBA_STRATEGY_EQUAL	= 0, /* Distribute PB space equally */
1323 #define PBA_STRATEGY_EQUAL	PBA_STRATEGY_EQUAL
1324 	PBA_STRATEGY_WEIGHTED	= 1, /* Weight front half of TCs */
1325 #define PBA_STRATEGY_WEIGHTED	PBA_STRATEGY_WEIGHTED
1326 };
1327 
1328 /* Transmit Flow Control status */
1329 #define IXGBE_TFCS_TXOFF	0x00000001
1330 #define IXGBE_TFCS_TXOFF0	0x00000100
1331 #define IXGBE_TFCS_TXOFF1	0x00000200
1332 #define IXGBE_TFCS_TXOFF2	0x00000400
1333 #define IXGBE_TFCS_TXOFF3	0x00000800
1334 #define IXGBE_TFCS_TXOFF4	0x00001000
1335 #define IXGBE_TFCS_TXOFF5	0x00002000
1336 #define IXGBE_TFCS_TXOFF6	0x00004000
1337 #define IXGBE_TFCS_TXOFF7	0x00008000
1338 
1339 /* TCP Timer */
1340 #define IXGBE_TCPTIMER_KS		0x00000100
1341 #define IXGBE_TCPTIMER_COUNT_ENABLE	0x00000200
1342 #define IXGBE_TCPTIMER_COUNT_FINISH	0x00000400
1343 #define IXGBE_TCPTIMER_LOOP		0x00000800
1344 #define IXGBE_TCPTIMER_DURATION_MASK	0x000000FF
1345 
1346 /* HLREG0 Bit Masks */
1347 #define IXGBE_HLREG0_TXCRCEN		0x00000001 /* bit  0 */
1348 #define IXGBE_HLREG0_RXCRCSTRP		0x00000002 /* bit  1 */
1349 #define IXGBE_HLREG0_JUMBOEN		0x00000004 /* bit  2 */
1350 #define IXGBE_HLREG0_TXPADEN		0x00000400 /* bit 10 */
1351 #define IXGBE_HLREG0_TXPAUSEEN		0x00001000 /* bit 12 */
1352 #define IXGBE_HLREG0_RXPAUSEEN		0x00004000 /* bit 14 */
1353 #define IXGBE_HLREG0_LPBK		0x00008000 /* bit 15 */
1354 #define IXGBE_HLREG0_MDCSPD		0x00010000 /* bit 16 */
1355 #define IXGBE_HLREG0_CONTMDC		0x00020000 /* bit 17 */
1356 #define IXGBE_HLREG0_CTRLFLTR		0x00040000 /* bit 18 */
1357 #define IXGBE_HLREG0_PREPEND		0x00F00000 /* bits 20-23 */
1358 #define IXGBE_HLREG0_PRIPAUSEEN		0x01000000 /* bit 24 */
1359 #define IXGBE_HLREG0_RXPAUSERECDA	0x06000000 /* bits 25-26 */
1360 #define IXGBE_HLREG0_RXLNGTHERREN	0x08000000 /* bit 27 */
1361 #define IXGBE_HLREG0_RXPADSTRIPEN	0x10000000 /* bit 28 */
1362 
1363 /* VMD_CTL bitmasks */
1364 #define IXGBE_VMD_CTL_VMDQ_EN		0x00000001
1365 #define IXGBE_VMD_CTL_VMDQ_FILTER	0x00000002
1366 
1367 /* VT_CTL bitmasks */
1368 #define IXGBE_VT_CTL_DIS_DEFPL		0x20000000 /* disable default pool */
1369 #define IXGBE_VT_CTL_REPLEN		0x40000000 /* replication enabled */
1370 #define IXGBE_VT_CTL_VT_ENABLE		0x00000001  /* Enable VT Mode */
1371 #define IXGBE_VT_CTL_POOL_SHIFT		7
1372 #define IXGBE_VT_CTL_POOL_MASK		(0x3F << IXGBE_VT_CTL_POOL_SHIFT)
1373 
1374 /* VMOLR bitmasks */
1375 #define IXGBE_VMOLR_AUPE	0x01000000 /* accept untagged packets */
1376 #define IXGBE_VMOLR_ROMPE	0x02000000 /* accept packets in MTA tbl */
1377 #define IXGBE_VMOLR_ROPE	0x04000000 /* accept packets in UC tbl */
1378 #define IXGBE_VMOLR_BAM		0x08000000 /* accept broadcast packets */
1379 #define IXGBE_VMOLR_MPE		0x10000000 /* multicast promiscuous */
1380 
1381 /* VFRE bitmask */
1382 #define IXGBE_VFRE_ENABLE_ALL	0xFFFFFFFF
1383 
1384 #define IXGBE_VF_INIT_TIMEOUT	200 /* Number of retries to clear RSTI */
1385 
1386 /* RDHMPN and TDHMPN bitmasks */
1387 #define IXGBE_RDHMPN_RDICADDR		0x007FF800
1388 #define IXGBE_RDHMPN_RDICRDREQ		0x00800000
1389 #define IXGBE_RDHMPN_RDICADDR_SHIFT	11
1390 #define IXGBE_TDHMPN_TDICADDR		0x003FF800
1391 #define IXGBE_TDHMPN_TDICRDREQ		0x00800000
1392 #define IXGBE_TDHMPN_TDICADDR_SHIFT	11
1393 
1394 #define IXGBE_RDMAM_MEM_SEL_SHIFT		13
1395 #define IXGBE_RDMAM_DWORD_SHIFT			9
1396 #define IXGBE_RDMAM_DESC_COMP_FIFO		1
1397 #define IXGBE_RDMAM_DFC_CMD_FIFO		2
1398 #define IXGBE_RDMAM_RSC_HEADER_ADDR		3
1399 #define IXGBE_RDMAM_TCN_STATUS_RAM		4
1400 #define IXGBE_RDMAM_WB_COLL_FIFO		5
1401 #define IXGBE_RDMAM_QSC_CNT_RAM			6
1402 #define IXGBE_RDMAM_QSC_FCOE_RAM		7
1403 #define IXGBE_RDMAM_QSC_QUEUE_CNT		8
1404 #define IXGBE_RDMAM_QSC_QUEUE_RAM		0xA
1405 #define IXGBE_RDMAM_QSC_RSC_RAM			0xB
1406 #define IXGBE_RDMAM_DESC_COM_FIFO_RANGE		135
1407 #define IXGBE_RDMAM_DESC_COM_FIFO_COUNT		4
1408 #define IXGBE_RDMAM_DFC_CMD_FIFO_RANGE		48
1409 #define IXGBE_RDMAM_DFC_CMD_FIFO_COUNT		7
1410 #define IXGBE_RDMAM_RSC_HEADER_ADDR_RANGE	32
1411 #define IXGBE_RDMAM_RSC_HEADER_ADDR_COUNT	4
1412 #define IXGBE_RDMAM_TCN_STATUS_RAM_RANGE	256
1413 #define IXGBE_RDMAM_TCN_STATUS_RAM_COUNT	9
1414 #define IXGBE_RDMAM_WB_COLL_FIFO_RANGE		8
1415 #define IXGBE_RDMAM_WB_COLL_FIFO_COUNT		4
1416 #define IXGBE_RDMAM_QSC_CNT_RAM_RANGE		64
1417 #define IXGBE_RDMAM_QSC_CNT_RAM_COUNT		4
1418 #define IXGBE_RDMAM_QSC_FCOE_RAM_RANGE		512
1419 #define IXGBE_RDMAM_QSC_FCOE_RAM_COUNT		5
1420 #define IXGBE_RDMAM_QSC_QUEUE_CNT_RANGE		32
1421 #define IXGBE_RDMAM_QSC_QUEUE_CNT_COUNT		4
1422 #define IXGBE_RDMAM_QSC_QUEUE_RAM_RANGE		128
1423 #define IXGBE_RDMAM_QSC_QUEUE_RAM_COUNT		8
1424 #define IXGBE_RDMAM_QSC_RSC_RAM_RANGE		32
1425 #define IXGBE_RDMAM_QSC_RSC_RAM_COUNT		8
1426 
1427 #define IXGBE_TXDESCIC_READY	0x80000000
1428 
1429 /* Receive Checksum Control */
1430 #define IXGBE_RXCSUM_IPPCSE	0x00001000 /* IP payload checksum enable */
1431 #define IXGBE_RXCSUM_PCSD	0x00002000 /* packet checksum disabled */
1432 
1433 /* FCRTL Bit Masks */
1434 #define IXGBE_FCRTL_XONE	0x80000000 /* XON enable */
1435 #define IXGBE_FCRTH_FCEN	0x80000000 /* Packet buffer fc enable */
1436 
1437 /* PAP bit masks*/
1438 #define IXGBE_PAP_TXPAUSECNT_MASK	0x0000FFFF /* Pause counter mask */
1439 
1440 /* RMCS Bit Masks */
1441 #define IXGBE_RMCS_RRM			0x00000002 /* Rx Recycle Mode enable */
1442 /* Receive Arbitration Control: 0 Round Robin, 1 DFP */
1443 #define IXGBE_RMCS_RAC			0x00000004
1444 /* Deficit Fixed Prio ena */
1445 #define IXGBE_RMCS_DFP			IXGBE_RMCS_RAC
1446 #define IXGBE_RMCS_TFCE_802_3X		0x00000008 /* Tx Priority FC ena */
1447 #define IXGBE_RMCS_TFCE_PRIORITY	0x00000010 /* Tx Priority FC ena */
1448 #define IXGBE_RMCS_ARBDIS		0x00000040 /* Arbitration disable bit */
1449 
1450 /* FCCFG Bit Masks */
1451 #define IXGBE_FCCFG_TFCE_802_3X		0x00000008 /* Tx link FC enable */
1452 #define IXGBE_FCCFG_TFCE_PRIORITY	0x00000010 /* Tx priority FC enable */
1453 
1454 /* Interrupt register bitmasks */
1455 
1456 /* Extended Interrupt Cause Read */
1457 #define IXGBE_EICR_RTX_QUEUE	0x0000FFFF /* RTx Queue Interrupt */
1458 #define IXGBE_EICR_FLOW_DIR	0x00010000 /* FDir Exception */
1459 #define IXGBE_EICR_RX_MISS	0x00020000 /* Packet Buffer Overrun */
1460 #define IXGBE_EICR_PCI		0x00040000 /* PCI Exception */
1461 #define IXGBE_EICR_MAILBOX	0x00080000 /* VF to PF Mailbox Interrupt */
1462 #define IXGBE_EICR_LSC		0x00100000 /* Link Status Change */
1463 #define IXGBE_EICR_LINKSEC	0x00200000 /* PN Threshold */
1464 #define IXGBE_EICR_MNG		0x00400000 /* Manageability Event Interrupt */
1465 #define IXGBE_EICR_TS		0x00800000 /* Thermal Sensor Event */
1466 #define IXGBE_EICR_TIMESYNC	0x01000000 /* Timesync Event */
1467 #define IXGBE_EICR_GPI_SDP0	0x01000000 /* Gen Purpose Interrupt on SDP0 */
1468 #define IXGBE_EICR_GPI_SDP1	0x02000000 /* Gen Purpose Interrupt on SDP1 */
1469 #define IXGBE_EICR_GPI_SDP2	0x04000000 /* Gen Purpose Interrupt on SDP2 */
1470 #define IXGBE_EICR_ECC		0x10000000 /* ECC Error */
1471 #define IXGBE_EICR_PBUR		0x10000000 /* Packet Buffer Handler Error */
1472 #define IXGBE_EICR_DHER		0x20000000 /* Descriptor Handler Error */
1473 #define IXGBE_EICR_TCP_TIMER	0x40000000 /* TCP Timer */
1474 #define IXGBE_EICR_OTHER	0x80000000 /* Interrupt Cause Active */
1475 
1476 /* Extended Interrupt Cause Set */
1477 #define IXGBE_EICS_RTX_QUEUE	IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */
1478 #define IXGBE_EICS_FLOW_DIR	IXGBE_EICR_FLOW_DIR  /* FDir Exception */
1479 #define IXGBE_EICS_RX_MISS	IXGBE_EICR_RX_MISS   /* Pkt Buffer Overrun */
1480 #define IXGBE_EICS_PCI		IXGBE_EICR_PCI /* PCI Exception */
1481 #define IXGBE_EICS_MAILBOX	IXGBE_EICR_MAILBOX   /* VF to PF Mailbox Int */
1482 #define IXGBE_EICS_LSC		IXGBE_EICR_LSC /* Link Status Change */
1483 #define IXGBE_EICS_MNG		IXGBE_EICR_MNG /* MNG Event Interrupt */
1484 #define IXGBE_EICS_TIMESYNC	IXGBE_EICR_TIMESYNC /* Timesync Event */
1485 #define IXGBE_EICS_GPI_SDP0	IXGBE_EICR_GPI_SDP0 /* SDP0 Gen Purpose Int */
1486 #define IXGBE_EICS_GPI_SDP1	IXGBE_EICR_GPI_SDP1 /* SDP1 Gen Purpose Int */
1487 #define IXGBE_EICS_GPI_SDP2	IXGBE_EICR_GPI_SDP2 /* SDP2 Gen Purpose Int */
1488 #define IXGBE_EICS_ECC		IXGBE_EICR_ECC /* ECC Error */
1489 #define IXGBE_EICS_PBUR		IXGBE_EICR_PBUR /* Pkt Buf Handler Err */
1490 #define IXGBE_EICS_DHER		IXGBE_EICR_DHER /* Desc Handler Error */
1491 #define IXGBE_EICS_TCP_TIMER	IXGBE_EICR_TCP_TIMER /* TCP Timer */
1492 #define IXGBE_EICS_OTHER	IXGBE_EICR_OTHER /* INT Cause Active */
1493 
1494 /* Extended Interrupt Mask Set */
1495 #define IXGBE_EIMS_RTX_QUEUE	IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */
1496 #define IXGBE_EIMS_FLOW_DIR	IXGBE_EICR_FLOW_DIR /* FDir Exception */
1497 #define IXGBE_EIMS_RX_MISS	IXGBE_EICR_RX_MISS /* Packet Buffer Overrun */
1498 #define IXGBE_EIMS_PCI		IXGBE_EICR_PCI /* PCI Exception */
1499 #define IXGBE_EIMS_MAILBOX	IXGBE_EICR_MAILBOX   /* VF to PF Mailbox Int */
1500 #define IXGBE_EIMS_LSC		IXGBE_EICR_LSC /* Link Status Change */
1501 #define IXGBE_EIMS_MNG		IXGBE_EICR_MNG /* MNG Event Interrupt */
1502 #define IXGBE_EIMS_TS		IXGBE_EICR_TS /* Thermal Sensor Event */
1503 #define IXGBE_EIMS_TIMESYNC	IXGBE_EICR_TIMESYNC /* Timesync Event */
1504 #define IXGBE_EIMS_GPI_SDP0	IXGBE_EICR_GPI_SDP0 /* SDP0 Gen Purpose Int */
1505 #define IXGBE_EIMS_GPI_SDP1	IXGBE_EICR_GPI_SDP1 /* SDP1 Gen Purpose Int */
1506 #define IXGBE_EIMS_GPI_SDP2	IXGBE_EICR_GPI_SDP2 /* SDP2 Gen Purpose Int */
1507 #define IXGBE_EIMS_ECC		IXGBE_EICR_ECC /* ECC Error */
1508 #define IXGBE_EIMS_PBUR		IXGBE_EICR_PBUR /* Pkt Buf Handler Err */
1509 #define IXGBE_EIMS_DHER		IXGBE_EICR_DHER /* Descr Handler Error */
1510 #define IXGBE_EIMS_TCP_TIMER	IXGBE_EICR_TCP_TIMER /* TCP Timer */
1511 #define IXGBE_EIMS_OTHER	IXGBE_EICR_OTHER /* INT Cause Active */
1512 
1513 /* Extended Interrupt Mask Clear */
1514 #define IXGBE_EIMC_RTX_QUEUE	IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */
1515 #define IXGBE_EIMC_FLOW_DIR	IXGBE_EICR_FLOW_DIR /* FDir Exception */
1516 #define IXGBE_EIMC_RX_MISS	IXGBE_EICR_RX_MISS /* Packet Buffer Overrun */
1517 #define IXGBE_EIMC_PCI		IXGBE_EICR_PCI /* PCI Exception */
1518 #define IXGBE_EIMC_MAILBOX	IXGBE_EICR_MAILBOX /* VF to PF Mailbox Int */
1519 #define IXGBE_EIMC_LSC		IXGBE_EICR_LSC /* Link Status Change */
1520 #define IXGBE_EIMC_MNG		IXGBE_EICR_MNG /* MNG Event Interrupt */
1521 #define IXGBE_EIMC_TIMESYNC	IXGBE_EICR_TIMESYNC /* Timesync Event */
1522 #define IXGBE_EIMC_GPI_SDP0	IXGBE_EICR_GPI_SDP0 /* SDP0 Gen Purpose Int */
1523 #define IXGBE_EIMC_GPI_SDP1	IXGBE_EICR_GPI_SDP1 /* SDP1 Gen Purpose Int */
1524 #define IXGBE_EIMC_GPI_SDP2	IXGBE_EICR_GPI_SDP2  /* SDP2 Gen Purpose Int */
1525 #define IXGBE_EIMC_ECC		IXGBE_EICR_ECC /* ECC Error */
1526 #define IXGBE_EIMC_PBUR		IXGBE_EICR_PBUR /* Pkt Buf Handler Err */
1527 #define IXGBE_EIMC_DHER		IXGBE_EICR_DHER /* Desc Handler Err */
1528 #define IXGBE_EIMC_TCP_TIMER	IXGBE_EICR_TCP_TIMER /* TCP Timer */
1529 #define IXGBE_EIMC_OTHER	IXGBE_EICR_OTHER /* INT Cause Active */
1530 
1531 #define IXGBE_EIMS_ENABLE_MASK ( \
1532 				IXGBE_EIMS_RTX_QUEUE	| \
1533 				IXGBE_EIMS_LSC		| \
1534 				IXGBE_EIMS_TCP_TIMER	| \
1535 				IXGBE_EIMS_OTHER)
1536 
1537 /* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */
1538 #define IXGBE_IMIR_PORT_IM_EN	0x00010000  /* TCP port enable */
1539 #define IXGBE_IMIR_PORT_BP	0x00020000  /* TCP port check bypass */
1540 #define IXGBE_IMIREXT_SIZE_BP	0x00001000  /* Packet size bypass */
1541 #define IXGBE_IMIREXT_CTRL_URG	0x00002000  /* Check URG bit in header */
1542 #define IXGBE_IMIREXT_CTRL_ACK	0x00004000  /* Check ACK bit in header */
1543 #define IXGBE_IMIREXT_CTRL_PSH	0x00008000  /* Check PSH bit in header */
1544 #define IXGBE_IMIREXT_CTRL_RST	0x00010000  /* Check RST bit in header */
1545 #define IXGBE_IMIREXT_CTRL_SYN	0x00020000  /* Check SYN bit in header */
1546 #define IXGBE_IMIREXT_CTRL_FIN	0x00040000  /* Check FIN bit in header */
1547 #define IXGBE_IMIREXT_CTRL_BP	0x00080000  /* Bypass check of control bits */
1548 #define IXGBE_IMIR_SIZE_BP_82599	0x00001000 /* Packet size bypass */
1549 #define IXGBE_IMIR_CTRL_URG_82599	0x00002000 /* Check URG bit in header */
1550 #define IXGBE_IMIR_CTRL_ACK_82599	0x00004000 /* Check ACK bit in header */
1551 #define IXGBE_IMIR_CTRL_PSH_82599	0x00008000 /* Check PSH bit in header */
1552 #define IXGBE_IMIR_CTRL_RST_82599	0x00010000 /* Check RST bit in header */
1553 #define IXGBE_IMIR_CTRL_SYN_82599	0x00020000 /* Check SYN bit in header */
1554 #define IXGBE_IMIR_CTRL_FIN_82599	0x00040000 /* Check FIN bit in header */
1555 #define IXGBE_IMIR_CTRL_BP_82599	0x00080000 /* Bypass chk of ctrl bits */
1556 #define IXGBE_IMIR_LLI_EN_82599		0x00100000 /* Enables low latency Int */
1557 #define IXGBE_IMIR_RX_QUEUE_MASK_82599	0x0000007F /* Rx Queue Mask */
1558 #define IXGBE_IMIR_RX_QUEUE_SHIFT_82599	21 /* Rx Queue Shift */
1559 #define IXGBE_IMIRVP_PRIORITY_MASK	0x00000007 /* VLAN priority mask */
1560 #define IXGBE_IMIRVP_PRIORITY_EN	0x00000008 /* VLAN priority enable */
1561 
1562 #define IXGBE_MAX_FTQF_FILTERS		128
1563 #define IXGBE_FTQF_PROTOCOL_MASK	0x00000003
1564 #define IXGBE_FTQF_PROTOCOL_TCP		0x00000000
1565 #define IXGBE_FTQF_PROTOCOL_UDP		0x00000001
1566 #define IXGBE_FTQF_PROTOCOL_SCTP	2
1567 #define IXGBE_FTQF_PRIORITY_MASK	0x00000007
1568 #define IXGBE_FTQF_PRIORITY_SHIFT	2
1569 #define IXGBE_FTQF_POOL_MASK		0x0000003F
1570 #define IXGBE_FTQF_POOL_SHIFT		8
1571 #define IXGBE_FTQF_5TUPLE_MASK_MASK	0x0000001F
1572 #define IXGBE_FTQF_5TUPLE_MASK_SHIFT	25
1573 #define IXGBE_FTQF_SOURCE_ADDR_MASK	0x1E
1574 #define IXGBE_FTQF_DEST_ADDR_MASK	0x1D
1575 #define IXGBE_FTQF_SOURCE_PORT_MASK	0x1B
1576 #define IXGBE_FTQF_DEST_PORT_MASK	0x17
1577 #define IXGBE_FTQF_PROTOCOL_COMP_MASK	0x0F
1578 #define IXGBE_FTQF_POOL_MASK_EN		0x40000000
1579 #define IXGBE_FTQF_QUEUE_ENABLE		0x80000000
1580 
1581 /* Interrupt clear mask */
1582 #define IXGBE_IRQ_CLEAR_MASK	0xFFFFFFFF
1583 
1584 /* Interrupt Vector Allocation Registers */
1585 #define IXGBE_IVAR_REG_NUM		25
1586 #define IXGBE_IVAR_REG_NUM_82599	64
1587 #define IXGBE_IVAR_TXRX_ENTRY		96
1588 #define IXGBE_IVAR_RX_ENTRY		64
1589 #define IXGBE_IVAR_RX_QUEUE(_i)		(0 + (_i))
1590 #define IXGBE_IVAR_TX_QUEUE(_i)		(64 + (_i))
1591 #define IXGBE_IVAR_TX_ENTRY		32
1592 
1593 #define IXGBE_IVAR_TCP_TIMER_INDEX	96 /* 0 based index */
1594 #define IXGBE_IVAR_OTHER_CAUSES_INDEX	97 /* 0 based index */
1595 
1596 #define IXGBE_MSIX_VECTOR(_i)		(0 + (_i))
1597 
1598 #define IXGBE_IVAR_ALLOC_VAL		0x80 /* Interrupt Allocation valid */
1599 
1600 /* ETYPE Queue Filter/Select Bit Masks */
1601 #define IXGBE_MAX_ETQF_FILTERS		8
1602 #define IXGBE_ETQF_FCOE			0x08000000 /* bit 27 */
1603 #define IXGBE_ETQF_BCN			0x10000000 /* bit 28 */
1604 #define IXGBE_ETQF_1588			0x40000000 /* bit 30 */
1605 #define IXGBE_ETQF_FILTER_EN		0x80000000 /* bit 31 */
1606 #define IXGBE_ETQF_POOL_ENABLE		(1 << 26) /* bit 26 */
1607 #define IXGBE_ETQF_POOL_SHIFT		20
1608 
1609 #define IXGBE_ETQS_RX_QUEUE		0x007F0000 /* bits 22:16 */
1610 #define IXGBE_ETQS_RX_QUEUE_SHIFT	16
1611 #define IXGBE_ETQS_LLI			0x20000000 /* bit 29 */
1612 #define IXGBE_ETQS_QUEUE_EN		0x80000000 /* bit 31 */
1613 
1614 /*
1615  * ETQF filter list: one static filter per filter consumer. This is
1616  *		   to avoid filter collisions later. Add new filters
1617  *		   here!!
1618  *
1619  * Current filters:
1620  *	EAPOL 802.1x (0x888e): Filter 0
1621  *	FCoE (0x8906):	 Filter 2
1622  *	1588 (0x88f7):	 Filter 3
1623  *	FIP  (0x8914):	 Filter 4
1624  */
1625 #define IXGBE_ETQF_FILTER_EAPOL		0
1626 #define IXGBE_ETQF_FILTER_FCOE		2
1627 #define IXGBE_ETQF_FILTER_1588		3
1628 #define IXGBE_ETQF_FILTER_FIP		4
1629 /* VLAN Control Bit Masks */
1630 #define IXGBE_VLNCTRL_VET		0x0000FFFF  /* bits 0-15 */
1631 #define IXGBE_VLNCTRL_CFI		0x10000000  /* bit 28 */
1632 #define IXGBE_VLNCTRL_CFIEN		0x20000000  /* bit 29 */
1633 #define IXGBE_VLNCTRL_VFE		0x40000000  /* bit 30 */
1634 #define IXGBE_VLNCTRL_VME		0x80000000  /* bit 31 */
1635 
1636 /* VLAN pool filtering masks */
1637 #define IXGBE_VLVF_VIEN			0x80000000  /* filter is valid */
1638 #define IXGBE_VLVF_ENTRIES		64
1639 #define IXGBE_VLVF_VLANID_MASK		0x00000FFF
1640 /* Per VF Port VLAN insertion rules */
1641 #define IXGBE_VMVIR_VLANA_DEFAULT	0x40000000 /* Always use default VLAN */
1642 #define IXGBE_VMVIR_VLANA_NEVER		0x80000000 /* Never insert VLAN tag */
1643 
1644 #define IXGBE_ETHERNET_IEEE_VLAN_TYPE	0x8100  /* 802.1q protocol */
1645 
1646 /* STATUS Bit Masks */
1647 #define IXGBE_STATUS_LAN_ID		0x0000000C /* LAN ID */
1648 #define IXGBE_STATUS_LAN_ID_SHIFT	2 /* LAN ID Shift*/
1649 #define IXGBE_STATUS_GIO		0x00080000 /* GIO Master Ena Status */
1650 
1651 #define IXGBE_STATUS_LAN_ID_0	0x00000000 /* LAN ID 0 */
1652 #define IXGBE_STATUS_LAN_ID_1	0x00000004 /* LAN ID 1 */
1653 
1654 /* ESDP Bit Masks */
1655 #define IXGBE_ESDP_SDP0		0x00000001 /* SDP0 Data Value */
1656 #define IXGBE_ESDP_SDP1		0x00000002 /* SDP1 Data Value */
1657 #define IXGBE_ESDP_SDP2		0x00000004 /* SDP2 Data Value */
1658 #define IXGBE_ESDP_SDP3		0x00000008 /* SDP3 Data Value */
1659 #define IXGBE_ESDP_SDP4		0x00000010 /* SDP4 Data Value */
1660 #define IXGBE_ESDP_SDP5		0x00000020 /* SDP5 Data Value */
1661 #define IXGBE_ESDP_SDP6		0x00000040 /* SDP6 Data Value */
1662 #define IXGBE_ESDP_SDP7		0x00000080 /* SDP7 Data Value */
1663 #define IXGBE_ESDP_SDP0_DIR	0x00000100 /* SDP0 IO direction */
1664 #define IXGBE_ESDP_SDP1_DIR	0x00000200 /* SDP1 IO direction */
1665 #define IXGBE_ESDP_SDP2_DIR	0x00000400 /* SDP1 IO direction */
1666 #define IXGBE_ESDP_SDP3_DIR	0x00000800 /* SDP3 IO direction */
1667 #define IXGBE_ESDP_SDP4_DIR	0x00001000 /* SDP4 IO direction */
1668 #define IXGBE_ESDP_SDP5_DIR	0x00002000 /* SDP5 IO direction */
1669 #define IXGBE_ESDP_SDP6_DIR	0x00004000 /* SDP6 IO direction */
1670 #define IXGBE_ESDP_SDP7_DIR	0x00008000 /* SDP7 IO direction */
1671 #define IXGBE_ESDP_SDP0_NATIVE	0x00010000 /* SDP0 IO mode */
1672 #define IXGBE_ESDP_SDP1_NATIVE	0x00020000 /* SDP1 IO mode */
1673 
1674 
1675 /* LEDCTL Bit Masks */
1676 #define IXGBE_LED_IVRT_BASE		0x00000040
1677 #define IXGBE_LED_BLINK_BASE		0x00000080
1678 #define IXGBE_LED_MODE_MASK_BASE	0x0000000F
1679 #define IXGBE_LED_OFFSET(_base, _i)	(_base << (8 * (_i)))
1680 #define IXGBE_LED_MODE_SHIFT(_i)	(8*(_i))
1681 #define IXGBE_LED_IVRT(_i)	IXGBE_LED_OFFSET(IXGBE_LED_IVRT_BASE, _i)
1682 #define IXGBE_LED_BLINK(_i)	IXGBE_LED_OFFSET(IXGBE_LED_BLINK_BASE, _i)
1683 #define IXGBE_LED_MODE_MASK(_i)	IXGBE_LED_OFFSET(IXGBE_LED_MODE_MASK_BASE, _i)
1684 
1685 /* LED modes */
1686 #define IXGBE_LED_LINK_UP	0x0
1687 #define IXGBE_LED_LINK_10G	0x1
1688 #define IXGBE_LED_MAC		0x2
1689 #define IXGBE_LED_FILTER	0x3
1690 #define IXGBE_LED_LINK_ACTIVE	0x4
1691 #define IXGBE_LED_LINK_1G	0x5
1692 #define IXGBE_LED_ON		0xE
1693 #define IXGBE_LED_OFF		0xF
1694 
1695 /* AUTOC Bit Masks */
1696 #define IXGBE_AUTOC_KX4_KX_SUPP_MASK 0xC0000000
1697 #define IXGBE_AUTOC_KX4_SUPP	0x80000000
1698 #define IXGBE_AUTOC_KX_SUPP	0x40000000
1699 #define IXGBE_AUTOC_PAUSE	0x30000000
1700 #define IXGBE_AUTOC_ASM_PAUSE	0x20000000
1701 #define IXGBE_AUTOC_SYM_PAUSE	0x10000000
1702 #define IXGBE_AUTOC_RF		0x08000000
1703 #define IXGBE_AUTOC_PD_TMR	0x06000000
1704 #define IXGBE_AUTOC_AN_RX_LOOSE	0x01000000
1705 #define IXGBE_AUTOC_AN_RX_DRIFT	0x00800000
1706 #define IXGBE_AUTOC_AN_RX_ALIGN	0x007C0000
1707 #define IXGBE_AUTOC_FECA	0x00040000
1708 #define IXGBE_AUTOC_FECR	0x00020000
1709 #define IXGBE_AUTOC_KR_SUPP	0x00010000
1710 #define IXGBE_AUTOC_AN_RESTART	0x00001000
1711 #define IXGBE_AUTOC_FLU		0x00000001
1712 #define IXGBE_AUTOC_LMS_SHIFT	13
1713 #define IXGBE_AUTOC_LMS_10G_SERIAL	(0x3 << IXGBE_AUTOC_LMS_SHIFT)
1714 #define IXGBE_AUTOC_LMS_KX4_KX_KR	(0x4 << IXGBE_AUTOC_LMS_SHIFT)
1715 #define IXGBE_AUTOC_LMS_SGMII_1G_100M	(0x5 << IXGBE_AUTOC_LMS_SHIFT)
1716 #define IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN	(0x6 << IXGBE_AUTOC_LMS_SHIFT)
1717 #define IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII	(0x7 << IXGBE_AUTOC_LMS_SHIFT)
1718 #define IXGBE_AUTOC_LMS_MASK		(0x7 << IXGBE_AUTOC_LMS_SHIFT)
1719 #define IXGBE_AUTOC_LMS_1G_LINK_NO_AN	(0x0 << IXGBE_AUTOC_LMS_SHIFT)
1720 #define IXGBE_AUTOC_LMS_10G_LINK_NO_AN	(0x1 << IXGBE_AUTOC_LMS_SHIFT)
1721 #define IXGBE_AUTOC_LMS_1G_AN		(0x2 << IXGBE_AUTOC_LMS_SHIFT)
1722 #define IXGBE_AUTOC_LMS_KX4_AN		(0x4 << IXGBE_AUTOC_LMS_SHIFT)
1723 #define IXGBE_AUTOC_LMS_KX4_AN_1G_AN	(0x6 << IXGBE_AUTOC_LMS_SHIFT)
1724 #define IXGBE_AUTOC_LMS_ATTACH_TYPE	(0x7 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT)
1725 
1726 #define IXGBE_AUTOC_1G_PMA_PMD_MASK	0x00000200
1727 #define IXGBE_AUTOC_1G_PMA_PMD_SHIFT	9
1728 #define IXGBE_AUTOC_10G_PMA_PMD_MASK	0x00000180
1729 #define IXGBE_AUTOC_10G_PMA_PMD_SHIFT	7
1730 #define IXGBE_AUTOC_10G_XAUI	(0x0 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT)
1731 #define IXGBE_AUTOC_10G_KX4	(0x1 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT)
1732 #define IXGBE_AUTOC_10G_CX4	(0x2 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT)
1733 #define IXGBE_AUTOC_1G_BX	(0x0 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT)
1734 #define IXGBE_AUTOC_1G_KX	(0x1 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT)
1735 #define IXGBE_AUTOC_1G_SFI	(0x0 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT)
1736 #define IXGBE_AUTOC_1G_KX_BX	(0x1 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT)
1737 
1738 #define IXGBE_AUTOC2_UPPER_MASK	0xFFFF0000
1739 #define IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK	0x00030000
1740 #define IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT	16
1741 #define IXGBE_AUTOC2_10G_KR	(0x0 << IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT)
1742 #define IXGBE_AUTOC2_10G_XFI	(0x1 << IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT)
1743 #define IXGBE_AUTOC2_10G_SFI	(0x2 << IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT)
1744 #define IXGBE_AUTOC2_LINK_DISABLE_ON_D3_MASK	0x50000000
1745 #define IXGBE_AUTOC2_LINK_DISABLE_MASK		0x70000000
1746 
1747 #define IXGBE_MACC_FLU		0x00000001
1748 #define IXGBE_MACC_FSV_10G	0x00030000
1749 #define IXGBE_MACC_FS		0x00040000
1750 #define IXGBE_MAC_RX2TX_LPBK	0x00000002
1751 
1752 /* LINKS Bit Masks */
1753 #define IXGBE_LINKS_KX_AN_COMP	0x80000000
1754 #define IXGBE_LINKS_UP		0x40000000
1755 #define IXGBE_LINKS_SPEED	0x20000000
1756 #define IXGBE_LINKS_MODE	0x18000000
1757 #define IXGBE_LINKS_RX_MODE	0x06000000
1758 #define IXGBE_LINKS_TX_MODE	0x01800000
1759 #define IXGBE_LINKS_XGXS_EN	0x00400000
1760 #define IXGBE_LINKS_SGMII_EN	0x02000000
1761 #define IXGBE_LINKS_PCS_1G_EN	0x00200000
1762 #define IXGBE_LINKS_1G_AN_EN	0x00100000
1763 #define IXGBE_LINKS_KX_AN_IDLE	0x00080000
1764 #define IXGBE_LINKS_1G_SYNC	0x00040000
1765 #define IXGBE_LINKS_10G_ALIGN	0x00020000
1766 #define IXGBE_LINKS_10G_LANE_SYNC	0x00017000
1767 #define IXGBE_LINKS_TL_FAULT		0x00001000
1768 #define IXGBE_LINKS_SIGNAL		0x00000F00
1769 
1770 #define IXGBE_LINKS_SPEED_82599		0x30000000
1771 #define IXGBE_LINKS_SPEED_10G_82599	0x30000000
1772 #define IXGBE_LINKS_SPEED_1G_82599	0x20000000
1773 #define IXGBE_LINKS_SPEED_100_82599	0x10000000
1774 #define IXGBE_LINK_UP_TIME		90 /* 9.0 Seconds */
1775 #define IXGBE_AUTO_NEG_TIME		45 /* 4.5 Seconds */
1776 
1777 #define IXGBE_LINKS2_AN_SUPPORTED	0x00000040
1778 
1779 /* PCS1GLSTA Bit Masks */
1780 #define IXGBE_PCS1GLSTA_LINK_OK		1
1781 #define IXGBE_PCS1GLSTA_SYNK_OK		0x10
1782 #define IXGBE_PCS1GLSTA_AN_COMPLETE	0x10000
1783 #define IXGBE_PCS1GLSTA_AN_PAGE_RX	0x20000
1784 #define IXGBE_PCS1GLSTA_AN_TIMED_OUT	0x40000
1785 #define IXGBE_PCS1GLSTA_AN_REMOTE_FAULT	0x80000
1786 #define IXGBE_PCS1GLSTA_AN_ERROR_RWS	0x100000
1787 
1788 #define IXGBE_PCS1GANA_SYM_PAUSE	0x80
1789 #define IXGBE_PCS1GANA_ASM_PAUSE	0x100
1790 
1791 /* PCS1GLCTL Bit Masks */
1792 #define IXGBE_PCS1GLCTL_AN_1G_TIMEOUT_EN 0x00040000 /* PCS 1G autoneg to en */
1793 #define IXGBE_PCS1GLCTL_FLV_LINK_UP	1
1794 #define IXGBE_PCS1GLCTL_FORCE_LINK	0x20
1795 #define IXGBE_PCS1GLCTL_LOW_LINK_LATCH	0x40
1796 #define IXGBE_PCS1GLCTL_AN_ENABLE	0x10000
1797 #define IXGBE_PCS1GLCTL_AN_RESTART	0x20000
1798 
1799 /* ANLP1 Bit Masks */
1800 #define IXGBE_ANLP1_PAUSE		0x0C00
1801 #define IXGBE_ANLP1_SYM_PAUSE		0x0400
1802 #define IXGBE_ANLP1_ASM_PAUSE		0x0800
1803 #define IXGBE_ANLP1_AN_STATE_MASK	0x000f0000
1804 
1805 /* SW Semaphore Register bitmasks */
1806 #define IXGBE_SWSM_SMBI		0x00000001 /* Driver Semaphore bit */
1807 #define IXGBE_SWSM_SWESMBI	0x00000002 /* FW Semaphore bit */
1808 #define IXGBE_SWSM_WMNG		0x00000004 /* Wake MNG Clock */
1809 #define IXGBE_SWFW_REGSMP	0x80000000 /* Register Semaphore bit 31 */
1810 
1811 /* SW_FW_SYNC/GSSR definitions */
1812 #define IXGBE_GSSR_EEP_SM	0x0001
1813 #define IXGBE_GSSR_PHY0_SM	0x0002
1814 #define IXGBE_GSSR_PHY1_SM	0x0004
1815 #define IXGBE_GSSR_MAC_CSR_SM	0x0008
1816 #define IXGBE_GSSR_FLASH_SM	0x0010
1817 #define IXGBE_GSSR_SW_MNG_SM	0x0400
1818 
1819 /* FW Status register bitmask */
1820 #define IXGBE_FWSTS_FWRI	0x00000200 /* Firmware Reset Indication */
1821 
1822 /* EEC Register */
1823 #define IXGBE_EEC_SK		0x00000001 /* EEPROM Clock */
1824 #define IXGBE_EEC_CS		0x00000002 /* EEPROM Chip Select */
1825 #define IXGBE_EEC_DI		0x00000004 /* EEPROM Data In */
1826 #define IXGBE_EEC_DO		0x00000008 /* EEPROM Data Out */
1827 #define IXGBE_EEC_FWE_MASK	0x00000030 /* FLASH Write Enable */
1828 #define IXGBE_EEC_FWE_DIS	0x00000010 /* Disable FLASH writes */
1829 #define IXGBE_EEC_FWE_EN	0x00000020 /* Enable FLASH writes */
1830 #define IXGBE_EEC_FWE_SHIFT	4
1831 #define IXGBE_EEC_REQ		0x00000040 /* EEPROM Access Request */
1832 #define IXGBE_EEC_GNT		0x00000080 /* EEPROM Access Grant */
1833 #define IXGBE_EEC_PRES		0x00000100 /* EEPROM Present */
1834 #define IXGBE_EEC_ARD		0x00000200 /* EEPROM Auto Read Done */
1835 #define IXGBE_EEC_FLUP		0x00800000 /* Flash update command */
1836 #define IXGBE_EEC_SEC1VAL	0x02000000 /* Sector 1 Valid */
1837 #define IXGBE_EEC_FLUDONE	0x04000000 /* Flash update done */
1838 /* EEPROM Addressing bits based on type (0-small, 1-large) */
1839 #define IXGBE_EEC_ADDR_SIZE	0x00000400
1840 #define IXGBE_EEC_SIZE		0x00007800 /* EEPROM Size */
1841 #define IXGBE_EERD_MAX_ADDR	0x00003FFF /* EERD alows 14 bits for addr. */
1842 
1843 #define IXGBE_EEC_SIZE_SHIFT		11
1844 #define IXGBE_EEPROM_WORD_SIZE_SHIFT	6
1845 #define IXGBE_EEPROM_OPCODE_BITS	8
1846 
1847 /* Part Number String Length */
1848 #define IXGBE_PBANUM_LENGTH	11
1849 
1850 /* Checksum and EEPROM pointers */
1851 #define IXGBE_PBANUM_PTR_GUARD	0xFAFA
1852 #define IXGBE_EEPROM_CHECKSUM	0x3F
1853 #define IXGBE_EEPROM_SUM	0xBABA
1854 #define IXGBE_PCIE_ANALOG_PTR	0x03
1855 #define IXGBE_ATLAS0_CONFIG_PTR	0x04
1856 #define IXGBE_PHY_PTR		0x04
1857 #define IXGBE_ATLAS1_CONFIG_PTR	0x05
1858 #define IXGBE_OPTION_ROM_PTR	0x05
1859 #define IXGBE_PCIE_GENERAL_PTR	0x06
1860 #define IXGBE_PCIE_CONFIG0_PTR	0x07
1861 #define IXGBE_PCIE_CONFIG1_PTR	0x08
1862 #define IXGBE_CORE0_PTR		0x09
1863 #define IXGBE_CORE1_PTR		0x0A
1864 #define IXGBE_MAC0_PTR		0x0B
1865 #define IXGBE_MAC1_PTR		0x0C
1866 #define IXGBE_CSR0_CONFIG_PTR	0x0D
1867 #define IXGBE_CSR1_CONFIG_PTR	0x0E
1868 #define IXGBE_FW_PTR		0x0F
1869 #define IXGBE_PBANUM0_PTR	0x15
1870 #define IXGBE_PBANUM1_PTR	0x16
1871 #define IXGBE_ALT_MAC_ADDR_PTR	0x37
1872 #define IXGBE_FREE_SPACE_PTR	0X3E
1873 
1874 #define IXGBE_SAN_MAC_ADDR_PTR		0x28
1875 #define IXGBE_DEVICE_CAPS		0x2C
1876 #define IXGBE_SERIAL_NUMBER_MAC_ADDR	0x11
1877 #define IXGBE_PCIE_MSIX_82599_CAPS	0x72
1878 #define IXGBE_MAX_MSIX_VECTORS_82599	0x40
1879 #define IXGBE_PCIE_MSIX_82598_CAPS	0x62
1880 #define IXGBE_MAX_MSIX_VECTORS_82598	0x13
1881 
1882 /* MSI-X capability fields masks */
1883 #define IXGBE_PCIE_MSIX_TBL_SZ_MASK	0x7FF
1884 
1885 /* Legacy EEPROM word offsets */
1886 #define IXGBE_ISCSI_BOOT_CAPS		0x0033
1887 #define IXGBE_ISCSI_SETUP_PORT_0	0x0030
1888 #define IXGBE_ISCSI_SETUP_PORT_1	0x0034
1889 
1890 /* EEPROM Commands - SPI */
1891 #define IXGBE_EEPROM_MAX_RETRY_SPI	5000 /* Max wait 5ms for RDY signal */
1892 #define IXGBE_EEPROM_STATUS_RDY_SPI	0x01
1893 #define IXGBE_EEPROM_READ_OPCODE_SPI	0x03  /* EEPROM read opcode */
1894 #define IXGBE_EEPROM_WRITE_OPCODE_SPI	0x02  /* EEPROM write opcode */
1895 #define IXGBE_EEPROM_A8_OPCODE_SPI	0x08  /* opcode bit-3 = addr bit-8 */
1896 #define IXGBE_EEPROM_WREN_OPCODE_SPI	0x06  /* EEPROM set Write Ena latch */
1897 /* EEPROM reset Write Enable latch */
1898 #define IXGBE_EEPROM_WRDI_OPCODE_SPI	0x04
1899 #define IXGBE_EEPROM_RDSR_OPCODE_SPI	0x05  /* EEPROM read Status reg */
1900 #define IXGBE_EEPROM_WRSR_OPCODE_SPI	0x01  /* EEPROM write Status reg */
1901 #define IXGBE_EEPROM_ERASE4K_OPCODE_SPI	0x20  /* EEPROM ERASE 4KB */
1902 #define IXGBE_EEPROM_ERASE64K_OPCODE_SPI	0xD8  /* EEPROM ERASE 64KB */
1903 #define IXGBE_EEPROM_ERASE256_OPCODE_SPI	0xDB  /* EEPROM ERASE 256B */
1904 
1905 /* EEPROM Read Register */
1906 #define IXGBE_EEPROM_RW_REG_DATA	16 /* data offset in EEPROM read reg */
1907 #define IXGBE_EEPROM_RW_REG_DONE	2 /* Offset to READ done bit */
1908 #define IXGBE_EEPROM_RW_REG_START	1 /* First bit to start operation */
1909 #define IXGBE_EEPROM_RW_ADDR_SHIFT	2 /* Shift to the address bits */
1910 #define IXGBE_NVM_POLL_WRITE		1 /* Flag for polling for wr complete */
1911 #define IXGBE_NVM_POLL_READ		0 /* Flag for polling for rd complete */
1912 
1913 #define IXGBE_ETH_LENGTH_OF_ADDRESS	ETHER_ADDR_LEN
1914 
1915 #define IXGBE_EEPROM_PAGE_SIZE_MAX	128
1916 #define IXGBE_EEPROM_RD_BUFFER_MAX_COUNT	256 /* words rd in burst */
1917 #define IXGBE_EEPROM_WR_BUFFER_MAX_COUNT	256 /* words wr in burst */
1918 #define IXGBE_EEPROM_CTRL_2		1 /* EEPROM CTRL word 2 */
1919 #define IXGBE_EEPROM_CCD_BIT		2
1920 
1921 #ifndef IXGBE_EEPROM_GRANT_ATTEMPTS
1922 #define IXGBE_EEPROM_GRANT_ATTEMPTS	1000 /* EEPROM attempts to gain grant */
1923 #endif
1924 
1925 /* Number of 5 microseconds we wait for EERD read and
1926  * EERW write to complete */
1927 #define IXGBE_EERD_EEWR_ATTEMPTS	100000
1928 
1929 /* # attempts we wait for flush update to complete */
1930 #define IXGBE_FLUDONE_ATTEMPTS		20000
1931 
1932 #define IXGBE_PCIE_CTRL2		0x5   /* PCIe Control 2 Offset */
1933 #define IXGBE_PCIE_CTRL2_DUMMY_ENABLE	0x8   /* Dummy Function Enable */
1934 #define IXGBE_PCIE_CTRL2_LAN_DISABLE	0x2   /* LAN PCI Disable */
1935 #define IXGBE_PCIE_CTRL2_DISABLE_SELECT	0x1   /* LAN Disable Select */
1936 
1937 #define IXGBE_SAN_MAC_ADDR_PORT0_OFFSET		0x0
1938 #define IXGBE_SAN_MAC_ADDR_PORT1_OFFSET		0x3
1939 #define IXGBE_DEVICE_CAPS_ALLOW_ANY_SFP		0x1
1940 #define IXGBE_DEVICE_CAPS_FCOE_OFFLOADS		0x2
1941 #define IXGBE_FW_LESM_PARAMETERS_PTR		0x2
1942 #define IXGBE_FW_LESM_STATE_1			0x1
1943 #define IXGBE_FW_LESM_STATE_ENABLED		0x8000 /* LESM Enable bit */
1944 #define IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR	0x4
1945 #define IXGBE_FW_PATCH_VERSION_4		0x7
1946 #define IXGBE_FCOE_IBA_CAPS_BLK_PTR		0x33 /* iSCSI/FCOE block */
1947 #define IXGBE_FCOE_IBA_CAPS_FCOE		0x20 /* FCOE flags */
1948 #define IXGBE_ISCSI_FCOE_BLK_PTR		0x17 /* iSCSI/FCOE block */
1949 #define IXGBE_ISCSI_FCOE_FLAGS_OFFSET		0x0 /* FCOE flags */
1950 #define IXGBE_ISCSI_FCOE_FLAGS_ENABLE		0x1 /* FCOE flags enable bit */
1951 #define IXGBE_ALT_SAN_MAC_ADDR_BLK_PTR		0x27 /* Alt. SAN MAC block */
1952 #define IXGBE_ALT_SAN_MAC_ADDR_CAPS_OFFSET	0x0 /* Alt SAN MAC capability */
1953 #define IXGBE_ALT_SAN_MAC_ADDR_PORT0_OFFSET	0x1 /* Alt SAN MAC 0 offset */
1954 #define IXGBE_ALT_SAN_MAC_ADDR_PORT1_OFFSET	0x4 /* Alt SAN MAC 1 offset */
1955 #define IXGBE_ALT_SAN_MAC_ADDR_WWNN_OFFSET	0x7 /* Alt WWNN prefix offset */
1956 #define IXGBE_ALT_SAN_MAC_ADDR_WWPN_OFFSET	0x8 /* Alt WWPN prefix offset */
1957 #define IXGBE_ALT_SAN_MAC_ADDR_CAPS_SANMAC	0x0 /* Alt SAN MAC exists */
1958 #define IXGBE_ALT_SAN_MAC_ADDR_CAPS_ALTWWN	0x1 /* Alt WWN base exists */
1959 
1960 /* FW header offset */
1961 #define IXGBE_X540_FW_PASSTHROUGH_PATCH_CONFIG_PTR	0x4
1962 #define IXGBE_X540_FW_MODULE_MASK			0x7FFF
1963 /* 4KB multiplier */
1964 #define IXGBE_X540_FW_MODULE_LENGTH			0x1000
1965 /* version word 2 (month & day) */
1966 #define IXGBE_X540_FW_PATCH_VERSION_2		0x5
1967 /* version word 3 (silicon compatibility & year) */
1968 #define IXGBE_X540_FW_PATCH_VERSION_3		0x6
1969 /* version word 4 (major & minor numbers) */
1970 #define IXGBE_X540_FW_PATCH_VERSION_4		0x7
1971 
1972 #define IXGBE_DEVICE_CAPS_WOL_PORT0_1	0x4 /* WoL supported on ports 0 & 1 */
1973 #define IXGBE_DEVICE_CAPS_WOL_PORT0	0x8 /* WoL supported on port 0 */
1974 #define IXGBE_DEVICE_CAPS_WOL_MASK	0xC /* Mask for WoL capabilities */
1975 
1976 /* PCI Bus Info */
1977 #define IXGBE_PCI_DEVICE_STATUS		0xAA
1978 #define IXGBE_PCI_DEVICE_STATUS_TRANSACTION_PENDING	0x0020
1979 #define IXGBE_PCI_LINK_STATUS		0xB2
1980 #define IXGBE_PCI_DEVICE_CONTROL2	0xC8
1981 #define IXGBE_PCI_LINK_WIDTH		0x3F0
1982 #define IXGBE_PCI_LINK_WIDTH_1		0x10
1983 #define IXGBE_PCI_LINK_WIDTH_2		0x20
1984 #define IXGBE_PCI_LINK_WIDTH_4		0x40
1985 #define IXGBE_PCI_LINK_WIDTH_8		0x80
1986 #define IXGBE_PCI_LINK_SPEED		0xF
1987 #define IXGBE_PCI_LINK_SPEED_2500	0x1
1988 #define IXGBE_PCI_LINK_SPEED_5000	0x2
1989 #define IXGBE_PCI_LINK_SPEED_8000	0x3
1990 #define IXGBE_PCI_HEADER_TYPE_REGISTER	0x0E
1991 #define IXGBE_PCI_HEADER_TYPE_MULTIFUNC	0x80
1992 #define IXGBE_PCI_DEVICE_CONTROL2_16ms	0x0005
1993 
1994 #define IXGBE_PCIDEVCTRL2_TIMEO_MASK	0xf
1995 #define IXGBE_PCIDEVCTRL2_16_32ms_def	0x0
1996 #define IXGBE_PCIDEVCTRL2_50_100us	0x1
1997 #define IXGBE_PCIDEVCTRL2_1_2ms		0x2
1998 #define IXGBE_PCIDEVCTRL2_16_32ms	0x5
1999 #define IXGBE_PCIDEVCTRL2_65_130ms	0x6
2000 #define IXGBE_PCIDEVCTRL2_260_520ms	0x9
2001 #define IXGBE_PCIDEVCTRL2_1_2s		0xa
2002 #define IXGBE_PCIDEVCTRL2_4_8s		0xd
2003 #define IXGBE_PCIDEVCTRL2_17_34s	0xe
2004 
2005 /* Number of 100 microseconds we wait for PCI Express master disable */
2006 #define IXGBE_PCI_MASTER_DISABLE_TIMEOUT	800
2007 
2008 /* Check whether address is multicast. This is little-endian specific check.*/
2009 #define IXGBE_IS_MULTICAST(Address) \
2010 		(bool)(((u8 *)(Address))[0] & ((u8)0x01))
2011 
2012 /* Check whether an address is broadcast. */
2013 #define IXGBE_IS_BROADCAST(Address) \
2014 		((((u8 *)(Address))[0] == ((u8)0xff)) && \
2015 		(((u8 *)(Address))[1] == ((u8)0xff)))
2016 
2017 /* RAH */
2018 #define IXGBE_RAH_VIND_MASK	0x003C0000
2019 #define IXGBE_RAH_VIND_SHIFT	18
2020 #define IXGBE_RAH_AV		0x80000000
2021 #define IXGBE_CLEAR_VMDQ_ALL	0xFFFFFFFF
2022 
2023 /* Header split receive */
2024 #define IXGBE_RFCTL_ISCSI_DIS		0x00000001
2025 #define IXGBE_RFCTL_ISCSI_DWC_MASK	0x0000003E
2026 #define IXGBE_RFCTL_ISCSI_DWC_SHIFT	1
2027 #define IXGBE_RFCTL_RSC_DIS		0x00000010
2028 #define IXGBE_RFCTL_NFSW_DIS		0x00000040
2029 #define IXGBE_RFCTL_NFSR_DIS		0x00000080
2030 #define IXGBE_RFCTL_NFS_VER_MASK	0x00000300
2031 #define IXGBE_RFCTL_NFS_VER_SHIFT	8
2032 #define IXGBE_RFCTL_NFS_VER_2		0
2033 #define IXGBE_RFCTL_NFS_VER_3		1
2034 #define IXGBE_RFCTL_NFS_VER_4		2
2035 #define IXGBE_RFCTL_IPV6_DIS		0x00000400
2036 #define IXGBE_RFCTL_IPV6_XSUM_DIS	0x00000800
2037 #define IXGBE_RFCTL_IPFRSP_DIS		0x00004000
2038 #define IXGBE_RFCTL_IPV6_EX_DIS		0x00010000
2039 #define IXGBE_RFCTL_NEW_IPV6_EXT_DIS	0x00020000
2040 
2041 /* Transmit Config masks */
2042 #define IXGBE_TXDCTL_ENABLE		0x02000000 /* Ena specific Tx Queue */
2043 #define IXGBE_TXDCTL_SWFLSH		0x04000000 /* Tx Desc. wr-bk flushing */
2044 #define IXGBE_TXDCTL_WTHRESH_SHIFT	16 /* shift to WTHRESH bits */
2045 /* Enable short packet padding to 64 bytes */
2046 #define IXGBE_TX_PAD_ENABLE		0x00000400
2047 #define IXGBE_JUMBO_FRAME_ENABLE	0x00000004  /* Allow jumbo frames */
2048 /* This allows for 16K packets + 4k for vlan */
2049 #define IXGBE_MAX_FRAME_SZ		0x40040000
2050 
2051 #define IXGBE_TDWBAL_HEAD_WB_ENABLE	0x1 /* Tx head write-back enable */
2052 #define IXGBE_TDWBAL_SEQNUM_WB_ENABLE	0x2 /* Tx seq# write-back enable */
2053 
2054 /* Receive Config masks */
2055 #define IXGBE_RXCTRL_RXEN		0x00000001 /* Enable Receiver */
2056 #define IXGBE_RXCTRL_DMBYPS		0x00000002 /* Desc Monitor Bypass */
2057 #define IXGBE_RXDCTL_ENABLE		0x02000000 /* Ena specific Rx Queue */
2058 #define IXGBE_RXDCTL_SWFLSH		0x04000000 /* Rx Desc wr-bk flushing */
2059 #define IXGBE_RXDCTL_RLPMLMASK		0x00003FFF /* X540 supported only */
2060 #define IXGBE_RXDCTL_RLPML_EN		0x00008000
2061 #define IXGBE_RXDCTL_VME		0x40000000 /* VLAN mode enable */
2062 
2063 #define IXGBE_TSAUXC_EN_CLK		0x00000004
2064 #define IXGBE_TSAUXC_SYNCLK		0x00000008
2065 #define IXGBE_TSAUXC_SDP0_INT		0x00000040
2066 
2067 #define IXGBE_TSYNCTXCTL_VALID		0x00000001 /* Tx timestamp valid */
2068 #define IXGBE_TSYNCTXCTL_ENABLED	0x00000010 /* Tx timestamping enabled */
2069 
2070 #define IXGBE_TSYNCRXCTL_VALID		0x00000001 /* Rx timestamp valid */
2071 #define IXGBE_TSYNCRXCTL_TYPE_MASK	0x0000000E /* Rx type mask */
2072 #define IXGBE_TSYNCRXCTL_TYPE_L2_V2	0x00
2073 #define IXGBE_TSYNCRXCTL_TYPE_L4_V1	0x02
2074 #define IXGBE_TSYNCRXCTL_TYPE_L2_L4_V2	0x04
2075 #define IXGBE_TSYNCRXCTL_TYPE_EVENT_V2	0x0A
2076 #define IXGBE_TSYNCRXCTL_ENABLED	0x00000010 /* Rx Timestamping enabled */
2077 
2078 #define IXGBE_RXMTRL_V1_CTRLT_MASK	0x000000FF
2079 #define IXGBE_RXMTRL_V1_SYNC_MSG	0x00
2080 #define IXGBE_RXMTRL_V1_DELAY_REQ_MSG	0x01
2081 #define IXGBE_RXMTRL_V1_FOLLOWUP_MSG	0x02
2082 #define IXGBE_RXMTRL_V1_DELAY_RESP_MSG	0x03
2083 #define IXGBE_RXMTRL_V1_MGMT_MSG	0x04
2084 
2085 #define IXGBE_RXMTRL_V2_MSGID_MASK	0x0000FF00
2086 #define IXGBE_RXMTRL_V2_SYNC_MSG	0x0000
2087 #define IXGBE_RXMTRL_V2_DELAY_REQ_MSG	0x0100
2088 #define IXGBE_RXMTRL_V2_PDELAY_REQ_MSG	0x0200
2089 #define IXGBE_RXMTRL_V2_PDELAY_RESP_MSG	0x0300
2090 #define IXGBE_RXMTRL_V2_FOLLOWUP_MSG	0x0800
2091 #define IXGBE_RXMTRL_V2_DELAY_RESP_MSG	0x0900
2092 #define IXGBE_RXMTRL_V2_PDELAY_FOLLOWUP_MSG 0x0A00
2093 #define IXGBE_RXMTRL_V2_ANNOUNCE_MSG	0x0B00
2094 #define IXGBE_RXMTRL_V2_SIGNALLING_MSG	0x0C00
2095 #define IXGBE_RXMTRL_V2_MGMT_MSG	0x0D00
2096 
2097 #define IXGBE_FCTRL_SBP		0x00000002 /* Store Bad Packet */
2098 #define IXGBE_FCTRL_MPE		0x00000100 /* Multicast Promiscuous Ena*/
2099 #define IXGBE_FCTRL_UPE		0x00000200 /* Unicast Promiscuous Ena */
2100 #define IXGBE_FCTRL_BAM		0x00000400 /* Broadcast Accept Mode */
2101 #define IXGBE_FCTRL_PMCF	0x00001000 /* Pass MAC Control Frames */
2102 #define IXGBE_FCTRL_DPF		0x00002000 /* Discard Pause Frame */
2103 /* Receive Priority Flow Control Enable */
2104 #define IXGBE_FCTRL_RPFCE	0x00004000
2105 #define IXGBE_FCTRL_RFCE	0x00008000 /* Receive Flow Control Ena */
2106 #define IXGBE_MFLCN_PMCF	0x00000001 /* Pass MAC Control Frames */
2107 #define IXGBE_MFLCN_DPF		0x00000002 /* Discard Pause Frame */
2108 #define IXGBE_MFLCN_RPFCE	0x00000004 /* Receive Priority FC Enable */
2109 #define IXGBE_MFLCN_RFCE	0x00000008 /* Receive FC Enable */
2110 #define IXGBE_MFLCN_RPFCE_MASK	0x00000FF4 /* Rx Priority FC bitmap mask */
2111 #define IXGBE_MFLCN_RPFCE_SHIFT	4 /* Rx Priority FC bitmap shift */
2112 
2113 /* Multiple Receive Queue Control */
2114 #define IXGBE_MRQC_RSSEN	0x00000001  /* RSS Enable */
2115 #define IXGBE_MRQC_MRQE_MASK	0xF /* Bits 3:0 */
2116 #define IXGBE_MRQC_RT8TCEN	0x00000002 /* 8 TC no RSS */
2117 #define IXGBE_MRQC_RT4TCEN	0x00000003 /* 4 TC no RSS */
2118 #define IXGBE_MRQC_RTRSS8TCEN	0x00000004 /* 8 TC w/ RSS */
2119 #define IXGBE_MRQC_RTRSS4TCEN	0x00000005 /* 4 TC w/ RSS */
2120 #define IXGBE_MRQC_VMDQEN	0x00000008 /* VMDq2 64 pools no RSS */
2121 #define IXGBE_MRQC_VMDQRSS32EN	0x0000000A /* VMDq2 32 pools w/ RSS */
2122 #define IXGBE_MRQC_VMDQRSS64EN	0x0000000B /* VMDq2 64 pools w/ RSS */
2123 #define IXGBE_MRQC_VMDQRT8TCEN	0x0000000C /* VMDq2/RT 16 pool 8 TC */
2124 #define IXGBE_MRQC_VMDQRT4TCEN	0x0000000D /* VMDq2/RT 32 pool 4 TC */
2125 #define IXGBE_MRQC_RSS_FIELD_MASK	0xFFFF0000
2126 #define IXGBE_MRQC_RSS_FIELD_IPV4_TCP	0x00010000
2127 #define IXGBE_MRQC_RSS_FIELD_IPV4	0x00020000
2128 #define IXGBE_MRQC_RSS_FIELD_IPV6_EX_TCP 0x00040000
2129 #define IXGBE_MRQC_RSS_FIELD_IPV6_EX	0x00080000
2130 #define IXGBE_MRQC_RSS_FIELD_IPV6	0x00100000
2131 #define IXGBE_MRQC_RSS_FIELD_IPV6_TCP	0x00200000
2132 #define IXGBE_MRQC_RSS_FIELD_IPV4_UDP	0x00400000
2133 #define IXGBE_MRQC_RSS_FIELD_IPV6_UDP	0x00800000
2134 #define IXGBE_MRQC_RSS_FIELD_IPV6_EX_UDP 0x01000000
2135 #define IXGBE_MRQC_L3L4TXSWEN		0x00008000
2136 
2137 /* Queue Drop Enable */
2138 #define IXGBE_QDE_ENABLE	0x00000001
2139 #define IXGBE_QDE_IDX_MASK	0x00007F00
2140 #define IXGBE_QDE_IDX_SHIFT	8
2141 #define IXGBE_QDE_WRITE		0x00010000
2142 #define IXGBE_QDE_READ		0x00020000
2143 
2144 #define IXGBE_TXD_POPTS_IXSM	0x01 /* Insert IP checksum */
2145 #define IXGBE_TXD_POPTS_TXSM	0x02 /* Insert TCP/UDP checksum */
2146 #define IXGBE_TXD_CMD_EOP	0x01000000 /* End of Packet */
2147 #define IXGBE_TXD_CMD_IFCS	0x02000000 /* Insert FCS (Ethernet CRC) */
2148 #define IXGBE_TXD_CMD_IC	0x04000000 /* Insert Checksum */
2149 #define IXGBE_TXD_CMD_RS	0x08000000 /* Report Status */
2150 #define IXGBE_TXD_CMD_DEXT	0x20000000 /* Desc extension (0 = legacy) */
2151 #define IXGBE_TXD_CMD_VLE	0x40000000 /* Add VLAN tag */
2152 #define IXGBE_TXD_STAT_DD	0x00000001 /* Descriptor Done */
2153 
2154 #define IXGBE_RXDADV_IPSEC_STATUS_SECP		0x00020000
2155 #define IXGBE_RXDADV_IPSEC_ERROR_INVALID_PROTOCOL 0x08000000
2156 #define IXGBE_RXDADV_IPSEC_ERROR_INVALID_LENGTH	0x10000000
2157 #define IXGBE_RXDADV_IPSEC_ERROR_AUTH_FAILED	0x18000000
2158 #define IXGBE_RXDADV_IPSEC_ERROR_BIT_MASK	0x18000000
2159 /* Multiple Transmit Queue Command Register */
2160 #define IXGBE_MTQC_RT_ENA	0x1 /* DCB Enable */
2161 #define IXGBE_MTQC_VT_ENA	0x2 /* VMDQ2 Enable */
2162 #define IXGBE_MTQC_64Q_1PB	0x0 /* 64 queues 1 pack buffer */
2163 #define IXGBE_MTQC_32VF		0x8 /* 4 TX Queues per pool w/32VF's */
2164 #define IXGBE_MTQC_64VF		0x4 /* 2 TX Queues per pool w/64VF's */
2165 #define IXGBE_MTQC_4TC_4TQ	0x8 /* 4 TC if RT_ENA and VT_ENA */
2166 #define IXGBE_MTQC_8TC_8TQ	0xC /* 8 TC if RT_ENA or 8 TQ if VT_ENA */
2167 
2168 /* Receive Descriptor bit definitions */
2169 #define IXGBE_RXD_STAT_DD	0x01 /* Descriptor Done */
2170 #define IXGBE_RXD_STAT_EOP	0x02 /* End of Packet */
2171 #define IXGBE_RXD_STAT_FLM	0x04 /* FDir Match */
2172 #define IXGBE_RXD_STAT_VP	0x08 /* IEEE VLAN Packet */
2173 #define IXGBE_RXDADV_NEXTP_MASK	0x000FFFF0 /* Next Descriptor Index */
2174 #define IXGBE_RXDADV_NEXTP_SHIFT	0x00000004
2175 #define IXGBE_RXD_STAT_UDPCS	0x10 /* UDP xsum calculated */
2176 #define IXGBE_RXD_STAT_L4CS	0x20 /* L4 xsum calculated */
2177 #define IXGBE_RXD_STAT_IPCS	0x40 /* IP xsum calculated */
2178 #define IXGBE_RXD_STAT_PIF	0x80 /* passed in-exact filter */
2179 #define IXGBE_RXD_STAT_CRCV	0x100 /* Speculative CRC Valid */
2180 #define IXGBE_RXD_STAT_VEXT	0x200 /* 1st VLAN found */
2181 #define IXGBE_RXD_STAT_UDPV	0x400 /* Valid UDP checksum */
2182 #define IXGBE_RXD_STAT_DYNINT	0x800 /* Pkt caused INT via DYNINT */
2183 #define IXGBE_RXD_STAT_LLINT	0x800 /* Pkt caused Low Latency Interrupt */
2184 #define IXGBE_RXD_STAT_TS	0x10000 /* Time Stamp */
2185 #define IXGBE_RXD_STAT_SECP	0x20000 /* Security Processing */
2186 #define IXGBE_RXD_STAT_LB	0x40000 /* Loopback Status */
2187 #define IXGBE_RXD_STAT_ACK	0x8000 /* ACK Packet indication */
2188 #define IXGBE_RXD_ERR_CE	0x01 /* CRC Error */
2189 #define IXGBE_RXD_ERR_LE	0x02 /* Length Error */
2190 #define IXGBE_RXD_ERR_PE	0x08 /* Packet Error */
2191 #define IXGBE_RXD_ERR_OSE	0x10 /* Oversize Error */
2192 #define IXGBE_RXD_ERR_USE	0x20 /* Undersize Error */
2193 #define IXGBE_RXD_ERR_TCPE	0x40 /* TCP/UDP Checksum Error */
2194 #define IXGBE_RXD_ERR_IPE	0x80 /* IP Checksum Error */
2195 #define IXGBE_RXDADV_ERR_MASK		0xfff00000 /* RDESC.ERRORS mask */
2196 #define IXGBE_RXDADV_ERR_SHIFT		20 /* RDESC.ERRORS shift */
2197 #define IXGBE_RXDADV_ERR_RXE		0x20000000 /* Any MAC Error */
2198 #define IXGBE_RXDADV_ERR_FCEOFE		0x80000000 /* FCoEFe/IPE */
2199 #define IXGBE_RXDADV_ERR_FCERR		0x00700000 /* FCERR/FDIRERR */
2200 #define IXGBE_RXDADV_ERR_FDIR_LEN	0x00100000 /* FDIR Length error */
2201 #define IXGBE_RXDADV_ERR_FDIR_DROP	0x00200000 /* FDIR Drop error */
2202 #define IXGBE_RXDADV_ERR_FDIR_COLL	0x00400000 /* FDIR Collision error */
2203 #define IXGBE_RXDADV_ERR_HBO	0x00800000 /*Header Buffer Overflow */
2204 #define IXGBE_RXDADV_ERR_CE	0x01000000 /* CRC Error */
2205 #define IXGBE_RXDADV_ERR_LE	0x02000000 /* Length Error */
2206 #define IXGBE_RXDADV_ERR_PE	0x08000000 /* Packet Error */
2207 #define IXGBE_RXDADV_ERR_OSE	0x10000000 /* Oversize Error */
2208 #define IXGBE_RXDADV_ERR_USE	0x20000000 /* Undersize Error */
2209 #define IXGBE_RXDADV_ERR_TCPE	0x40000000 /* TCP/UDP Checksum Error */
2210 #define IXGBE_RXDADV_ERR_IPE	0x80000000 /* IP Checksum Error */
2211 #define IXGBE_RXD_VLAN_ID_MASK	0x0FFF  /* VLAN ID is in lower 12 bits */
2212 #define IXGBE_RXD_PRI_MASK	0xE000  /* Priority is in upper 3 bits */
2213 #define IXGBE_RXD_PRI_SHIFT	13
2214 #define IXGBE_RXD_CFI_MASK	0x1000  /* CFI is bit 12 */
2215 #define IXGBE_RXD_CFI_SHIFT	12
2216 
2217 #define IXGBE_RXDADV_STAT_DD		IXGBE_RXD_STAT_DD  /* Done */
2218 #define IXGBE_RXDADV_STAT_EOP		IXGBE_RXD_STAT_EOP /* End of Packet */
2219 #define IXGBE_RXDADV_STAT_FLM		IXGBE_RXD_STAT_FLM /* FDir Match */
2220 #define IXGBE_RXDADV_STAT_VP		IXGBE_RXD_STAT_VP  /* IEEE VLAN Pkt */
2221 #define IXGBE_RXDADV_STAT_MASK		0x000fffff /* Stat/NEXTP: bit 0-19 */
2222 #define IXGBE_RXDADV_STAT_FCEOFS	0x00000040 /* FCoE EOF/SOF Stat */
2223 #define IXGBE_RXDADV_STAT_FCSTAT	0x00000030 /* FCoE Pkt Stat */
2224 #define IXGBE_RXDADV_STAT_FCSTAT_NOMTCH	0x00000000 /* 00: No Ctxt Match */
2225 #define IXGBE_RXDADV_STAT_FCSTAT_NODDP	0x00000010 /* 01: Ctxt w/o DDP */
2226 #define IXGBE_RXDADV_STAT_FCSTAT_FCPRSP	0x00000020 /* 10: Recv. FCP_RSP */
2227 #define IXGBE_RXDADV_STAT_FCSTAT_DDP	0x00000030 /* 11: Ctxt w/ DDP */
2228 #define IXGBE_RXDADV_STAT_TS		0x00010000 /* IEEE1588 Time Stamp */
2229 
2230 /* PSRTYPE bit definitions */
2231 #define IXGBE_PSRTYPE_TCPHDR	0x00000010
2232 #define IXGBE_PSRTYPE_UDPHDR	0x00000020
2233 #define IXGBE_PSRTYPE_IPV4HDR	0x00000100
2234 #define IXGBE_PSRTYPE_IPV6HDR	0x00000200
2235 #define IXGBE_PSRTYPE_L2HDR	0x00001000
2236 
2237 /* SRRCTL bit definitions */
2238 #define IXGBE_SRRCTL_BSIZEPKT_SHIFT	10 /* so many KBs */
2239 #define IXGBE_SRRCTL_RDMTS_SHIFT	22
2240 #define IXGBE_SRRCTL_RDMTS_MASK		0x01C00000
2241 #define IXGBE_SRRCTL_DROP_EN		0x10000000
2242 #define IXGBE_SRRCTL_BSIZEPKT_MASK	0x0000007F
2243 #define IXGBE_SRRCTL_BSIZEHDR_MASK	0x00003F00
2244 #define IXGBE_SRRCTL_DESCTYPE_LEGACY	0x00000000
2245 #define IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000
2246 #define IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT	0x04000000
2247 #define IXGBE_SRRCTL_DESCTYPE_HDR_REPLICATION_LARGE_PKT 0x08000000
2248 #define IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000
2249 #define IXGBE_SRRCTL_DESCTYPE_MASK	0x0E000000
2250 
2251 #define IXGBE_RXDPS_HDRSTAT_HDRSP	0x00008000
2252 #define IXGBE_RXDPS_HDRSTAT_HDRLEN_MASK	0x000003FF
2253 
2254 #define IXGBE_RXDADV_RSSTYPE_MASK	0x0000000F
2255 #define IXGBE_RXDADV_PKTTYPE_MASK	0x0000FFF0
2256 #define IXGBE_RXDADV_PKTTYPE_MASK_EX	0x0001FFF0
2257 #define IXGBE_RXDADV_HDRBUFLEN_MASK	0x00007FE0
2258 #define IXGBE_RXDADV_RSCCNT_MASK	0x001E0000
2259 #define IXGBE_RXDADV_RSCCNT_SHIFT	17
2260 #define IXGBE_RXDADV_HDRBUFLEN_SHIFT	5
2261 #define IXGBE_RXDADV_SPLITHEADER_EN	0x00001000
2262 #define IXGBE_RXDADV_SPH		0x8000
2263 
2264 /* RSS Hash results */
2265 #define IXGBE_RXDADV_RSSTYPE_NONE	0x00000000
2266 #define IXGBE_RXDADV_RSSTYPE_IPV4_TCP	0x00000001
2267 #define IXGBE_RXDADV_RSSTYPE_IPV4	0x00000002
2268 #define IXGBE_RXDADV_RSSTYPE_IPV6_TCP	0x00000003
2269 #define IXGBE_RXDADV_RSSTYPE_IPV6_EX	0x00000004
2270 #define IXGBE_RXDADV_RSSTYPE_IPV6	0x00000005
2271 #define IXGBE_RXDADV_RSSTYPE_IPV6_TCP_EX 0x00000006
2272 #define IXGBE_RXDADV_RSSTYPE_IPV4_UDP	0x00000007
2273 #define IXGBE_RXDADV_RSSTYPE_IPV6_UDP	0x00000008
2274 #define IXGBE_RXDADV_RSSTYPE_IPV6_UDP_EX 0x00000009
2275 
2276 /* RSS Packet Types as indicated in the receive descriptor. */
2277 #define IXGBE_RXDADV_PKTTYPE_NONE	0x00000000
2278 #define IXGBE_RXDADV_PKTTYPE_IPV4	0x00000010 /* IPv4 hdr present */
2279 #define IXGBE_RXDADV_PKTTYPE_IPV4_EX	0x00000020 /* IPv4 hdr + extensions */
2280 #define IXGBE_RXDADV_PKTTYPE_IPV6	0x00000040 /* IPv6 hdr present */
2281 #define IXGBE_RXDADV_PKTTYPE_IPV6_EX	0x00000080 /* IPv6 hdr + extensions */
2282 #define IXGBE_RXDADV_PKTTYPE_TCP	0x00000100 /* TCP hdr present */
2283 #define IXGBE_RXDADV_PKTTYPE_UDP	0x00000200 /* UDP hdr present */
2284 #define IXGBE_RXDADV_PKTTYPE_SCTP	0x00000400 /* SCTP hdr present */
2285 #define IXGBE_RXDADV_PKTTYPE_NFS	0x00000800 /* NFS hdr present */
2286 #define IXGBE_RXDADV_PKTTYPE_IPSEC_ESP	0x00001000 /* IPSec ESP */
2287 #define IXGBE_RXDADV_PKTTYPE_IPSEC_AH	0x00002000 /* IPSec AH */
2288 #define IXGBE_RXDADV_PKTTYPE_LINKSEC	0x00004000 /* LinkSec Encap */
2289 #define IXGBE_RXDADV_PKTTYPE_ETQF	0x00008000 /* PKTTYPE is ETQF index */
2290 #define IXGBE_RXDADV_PKTTYPE_ETQF_MASK	0x00000070 /* ETQF has 8 indices */
2291 #define IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT	4 /* Right-shift 4 bits */
2292 
2293 /* Security Processing bit Indication */
2294 #define IXGBE_RXDADV_LNKSEC_STATUS_SECP		0x00020000
2295 #define IXGBE_RXDADV_LNKSEC_ERROR_NO_SA_MATCH	0x08000000
2296 #define IXGBE_RXDADV_LNKSEC_ERROR_REPLAY_ERROR	0x10000000
2297 #define IXGBE_RXDADV_LNKSEC_ERROR_BIT_MASK	0x18000000
2298 #define IXGBE_RXDADV_LNKSEC_ERROR_BAD_SIG	0x18000000
2299 
2300 /* Masks to determine if packets should be dropped due to frame errors */
2301 #define IXGBE_RXD_ERR_FRAME_ERR_MASK ( \
2302 				IXGBE_RXD_ERR_CE | \
2303 				IXGBE_RXD_ERR_LE | \
2304 				IXGBE_RXD_ERR_PE | \
2305 				IXGBE_RXD_ERR_OSE | \
2306 				IXGBE_RXD_ERR_USE)
2307 
2308 #define IXGBE_RXDADV_ERR_FRAME_ERR_MASK ( \
2309 				IXGBE_RXDADV_ERR_CE | \
2310 				IXGBE_RXDADV_ERR_LE | \
2311 				IXGBE_RXDADV_ERR_PE | \
2312 				IXGBE_RXDADV_ERR_OSE | \
2313 				IXGBE_RXDADV_ERR_USE)
2314 
2315 #define IXGBE_RXDADV_ERR_FRAME_ERR_MASK_82599	IXGBE_RXDADV_ERR_RXE
2316 
2317 /* Multicast bit mask */
2318 #define IXGBE_MCSTCTRL_MFE	0x4
2319 
2320 /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
2321 #define IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE	8
2322 #define IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE	8
2323 #define IXGBE_REQ_TX_BUFFER_GRANULARITY		1024
2324 
2325 /* Vlan-specific macros */
2326 #define IXGBE_RX_DESC_SPECIAL_VLAN_MASK	0x0FFF /* VLAN ID in lower 12 bits */
2327 #define IXGBE_RX_DESC_SPECIAL_PRI_MASK	0xE000 /* Priority in upper 3 bits */
2328 #define IXGBE_RX_DESC_SPECIAL_PRI_SHIFT	0x000D /* Priority in upper 3 of 16 */
2329 #define IXGBE_TX_DESC_SPECIAL_PRI_SHIFT	IXGBE_RX_DESC_SPECIAL_PRI_SHIFT
2330 
2331 /* SR-IOV specific macros */
2332 #define IXGBE_MBVFICR_INDEX(vf_number)	(vf_number >> 4)
2333 #define IXGBE_MBVFICR(_i)		(0x00710 + ((_i) * 4))
2334 #define IXGBE_VFLRE(_i)			(((_i & 1) ? 0x001C0 : 0x00600))
2335 #define IXGBE_VFLREC(_i)		 (0x00700 + ((_i) * 4))
2336 
2337 /* Little Endian defines */
2338 #ifndef __le16
2339 #define __le16	u16
2340 #endif
2341 #ifndef __le32
2342 #define __le32	u32
2343 #endif
2344 #ifndef __le64
2345 #define __le64	u64
2346 
2347 #endif
2348 #ifndef __be16
2349 /* Big Endian defines */
2350 #define __be16	u16
2351 #define __be32	u32
2352 #define __be64	u64
2353 
2354 #endif
2355 enum ixgbe_fdir_pballoc_type {
2356 	IXGBE_FDIR_PBALLOC_NONE = 0,
2357 	IXGBE_FDIR_PBALLOC_64K  = 1,
2358 	IXGBE_FDIR_PBALLOC_128K = 2,
2359 	IXGBE_FDIR_PBALLOC_256K = 3,
2360 };
2361 
2362 /* Flow Director register values */
2363 #define IXGBE_FDIRCTRL_PBALLOC_64K		0x00000001
2364 #define IXGBE_FDIRCTRL_PBALLOC_128K		0x00000002
2365 #define IXGBE_FDIRCTRL_PBALLOC_256K		0x00000003
2366 #define IXGBE_FDIRCTRL_INIT_DONE		0x00000008
2367 #define IXGBE_FDIRCTRL_PERFECT_MATCH		0x00000010
2368 #define IXGBE_FDIRCTRL_REPORT_STATUS		0x00000020
2369 #define IXGBE_FDIRCTRL_REPORT_STATUS_ALWAYS	0x00000080
2370 #define IXGBE_FDIRCTRL_DROP_Q_SHIFT		8
2371 #define IXGBE_FDIRCTRL_FLEX_SHIFT		16
2372 #define IXGBE_FDIRCTRL_SEARCHLIM		0x00800000
2373 #define IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT		24
2374 #define IXGBE_FDIRCTRL_FULL_THRESH_MASK		0xF0000000
2375 #define IXGBE_FDIRCTRL_FULL_THRESH_SHIFT	28
2376 
2377 #define IXGBE_FDIRTCPM_DPORTM_SHIFT		16
2378 #define IXGBE_FDIRUDPM_DPORTM_SHIFT		16
2379 #define IXGBE_FDIRIP6M_DIPM_SHIFT		16
2380 #define IXGBE_FDIRM_VLANID			0x00000001
2381 #define IXGBE_FDIRM_VLANP			0x00000002
2382 #define IXGBE_FDIRM_POOL			0x00000004
2383 #define IXGBE_FDIRM_L4P				0x00000008
2384 #define IXGBE_FDIRM_FLEX			0x00000010
2385 #define IXGBE_FDIRM_DIPv6			0x00000020
2386 
2387 #define IXGBE_FDIRFREE_FREE_MASK		0xFFFF
2388 #define IXGBE_FDIRFREE_FREE_SHIFT		0
2389 #define IXGBE_FDIRFREE_COLL_MASK		0x7FFF0000
2390 #define IXGBE_FDIRFREE_COLL_SHIFT		16
2391 #define IXGBE_FDIRLEN_MAXLEN_MASK		0x3F
2392 #define IXGBE_FDIRLEN_MAXLEN_SHIFT		0
2393 #define IXGBE_FDIRLEN_MAXHASH_MASK		0x7FFF0000
2394 #define IXGBE_FDIRLEN_MAXHASH_SHIFT		16
2395 #define IXGBE_FDIRUSTAT_ADD_MASK		0xFFFF
2396 #define IXGBE_FDIRUSTAT_ADD_SHIFT		0
2397 #define IXGBE_FDIRUSTAT_REMOVE_MASK		0xFFFF0000
2398 #define IXGBE_FDIRUSTAT_REMOVE_SHIFT		16
2399 #define IXGBE_FDIRFSTAT_FADD_MASK		0x00FF
2400 #define IXGBE_FDIRFSTAT_FADD_SHIFT		0
2401 #define IXGBE_FDIRFSTAT_FREMOVE_MASK		0xFF00
2402 #define IXGBE_FDIRFSTAT_FREMOVE_SHIFT		8
2403 #define IXGBE_FDIRPORT_DESTINATION_SHIFT	16
2404 #define IXGBE_FDIRVLAN_FLEX_SHIFT		16
2405 #define IXGBE_FDIRHASH_BUCKET_VALID_SHIFT	15
2406 #define IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT	16
2407 
2408 #define IXGBE_FDIRCMD_CMD_MASK			0x00000003
2409 #define IXGBE_FDIRCMD_CMD_ADD_FLOW		0x00000001
2410 #define IXGBE_FDIRCMD_CMD_REMOVE_FLOW		0x00000002
2411 #define IXGBE_FDIRCMD_CMD_QUERY_REM_FILT	0x00000003
2412 #define IXGBE_FDIRCMD_FILTER_VALID		0x00000004
2413 #define IXGBE_FDIRCMD_FILTER_UPDATE		0x00000008
2414 #define IXGBE_FDIRCMD_IPv6DMATCH		0x00000010
2415 #define IXGBE_FDIRCMD_L4TYPE_UDP		0x00000020
2416 #define IXGBE_FDIRCMD_L4TYPE_TCP		0x00000040
2417 #define IXGBE_FDIRCMD_L4TYPE_SCTP		0x00000060
2418 #define IXGBE_FDIRCMD_IPV6			0x00000080
2419 #define IXGBE_FDIRCMD_CLEARHT			0x00000100
2420 #define IXGBE_FDIRCMD_DROP			0x00000200
2421 #define IXGBE_FDIRCMD_INT			0x00000400
2422 #define IXGBE_FDIRCMD_LAST			0x00000800
2423 #define IXGBE_FDIRCMD_COLLISION			0x00001000
2424 #define IXGBE_FDIRCMD_QUEUE_EN			0x00008000
2425 #define IXGBE_FDIRCMD_FLOW_TYPE_SHIFT		5
2426 #define IXGBE_FDIRCMD_RX_QUEUE_SHIFT		16
2427 #define IXGBE_FDIRCMD_VT_POOL_SHIFT		24
2428 #define IXGBE_FDIR_INIT_DONE_POLL		10
2429 #define IXGBE_FDIRCMD_CMD_POLL			10
2430 
2431 #define IXGBE_FDIR_DROP_QUEUE			127
2432 
2433 #define IXGBE_STATUS_OVERHEATING_BIT		20 /* STATUS overtemp bit num */
2434 /* iTS sensor related defines*/
2435 #define IXGBE_TEMP_STATUS_ADDR_X540		0xC830
2436 #define IXGBE_TEMP_VALUE_ADDR_X540		0xC820
2437 #define IXGBE_TEMP_PROV_2_ADDR_X540		0xC421
2438 #define IXGBE_TEMP_PROV_4_ADDR_X540		0xC423
2439 #define IXGBE_TEMP_STATUS_PAGE_X540		0x1E
2440 #define IXGBE_TEMP_HIGH_FAILURE_BIT_X540	0xE
2441 #define IXGBE_TEMP_HIGH_WARNING_BIT_X540	0xC
2442 
2443 /* Manageablility Host Interface defines */
2444 #define IXGBE_HI_MAX_BLOCK_BYTE_LENGTH	1792 /* Num of bytes in range */
2445 #define IXGBE_HI_MAX_BLOCK_DWORD_LENGTH	448 /* Num of dwords in range */
2446 #define IXGBE_HI_COMMAND_TIMEOUT	500 /* Process HI command limit */
2447 
2448 /* CEM Support */
2449 #define FW_CEM_HDR_LEN			0x4
2450 #define FW_CEM_CMD_DRIVER_INFO		0xDD
2451 #define FW_CEM_CMD_DRIVER_INFO_LEN	0x5
2452 #define FW_CEM_CMD_RESERVED		0X0
2453 #define FW_CEM_UNUSED_VER		0x0
2454 #define FW_CEM_MAX_RETRIES		3
2455 #define FW_CEM_RESP_STATUS_SUCCESS	0x1
2456 
2457 /* Host Interface Command Structures */
2458 
2459 struct ixgbe_hic_hdr {
2460 	u8 cmd;
2461 	u8 buf_len;
2462 	union {
2463 		u8 cmd_resv;
2464 		u8 ret_status;
2465 	} cmd_or_resp;
2466 	u8 checksum;
2467 };
2468 
2469 struct ixgbe_hic_drv_info {
2470 	struct ixgbe_hic_hdr hdr;
2471 	u8 port_num;
2472 	u8 ver_sub;
2473 	u8 ver_build;
2474 	u8 ver_min;
2475 	u8 ver_maj;
2476 	u8 pad; /* end spacing to ensure length is mult. of dword */
2477 	u16 pad2; /* end spacing to ensure length is mult. of dword2 */
2478 };
2479 
2480 /* Transmit Descriptor - Legacy */
2481 struct ixgbe_legacy_tx_desc {
2482 	u64 buffer_addr; /* Address of the descriptor's data buffer */
2483 	union {
2484 		__le32 data;
2485 		struct {
2486 			__le16 length;    /* Data buffer length */
2487 			u8 cso;		  /* Checksum offset */
2488 			u8 cmd;		  /* Descriptor control */
2489 		} flags;
2490 	} lower;
2491 	union {
2492 		__le32 data;
2493 		struct {
2494 			u8 status;	  /* Descriptor status */
2495 			u8 css;		  /* Checksum start */
2496 			__le16 vlan;
2497 		} fields;
2498 	} upper;
2499 };
2500 
2501 /* Transmit Descriptor - Advanced */
2502 union ixgbe_adv_tx_desc {
2503 	struct {
2504 		__le64 buffer_addr; /* Address of descriptor's data buf */
2505 		__le32 cmd_type_len;
2506 		__le32 olinfo_status;
2507 	} read;
2508 	struct {
2509 		__le64 rsvd; /* Reserved */
2510 		__le32 nxtseq_seed;
2511 		__le32 status;
2512 	} wb;
2513 };
2514 
2515 /* Receive Descriptor - Legacy */
2516 struct ixgbe_legacy_rx_desc {
2517 	__le64 buffer_addr; /* Address of the descriptor's data buffer */
2518 	__le16 length;      /* Length of data DMAed into data buffer */
2519 	__le16 csum;        /* Packet checksum */
2520 	u8 status;	    /* Descriptor status */
2521 	u8 errors;	    /* Descriptor Errors */
2522 	__le16 vlan;
2523 };
2524 
2525 /* Receive Descriptor - Advanced */
2526 union ixgbe_adv_rx_desc {
2527 	struct {
2528 		__le64 pkt_addr; /* Packet buffer address */
2529 		__le64 hdr_addr; /* Header buffer address */
2530 	} read;
2531 	struct {
2532 		struct {
2533 			union {
2534 				__le32 data;
2535 				struct {
2536 					__le16 pkt_info; /* RSS, Pkt type */
2537 					__le16 hdr_info; /* Splithdr, hdrlen */
2538 				} hs_rss;
2539 			} lo_dword;
2540 			union {
2541 				__le32 rss; /* RSS Hash */
2542 				struct {
2543 					__le16 ip_id; /* IP id */
2544 					__le16 csum; /* Packet Checksum */
2545 				} csum_ip;
2546 			} hi_dword;
2547 		} lower;
2548 		struct {
2549 			__le32 status_error; /* ext status/error */
2550 			__le16 length; /* Packet length */
2551 			__le16 vlan; /* VLAN tag */
2552 		} upper;
2553 	} wb;  /* writeback */
2554 };
2555 
2556 /* Context descriptors */
2557 struct ixgbe_adv_tx_context_desc {
2558 	__le32 vlan_macip_lens;
2559 	__le32 seqnum_seed;
2560 	__le32 type_tucmd_mlhl;
2561 	__le32 mss_l4len_idx;
2562 };
2563 
2564 /* Adv Transmit Descriptor Config Masks */
2565 #define IXGBE_ADVTXD_DTALEN_MASK	0x0000FFFF /* Data buf length(bytes) */
2566 #define IXGBE_ADVTXD_MAC_LINKSEC	0x00040000 /* Insert LinkSec */
2567 #define IXGBE_ADVTXD_MAC_TSTAMP		0x00080000 /* IEEE1588 time stamp */
2568 #define IXGBE_ADVTXD_IPSEC_SA_INDEX_MASK 0x000003FF /* IPSec SA index */
2569 #define IXGBE_ADVTXD_IPSEC_ESP_LEN_MASK	0x000001FF /* IPSec ESP length */
2570 #define IXGBE_ADVTXD_DTYP_MASK		0x00F00000 /* DTYP mask */
2571 #define IXGBE_ADVTXD_DTYP_CTXT		0x00200000 /* Adv Context Desc */
2572 #define IXGBE_ADVTXD_DTYP_DATA		0x00300000 /* Adv Data Descriptor */
2573 #define IXGBE_ADVTXD_DCMD_EOP		IXGBE_TXD_CMD_EOP  /* End of Packet */
2574 #define IXGBE_ADVTXD_DCMD_IFCS		IXGBE_TXD_CMD_IFCS /* Insert FCS */
2575 #define IXGBE_ADVTXD_DCMD_RS		IXGBE_TXD_CMD_RS /* Report Status */
2576 #define IXGBE_ADVTXD_DCMD_DDTYP_ISCSI	0x10000000 /* DDP hdr type or iSCSI */
2577 #define IXGBE_ADVTXD_DCMD_DEXT		IXGBE_TXD_CMD_DEXT /* Desc ext 1=Adv */
2578 #define IXGBE_ADVTXD_DCMD_VLE		IXGBE_TXD_CMD_VLE  /* VLAN pkt enable */
2579 #define IXGBE_ADVTXD_DCMD_TSE		0x80000000 /* TCP Seg enable */
2580 #define IXGBE_ADVTXD_STAT_DD		IXGBE_TXD_STAT_DD  /* Descriptor Done */
2581 #define IXGBE_ADVTXD_STAT_SN_CRC	0x00000002 /* NXTSEQ/SEED pres in WB */
2582 #define IXGBE_ADVTXD_STAT_RSV		0x0000000C /* STA Reserved */
2583 #define IXGBE_ADVTXD_IDX_SHIFT		4 /* Adv desc Index shift */
2584 #define IXGBE_ADVTXD_CC			0x00000080 /* Check Context */
2585 #define IXGBE_ADVTXD_POPTS_SHIFT	8  /* Adv desc POPTS shift */
2586 #define IXGBE_ADVTXD_POPTS_IXSM		(IXGBE_TXD_POPTS_IXSM << \
2587 					 IXGBE_ADVTXD_POPTS_SHIFT)
2588 #define IXGBE_ADVTXD_POPTS_TXSM		(IXGBE_TXD_POPTS_TXSM << \
2589 					 IXGBE_ADVTXD_POPTS_SHIFT)
2590 #define IXGBE_ADVTXD_POPTS_ISCO_1ST	0x00000000 /* 1st TSO of iSCSI PDU */
2591 #define IXGBE_ADVTXD_POPTS_ISCO_MDL	0x00000800 /* Middle TSO of iSCSI PDU */
2592 #define IXGBE_ADVTXD_POPTS_ISCO_LAST	0x00001000 /* Last TSO of iSCSI PDU */
2593 /* 1st&Last TSO-full iSCSI PDU */
2594 #define IXGBE_ADVTXD_POPTS_ISCO_FULL	0x00001800
2595 #define IXGBE_ADVTXD_POPTS_RSV		0x00002000 /* POPTS Reserved */
2596 #define IXGBE_ADVTXD_PAYLEN_SHIFT	14 /* Adv desc PAYLEN shift */
2597 #define IXGBE_ADVTXD_MACLEN_SHIFT	9  /* Adv ctxt desc mac len shift */
2598 #define IXGBE_ADVTXD_VLAN_SHIFT		16  /* Adv ctxt vlan tag shift */
2599 #define IXGBE_ADVTXD_TUCMD_IPV4		0x00000400 /* IP Packet Type: 1=IPv4 */
2600 #define IXGBE_ADVTXD_TUCMD_IPV6		0x00000000 /* IP Packet Type: 0=IPv6 */
2601 #define IXGBE_ADVTXD_TUCMD_L4T_UDP	0x00000000 /* L4 Packet TYPE of UDP */
2602 #define IXGBE_ADVTXD_TUCMD_L4T_TCP	0x00000800 /* L4 Packet TYPE of TCP */
2603 #define IXGBE_ADVTXD_TUCMD_L4T_SCTP	0x00001000 /* L4 Packet TYPE of SCTP */
2604 #define IXGBE_ADVTXD_TUCMD_MKRREQ	0x00002000 /* req Markers and CRC */
2605 #define IXGBE_ADVTXD_POPTS_IPSEC	0x00000400 /* IPSec offload request */
2606 #define IXGBE_ADVTXD_TUCMD_IPSEC_TYPE_ESP 0x00002000 /* IPSec Type ESP */
2607 #define IXGBE_ADVTXD_TUCMD_IPSEC_ENCRYPT_EN 0x00004000/* ESP Encrypt Enable */
2608 #define IXGBE_ADVTXT_TUCMD_FCOE		0x00008000 /* FCoE Frame Type */
2609 #define IXGBE_ADVTXD_FCOEF_EOF_MASK	(0x3 << 10) /* FC EOF index */
2610 #define IXGBE_ADVTXD_FCOEF_SOF		((1 << 2) << 10) /* FC SOF index */
2611 #define IXGBE_ADVTXD_FCOEF_PARINC	((1 << 3) << 10) /* Rel_Off in F_CTL */
2612 #define IXGBE_ADVTXD_FCOEF_ORIE		((1 << 4) << 10) /* Orientation End */
2613 #define IXGBE_ADVTXD_FCOEF_ORIS		((1 << 5) << 10) /* Orientation Start */
2614 #define IXGBE_ADVTXD_FCOEF_EOF_N	(0x0 << 10) /* 00: EOFn */
2615 #define IXGBE_ADVTXD_FCOEF_EOF_T	(0x1 << 10) /* 01: EOFt */
2616 #define IXGBE_ADVTXD_FCOEF_EOF_NI	(0x2 << 10) /* 10: EOFni */
2617 #define IXGBE_ADVTXD_FCOEF_EOF_A	(0x3 << 10) /* 11: EOFa */
2618 #define IXGBE_ADVTXD_L4LEN_SHIFT	8  /* Adv ctxt L4LEN shift */
2619 #define IXGBE_ADVTXD_MSS_SHIFT		16  /* Adv ctxt MSS shift */
2620 
2621 /* Autonegotiation advertised speeds */
2622 typedef u32 ixgbe_autoneg_advertised;
2623 /* Link speed */
2624 typedef u32 ixgbe_link_speed;
2625 #define IXGBE_LINK_SPEED_UNKNOWN	0
2626 #define IXGBE_LINK_SPEED_100_FULL	0x0008
2627 #define IXGBE_LINK_SPEED_1GB_FULL	0x0020
2628 #define IXGBE_LINK_SPEED_10GB_FULL	0x0080
2629 #define IXGBE_LINK_SPEED_82598_AUTONEG	(IXGBE_LINK_SPEED_1GB_FULL | \
2630 					 IXGBE_LINK_SPEED_10GB_FULL)
2631 #define IXGBE_LINK_SPEED_82599_AUTONEG	(IXGBE_LINK_SPEED_100_FULL | \
2632 					 IXGBE_LINK_SPEED_1GB_FULL | \
2633 					 IXGBE_LINK_SPEED_10GB_FULL)
2634 
2635 /* Physical layer type */
2636 typedef u32 ixgbe_physical_layer;
2637 #define IXGBE_PHYSICAL_LAYER_UNKNOWN		0
2638 #define IXGBE_PHYSICAL_LAYER_10GBASE_T		0x0001
2639 #define IXGBE_PHYSICAL_LAYER_1000BASE_T		0x0002
2640 #define IXGBE_PHYSICAL_LAYER_100BASE_TX		0x0004
2641 #define IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU	0x0008
2642 #define IXGBE_PHYSICAL_LAYER_10GBASE_LR		0x0010
2643 #define IXGBE_PHYSICAL_LAYER_10GBASE_LRM	0x0020
2644 #define IXGBE_PHYSICAL_LAYER_10GBASE_SR		0x0040
2645 #define IXGBE_PHYSICAL_LAYER_10GBASE_KX4	0x0080
2646 #define IXGBE_PHYSICAL_LAYER_10GBASE_CX4	0x0100
2647 #define IXGBE_PHYSICAL_LAYER_1000BASE_KX	0x0200
2648 #define IXGBE_PHYSICAL_LAYER_1000BASE_BX	0x0400
2649 #define IXGBE_PHYSICAL_LAYER_10GBASE_KR		0x0800
2650 #define IXGBE_PHYSICAL_LAYER_10GBASE_XAUI	0x1000
2651 #define IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA	0x2000
2652 #define IXGBE_PHYSICAL_LAYER_1000BASE_SX	0x4000
2653 
2654 /* Flow Control Data Sheet defined values
2655  * Calculation and defines taken from 802.1bb Annex O
2656  */
2657 
2658 /* BitTimes (BT) conversion */
2659 #define IXGBE_BT2KB(BT)		((BT + (8 * 1024 - 1)) / (8 * 1024))
2660 #define IXGBE_B2BT(BT)		(BT * 8)
2661 
2662 /* Calculate Delay to respond to PFC */
2663 #define IXGBE_PFC_D	672
2664 
2665 /* Calculate Cable Delay */
2666 #define IXGBE_CABLE_DC	5556 /* Delay Copper */
2667 #define IXGBE_CABLE_DO	5000 /* Delay Optical */
2668 
2669 /* Calculate Interface Delay X540 */
2670 #define IXGBE_PHY_DC	25600 /* Delay 10G BASET */
2671 #define IXGBE_MAC_DC	8192  /* Delay Copper XAUI interface */
2672 #define IXGBE_XAUI_DC	(2 * 2048) /* Delay Copper Phy */
2673 
2674 #define IXGBE_ID_X540	(IXGBE_MAC_DC + IXGBE_XAUI_DC + IXGBE_PHY_DC)
2675 
2676 /* Calculate Interface Delay 82598, 82599 */
2677 #define IXGBE_PHY_D	12800
2678 #define IXGBE_MAC_D	4096
2679 #define IXGBE_XAUI_D	(2 * 1024)
2680 
2681 #define IXGBE_ID	(IXGBE_MAC_D + IXGBE_XAUI_D + IXGBE_PHY_D)
2682 
2683 /* Calculate Delay incurred from higher layer */
2684 #define IXGBE_HD	6144
2685 
2686 /* Calculate PCI Bus delay for low thresholds */
2687 #define IXGBE_PCI_DELAY	10000
2688 
2689 /* Calculate X540 delay value in bit times */
2690 #define IXGBE_DV_X540(_max_frame_link, _max_frame_tc) \
2691 			((36 * \
2692 			  (IXGBE_B2BT(_max_frame_link) + \
2693 			   IXGBE_PFC_D + \
2694 			   (2 * IXGBE_CABLE_DC) + \
2695 			   (2 * IXGBE_ID_X540) + \
2696 			   IXGBE_HD) / 25 + 1) + \
2697 			 2 * IXGBE_B2BT(_max_frame_tc))
2698 
2699 /* Calculate 82599, 82598 delay value in bit times */
2700 #define IXGBE_DV(_max_frame_link, _max_frame_tc) \
2701 			((36 * \
2702 			  (IXGBE_B2BT(_max_frame_link) + \
2703 			   IXGBE_PFC_D + \
2704 			   (2 * IXGBE_CABLE_DC) + \
2705 			   (2 * IXGBE_ID) + \
2706 			   IXGBE_HD) / 25 + 1) + \
2707 			 2 * IXGBE_B2BT(_max_frame_tc))
2708 
2709 /* Calculate low threshold delay values */
2710 #define IXGBE_LOW_DV_X540(_max_frame_tc) \
2711 			(2 * IXGBE_B2BT(_max_frame_tc) + \
2712 			(36 * IXGBE_PCI_DELAY / 25) + 1)
2713 #define IXGBE_LOW_DV(_max_frame_tc) \
2714 			(2 * IXGBE_LOW_DV_X540(_max_frame_tc))
2715 
2716 /* Software ATR hash keys */
2717 #define IXGBE_ATR_BUCKET_HASH_KEY	0x3DAD14E2
2718 #define IXGBE_ATR_SIGNATURE_HASH_KEY	0x174D3614
2719 
2720 /* Software ATR input stream values and masks */
2721 #define IXGBE_ATR_HASH_MASK		0x7fff
2722 #define IXGBE_ATR_L4TYPE_MASK		0x3
2723 #define IXGBE_ATR_L4TYPE_UDP		0x1
2724 #define IXGBE_ATR_L4TYPE_TCP		0x2
2725 #define IXGBE_ATR_L4TYPE_SCTP		0x3
2726 #define IXGBE_ATR_L4TYPE_IPV6_MASK	0x4
2727 enum ixgbe_atr_flow_type {
2728 	IXGBE_ATR_FLOW_TYPE_IPV4	= 0x0,
2729 	IXGBE_ATR_FLOW_TYPE_UDPV4	= 0x1,
2730 	IXGBE_ATR_FLOW_TYPE_TCPV4	= 0x2,
2731 	IXGBE_ATR_FLOW_TYPE_SCTPV4	= 0x3,
2732 	IXGBE_ATR_FLOW_TYPE_IPV6	= 0x4,
2733 	IXGBE_ATR_FLOW_TYPE_UDPV6	= 0x5,
2734 	IXGBE_ATR_FLOW_TYPE_TCPV6	= 0x6,
2735 	IXGBE_ATR_FLOW_TYPE_SCTPV6	= 0x7,
2736 };
2737 
2738 /* Flow Director ATR input struct. */
2739 union ixgbe_atr_input {
2740 	/*
2741 	 * Byte layout in order, all values with MSB first:
2742 	 *
2743 	 * vm_pool	- 1 byte
2744 	 * flow_type	- 1 byte
2745 	 * vlan_id	- 2 bytes
2746 	 * src_ip	- 16 bytes
2747 	 * dst_ip	- 16 bytes
2748 	 * src_port	- 2 bytes
2749 	 * dst_port	- 2 bytes
2750 	 * flex_bytes	- 2 bytes
2751 	 * bkt_hash	- 2 bytes
2752 	 */
2753 	struct {
2754 		u8     vm_pool;
2755 		u8     flow_type;
2756 		__be16 vlan_id;
2757 		__be32 dst_ip[4];
2758 		__be32 src_ip[4];
2759 		__be16 src_port;
2760 		__be16 dst_port;
2761 		__be16 flex_bytes;
2762 		__be16 bkt_hash;
2763 	} formatted;
2764 	__be32 dword_stream[11];
2765 };
2766 
2767 /* Flow Director compressed ATR hash input struct */
2768 union ixgbe_atr_hash_dword {
2769 	struct {
2770 		u8 vm_pool;
2771 		u8 flow_type;
2772 		__be16 vlan_id;
2773 	} formatted;
2774 	__be32 ip;
2775 	struct {
2776 		__be16 src;
2777 		__be16 dst;
2778 	} port;
2779 	__be16 flex_bytes;
2780 	__be32 dword;
2781 };
2782 
2783 
2784 /*
2785  * Unavailable: The FCoE Boot Option ROM is not present in the flash.
2786  * Disabled: Present; boot order is not set for any targets on the port.
2787  * Enabled: Present; boot order is set for at least one target on the port.
2788  */
2789 enum ixgbe_fcoe_boot_status {
2790 	ixgbe_fcoe_bootstatus_disabled = 0,
2791 	ixgbe_fcoe_bootstatus_enabled = 1,
2792 	ixgbe_fcoe_bootstatus_unavailable = 0xFFFF
2793 };
2794 
2795 enum ixgbe_eeprom_type {
2796 	ixgbe_eeprom_uninitialized = 0,
2797 	ixgbe_eeprom_spi,
2798 	ixgbe_flash,
2799 	ixgbe_eeprom_none /* No NVM support */
2800 };
2801 
2802 enum ixgbe_mac_type {
2803 	ixgbe_mac_unknown = 0,
2804 	ixgbe_mac_82598EB,
2805 	ixgbe_mac_82599EB,
2806 	ixgbe_mac_82599_vf,
2807 	ixgbe_mac_X540,
2808 	ixgbe_mac_X540_vf,
2809 	ixgbe_num_macs
2810 };
2811 
2812 enum ixgbe_phy_type {
2813 	ixgbe_phy_unknown = 0,
2814 	ixgbe_phy_none,
2815 	ixgbe_phy_tn,
2816 	ixgbe_phy_aq,
2817 	ixgbe_phy_cu_unknown,
2818 	ixgbe_phy_qt,
2819 	ixgbe_phy_xaui,
2820 	ixgbe_phy_nl,
2821 	ixgbe_phy_sfp_passive_tyco,
2822 	ixgbe_phy_sfp_passive_unknown,
2823 	ixgbe_phy_sfp_active_unknown,
2824 	ixgbe_phy_sfp_avago,
2825 	ixgbe_phy_sfp_ftl,
2826 	ixgbe_phy_sfp_ftl_active,
2827 	ixgbe_phy_sfp_unknown,
2828 	ixgbe_phy_sfp_intel,
2829 	ixgbe_phy_sfp_unsupported, /*Enforce bit set with unsupported module*/
2830 	ixgbe_phy_generic
2831 };
2832 
2833 /*
2834  * SFP+ module type IDs:
2835  *
2836  * ID	Module Type
2837  * =============
2838  * 0	SFP_DA_CU
2839  * 1	SFP_SR
2840  * 2	SFP_LR
2841  * 3	SFP_DA_CU_CORE0 - 82599-specific
2842  * 4	SFP_DA_CU_CORE1 - 82599-specific
2843  * 5	SFP_SR/LR_CORE0 - 82599-specific
2844  * 6	SFP_SR/LR_CORE1 - 82599-specific
2845  */
2846 enum ixgbe_sfp_type {
2847 	ixgbe_sfp_type_da_cu = 0,
2848 	ixgbe_sfp_type_sr = 1,
2849 	ixgbe_sfp_type_lr = 2,
2850 	ixgbe_sfp_type_da_cu_core0 = 3,
2851 	ixgbe_sfp_type_da_cu_core1 = 4,
2852 	ixgbe_sfp_type_srlr_core0 = 5,
2853 	ixgbe_sfp_type_srlr_core1 = 6,
2854 	ixgbe_sfp_type_da_act_lmt_core0 = 7,
2855 	ixgbe_sfp_type_da_act_lmt_core1 = 8,
2856 	ixgbe_sfp_type_1g_cu_core0 = 9,
2857 	ixgbe_sfp_type_1g_cu_core1 = 10,
2858 	ixgbe_sfp_type_1g_sx_core0 = 11,
2859 	ixgbe_sfp_type_1g_sx_core1 = 12,
2860 	ixgbe_sfp_type_not_present = 0xFFFE,
2861 	ixgbe_sfp_type_unknown = 0xFFFF
2862 };
2863 
2864 enum ixgbe_media_type {
2865 	ixgbe_media_type_unknown = 0,
2866 	ixgbe_media_type_fiber,
2867 	ixgbe_media_type_fiber_fixed,
2868 	ixgbe_media_type_copper,
2869 	ixgbe_media_type_backplane,
2870 	ixgbe_media_type_cx4,
2871 	ixgbe_media_type_virtual
2872 };
2873 
2874 /* Flow Control Settings */
2875 enum ixgbe_fc_mode {
2876 	ixgbe_fc_none = 0,
2877 	ixgbe_fc_rx_pause,
2878 	ixgbe_fc_tx_pause,
2879 	ixgbe_fc_full,
2880 	ixgbe_fc_default
2881 };
2882 
2883 /* Smart Speed Settings */
2884 #define IXGBE_SMARTSPEED_MAX_RETRIES	3
2885 enum ixgbe_smart_speed {
2886 	ixgbe_smart_speed_auto = 0,
2887 	ixgbe_smart_speed_on,
2888 	ixgbe_smart_speed_off
2889 };
2890 
2891 /* PCI bus types */
2892 enum ixgbe_bus_type {
2893 	ixgbe_bus_type_unknown = 0,
2894 	ixgbe_bus_type_pci,
2895 	ixgbe_bus_type_pcix,
2896 	ixgbe_bus_type_pci_express,
2897 	ixgbe_bus_type_reserved
2898 };
2899 
2900 /* PCI bus speeds */
2901 enum ixgbe_bus_speed {
2902 	ixgbe_bus_speed_unknown	= 0,
2903 	ixgbe_bus_speed_33	= 33,
2904 	ixgbe_bus_speed_66	= 66,
2905 	ixgbe_bus_speed_100	= 100,
2906 	ixgbe_bus_speed_120	= 120,
2907 	ixgbe_bus_speed_133	= 133,
2908 	ixgbe_bus_speed_2500	= 2500,
2909 	ixgbe_bus_speed_5000	= 5000,
2910 	ixgbe_bus_speed_8000	= 8000,
2911 	ixgbe_bus_speed_reserved
2912 };
2913 
2914 /* PCI bus widths */
2915 enum ixgbe_bus_width {
2916 	ixgbe_bus_width_unknown	= 0,
2917 	ixgbe_bus_width_pcie_x1	= 1,
2918 	ixgbe_bus_width_pcie_x2	= 2,
2919 	ixgbe_bus_width_pcie_x4	= 4,
2920 	ixgbe_bus_width_pcie_x8	= 8,
2921 	ixgbe_bus_width_32	= 32,
2922 	ixgbe_bus_width_64	= 64,
2923 	ixgbe_bus_width_reserved
2924 };
2925 
2926 struct ixgbe_addr_filter_info {
2927 	u32 num_mc_addrs;
2928 	u32 rar_used_count;
2929 	u32 mta_in_use;
2930 	u32 overflow_promisc;
2931 	bool user_set_promisc;
2932 };
2933 
2934 /* Bus parameters */
2935 struct ixgbe_bus_info {
2936 	enum ixgbe_bus_speed speed;
2937 	enum ixgbe_bus_width width;
2938 	enum ixgbe_bus_type type;
2939 
2940 	u16 func;
2941 	u16 lan_id;
2942 };
2943 
2944 /* Flow control parameters */
2945 struct ixgbe_fc_info {
2946 	u32 high_water[IXGBE_DCB_MAX_TRAFFIC_CLASS]; /* Flow Ctrl High-water */
2947 	u32 low_water[IXGBE_DCB_MAX_TRAFFIC_CLASS]; /* Flow Ctrl Low-water */
2948 	u16 pause_time; /* Flow Control Pause timer */
2949 	bool send_xon; /* Flow control send XON */
2950 	bool strict_ieee; /* Strict IEEE mode */
2951 	bool disable_fc_autoneg; /* Do not autonegotiate FC */
2952 	bool fc_was_autonegged; /* Is current_mode the result of autonegging? */
2953 	enum ixgbe_fc_mode current_mode; /* FC mode in effect */
2954 	enum ixgbe_fc_mode requested_mode; /* FC mode requested by caller */
2955 };
2956 
2957 /* Statistics counters collected by the MAC */
2958 struct ixgbe_hw_stats {
2959 	char namebuf[32];
2960 	struct evcnt crcerrs;
2961 	struct evcnt illerrc;
2962 	struct evcnt errbc;
2963 	struct evcnt mspdc;
2964 	struct evcnt mpctotal;
2965 	struct evcnt mpc[8];
2966 	struct evcnt mlfc;
2967 	struct evcnt mrfc;
2968 	struct evcnt rlec;
2969 	struct evcnt lxontxc;
2970 	struct evcnt lxonrxc;
2971 	struct evcnt lxofftxc;
2972 	struct evcnt lxoffrxc;
2973 	struct evcnt pxontxc[8];
2974 	struct evcnt pxonrxc[8];
2975 	struct evcnt pxofftxc[8];
2976 	struct evcnt pxoffrxc[8];
2977 	struct evcnt prc64;
2978 	struct evcnt prc127;
2979 	struct evcnt prc255;
2980 	struct evcnt prc511;
2981 	struct evcnt prc1023;
2982 	struct evcnt prc1522;
2983 	struct evcnt gprc;
2984 	struct evcnt bprc;
2985 	struct evcnt mprc;
2986 	struct evcnt gptc;
2987 	struct evcnt gorc;
2988 	struct evcnt gotc;
2989 	u64 rnbc[8];
2990 	struct evcnt ruc;
2991 	struct evcnt rfc;
2992 	struct evcnt roc;
2993 	struct evcnt rjc;
2994 	struct evcnt mngprc;
2995 	struct evcnt mngpdc;
2996 	struct evcnt mngptc;
2997 	struct evcnt tor;
2998 	struct evcnt tpr;
2999 	struct evcnt tpt;
3000 	struct evcnt ptc64;
3001 	struct evcnt ptc127;
3002 	struct evcnt ptc255;
3003 	struct evcnt ptc511;
3004 	struct evcnt ptc1023;
3005 	struct evcnt ptc1522;
3006 	struct evcnt mptc;
3007 	struct evcnt bptc;
3008 	struct evcnt xec;
3009 	struct evcnt qprc[16];
3010 	struct evcnt qptc[16];
3011 	struct evcnt qbrc[16];
3012 	struct evcnt qbtc[16];
3013 	struct evcnt qprdc[16];
3014 	struct evcnt pxon2offc[8];
3015 	u64 fdirustat_add;
3016 	u64 fdirustat_remove;
3017 	u64 fdirfstat_fadd;
3018 	u64 fdirfstat_fremove;
3019 	u64 fdirmatch;
3020 	u64 fdirmiss;
3021 	struct evcnt fccrc;
3022 	struct evcnt fclast;
3023 	struct evcnt fcoerpdc;
3024 	struct evcnt fcoeprc;
3025 	struct evcnt fcoeptc;
3026 	struct evcnt fcoedwrc;
3027 	struct evcnt fcoedwtc;
3028 	struct evcnt fcoe_noddp;
3029 	struct evcnt fcoe_noddp_ext_buff;
3030 	struct evcnt ldpcec;
3031 	struct evcnt pcrc8ec;
3032 	struct evcnt b2ospc;
3033 	struct evcnt b2ogprc;
3034 	struct evcnt o2bgptc;
3035 	struct evcnt o2bspc;
3036 	struct evcnt legint;	/* legacy interrupts */
3037 	struct evcnt intzero;	/* no legacy interrupt conditions */
3038 	struct evcnt ipcs;
3039 	struct evcnt ipcs_bad;
3040 	struct evcnt l4cs;
3041 	struct evcnt l4cs_bad;
3042 };
3043 
3044 /* forward declaration */
3045 struct ixgbe_hw;
3046 
3047 /* iterator type for walking multicast address lists */
3048 typedef u8* (*ixgbe_mc_addr_itr) (struct ixgbe_hw *hw, u8 **mc_addr_ptr,
3049 				  u32 *vmdq);
3050 
3051 /* Function pointer table */
3052 struct ixgbe_eeprom_operations {
3053 	s32 (*init_params)(struct ixgbe_hw *);
3054 	s32 (*read)(struct ixgbe_hw *, u16, u16 *);
3055 	s32 (*read_buffer)(struct ixgbe_hw *, u16, u16, u16 *);
3056 	s32 (*write)(struct ixgbe_hw *, u16, u16);
3057 	s32 (*write_buffer)(struct ixgbe_hw *, u16, u16, u16 *);
3058 	s32 (*validate_checksum)(struct ixgbe_hw *, u16 *);
3059 	s32 (*update_checksum)(struct ixgbe_hw *);
3060 	u16 (*calc_checksum)(struct ixgbe_hw *);
3061 };
3062 
3063 struct ixgbe_mac_operations {
3064 	s32 (*init_hw)(struct ixgbe_hw *);
3065 	s32 (*reset_hw)(struct ixgbe_hw *);
3066 	s32 (*start_hw)(struct ixgbe_hw *);
3067 	s32 (*clear_hw_cntrs)(struct ixgbe_hw *);
3068 	void (*enable_relaxed_ordering)(struct ixgbe_hw *);
3069 	enum ixgbe_media_type (*get_media_type)(struct ixgbe_hw *);
3070 	u32 (*get_supported_physical_layer)(struct ixgbe_hw *);
3071 	s32 (*get_mac_addr)(struct ixgbe_hw *, u8 *);
3072 	s32 (*get_san_mac_addr)(struct ixgbe_hw *, u8 *);
3073 	s32 (*set_san_mac_addr)(struct ixgbe_hw *, u8 *);
3074 	s32 (*get_device_caps)(struct ixgbe_hw *, u16 *);
3075 	s32 (*get_wwn_prefix)(struct ixgbe_hw *, u16 *, u16 *);
3076 	s32 (*get_fcoe_boot_status)(struct ixgbe_hw *, u16 *);
3077 	s32 (*stop_adapter)(struct ixgbe_hw *);
3078 	s32 (*get_bus_info)(struct ixgbe_hw *);
3079 	void (*set_lan_id)(struct ixgbe_hw *);
3080 	s32 (*read_analog_reg8)(struct ixgbe_hw*, u32, u8*);
3081 	s32 (*write_analog_reg8)(struct ixgbe_hw*, u32, u8);
3082 	s32 (*setup_sfp)(struct ixgbe_hw *);
3083 	s32 (*enable_rx_dma)(struct ixgbe_hw *, u32);
3084 	s32 (*disable_sec_rx_path)(struct ixgbe_hw *);
3085 	s32 (*enable_sec_rx_path)(struct ixgbe_hw *);
3086 	s32 (*acquire_swfw_sync)(struct ixgbe_hw *, u16);
3087 	void (*release_swfw_sync)(struct ixgbe_hw *, u16);
3088 
3089 	/* Link */
3090 	void (*disable_tx_laser)(struct ixgbe_hw *);
3091 	void (*enable_tx_laser)(struct ixgbe_hw *);
3092 	void (*flap_tx_laser)(struct ixgbe_hw *);
3093 	s32 (*setup_link)(struct ixgbe_hw *, ixgbe_link_speed, bool);
3094 	s32 (*check_link)(struct ixgbe_hw *, ixgbe_link_speed *, bool *, bool);
3095 	s32 (*get_link_capabilities)(struct ixgbe_hw *, ixgbe_link_speed *,
3096 				     bool *);
3097 
3098 	/* Packet Buffer manipulation */
3099 	void (*setup_rxpba)(struct ixgbe_hw *, int, u32, int);
3100 
3101 	/* LED */
3102 	s32 (*led_on)(struct ixgbe_hw *, u32);
3103 	s32 (*led_off)(struct ixgbe_hw *, u32);
3104 	s32 (*blink_led_start)(struct ixgbe_hw *, u32);
3105 	s32 (*blink_led_stop)(struct ixgbe_hw *, u32);
3106 
3107 	/* RAR, Multicast, VLAN */
3108 	s32 (*set_rar)(struct ixgbe_hw *, u32, u8 *, u32, u32);
3109 	s32 (*set_uc_addr)(struct ixgbe_hw *, u32, u8 *);
3110 	s32 (*clear_rar)(struct ixgbe_hw *, u32);
3111 	s32 (*insert_mac_addr)(struct ixgbe_hw *, u8 *, u32);
3112 	s32 (*set_vmdq)(struct ixgbe_hw *, u32, u32);
3113 	s32 (*set_vmdq_san_mac)(struct ixgbe_hw *, u32);
3114 	s32 (*clear_vmdq)(struct ixgbe_hw *, u32, u32);
3115 	s32 (*init_rx_addrs)(struct ixgbe_hw *);
3116 	s32 (*update_uc_addr_list)(struct ixgbe_hw *, u8 *, u32,
3117 				   ixgbe_mc_addr_itr);
3118 	s32 (*update_mc_addr_list)(struct ixgbe_hw *, u8 *, u32,
3119 				   ixgbe_mc_addr_itr, bool clear);
3120 	s32 (*enable_mc)(struct ixgbe_hw *);
3121 	s32 (*disable_mc)(struct ixgbe_hw *);
3122 	s32 (*clear_vfta)(struct ixgbe_hw *);
3123 	s32 (*set_vfta)(struct ixgbe_hw *, u32, u32, bool);
3124 	s32 (*set_vlvf)(struct ixgbe_hw *, u32, u32, bool, bool *);
3125 	s32 (*init_uta_tables)(struct ixgbe_hw *);
3126 	void (*set_mac_anti_spoofing)(struct ixgbe_hw *, bool, int);
3127 	void (*set_vlan_anti_spoofing)(struct ixgbe_hw *, bool, int);
3128 
3129 	/* Flow Control */
3130 	s32 (*fc_enable)(struct ixgbe_hw *);
3131 
3132 	/* Manageability interface */
3133 	s32 (*set_fw_drv_ver)(struct ixgbe_hw *, u8, u8, u8, u8);
3134 	s32 (*dmac_config)(struct ixgbe_hw *hw);
3135 	s32 (*dmac_update_tcs)(struct ixgbe_hw *hw);
3136 	s32 (*dmac_config_tcs)(struct ixgbe_hw *hw);
3137 	void (*get_rtrup2tc)(struct ixgbe_hw *hw, u8 *map);
3138 };
3139 
3140 struct ixgbe_phy_operations {
3141 	s32 (*identify)(struct ixgbe_hw *);
3142 	s32 (*identify_sfp)(struct ixgbe_hw *);
3143 	s32 (*init)(struct ixgbe_hw *);
3144 	s32 (*reset)(struct ixgbe_hw *);
3145 	s32 (*read_reg)(struct ixgbe_hw *, u32, u32, u16 *);
3146 	s32 (*write_reg)(struct ixgbe_hw *, u32, u32, u16);
3147 	s32 (*read_reg_mdi)(struct ixgbe_hw *, u32, u32, u16 *);
3148 	s32 (*write_reg_mdi)(struct ixgbe_hw *, u32, u32, u16);
3149 	s32 (*setup_link)(struct ixgbe_hw *);
3150 	s32 (*setup_link_speed)(struct ixgbe_hw *, ixgbe_link_speed, bool);
3151 	s32 (*check_link)(struct ixgbe_hw *, ixgbe_link_speed *, bool *);
3152 	s32 (*get_firmware_version)(struct ixgbe_hw *, u16 *);
3153 	s32 (*read_i2c_byte)(struct ixgbe_hw *, u8, u8, u8 *);
3154 	s32 (*write_i2c_byte)(struct ixgbe_hw *, u8, u8, u8);
3155 	s32 (*read_i2c_sff8472)(struct ixgbe_hw *, u8 , u8 *);
3156 	s32 (*read_i2c_eeprom)(struct ixgbe_hw *, u8 , u8 *);
3157 	s32 (*write_i2c_eeprom)(struct ixgbe_hw *, u8, u8);
3158 	void (*i2c_bus_clear)(struct ixgbe_hw *);
3159 	s32 (*check_overtemp)(struct ixgbe_hw *);
3160 };
3161 
3162 struct ixgbe_eeprom_info {
3163 	struct ixgbe_eeprom_operations	ops;
3164 	enum ixgbe_eeprom_type		type;
3165 	u32				semaphore_delay;
3166 	u16				word_size;
3167 	u16				address_bits;
3168 	u16 word_page_size;
3169 };
3170 
3171 #define IXGBE_FLAGS_DOUBLE_RESET_REQUIRED	0x01
3172 struct ixgbe_mac_info {
3173 	struct ixgbe_mac_operations	ops;
3174 	enum ixgbe_mac_type		type;
3175 	u8				addr[IXGBE_ETH_LENGTH_OF_ADDRESS];
3176 	u8				perm_addr[IXGBE_ETH_LENGTH_OF_ADDRESS];
3177 	u8				san_addr[IXGBE_ETH_LENGTH_OF_ADDRESS];
3178 	/* prefix for World Wide Node Name (WWNN) */
3179 	u16				wwnn_prefix;
3180 	/* prefix for World Wide Port Name (WWPN) */
3181 	u16				wwpn_prefix;
3182 #define IXGBE_MAX_MTA			128
3183 	u32				mta_shadow[IXGBE_MAX_MTA];
3184 	s32				mc_filter_type;
3185 	u32				mcft_size;
3186 	u32				vft_size;
3187 	u32				num_rar_entries;
3188 	u32				rar_highwater;
3189 	u32				rx_pb_size;
3190 	u32				max_tx_queues;
3191 	u32				max_rx_queues;
3192 	u32				orig_autoc;
3193 	u32 cached_autoc;
3194 	u8  san_mac_rar_index;
3195 	bool get_link_status;
3196 	u32				orig_autoc2;
3197 	u16 max_msix_vectors;
3198 	bool arc_subsystem_valid;
3199 	bool				orig_link_settings_stored;
3200 	bool				autotry_restart;
3201 	u8				flags;
3202 };
3203 
3204 struct ixgbe_phy_info {
3205 	struct ixgbe_phy_operations	ops;
3206 	enum ixgbe_phy_type		type;
3207 	u32				addr;
3208 	u32				id;
3209 	enum ixgbe_sfp_type		sfp_type;
3210 	bool				sfp_setup_needed;
3211 	u32				revision;
3212 	enum ixgbe_media_type		media_type;
3213 	bool				reset_disable;
3214 	ixgbe_autoneg_advertised	autoneg_advertised;
3215 	enum ixgbe_smart_speed		smart_speed;
3216 	bool				smart_speed_active;
3217 	bool				multispeed_fiber;
3218 	bool				reset_if_overtemp;
3219 };
3220 
3221 #include "ixgbe_mbx.h"
3222 
3223 struct ixgbe_mbx_operations {
3224 	void (*init_params)(struct ixgbe_hw *hw);
3225 	s32  (*read)(struct ixgbe_hw *, u32 *, u16,  u16);
3226 	s32  (*write)(struct ixgbe_hw *, u32 *, u16, u16);
3227 	s32  (*read_posted)(struct ixgbe_hw *, u32 *, u16,  u16);
3228 	s32  (*write_posted)(struct ixgbe_hw *, u32 *, u16, u16);
3229 	s32  (*check_for_msg)(struct ixgbe_hw *, u16);
3230 	s32  (*check_for_ack)(struct ixgbe_hw *, u16);
3231 	s32  (*check_for_rst)(struct ixgbe_hw *, u16);
3232 };
3233 
3234 struct ixgbe_mbx_stats {
3235 	u32 msgs_tx;
3236 	u32 msgs_rx;
3237 
3238 	u32 acks;
3239 	u32 reqs;
3240 	u32 rsts;
3241 };
3242 
3243 struct ixgbe_mbx_info {
3244 	struct ixgbe_mbx_operations ops;
3245 	struct ixgbe_mbx_stats stats;
3246 	u32 timeout;
3247 	u32 usec_delay;
3248 	u32 v2p_mailbox;
3249 	u16 size;
3250 };
3251 
3252 struct ixgbe_hw {
3253 	struct ixgbe_osdep		*back;
3254 	struct ixgbe_mac_info		mac;
3255 	struct ixgbe_addr_filter_info	addr_ctrl;
3256 	struct ixgbe_fc_info		fc;
3257 	struct ixgbe_phy_info		phy;
3258 	struct ixgbe_eeprom_info	eeprom;
3259 	struct ixgbe_bus_info		bus;
3260 	struct ixgbe_mbx_info		mbx;
3261 	u16				device_id;
3262 	u16				vendor_id;
3263 	u16				subsystem_device_id;
3264 	u16				subsystem_vendor_id;
3265 	u8				revision_id;
3266 	bool				adapter_stopped;
3267 	int api_version;
3268 	bool force_full_reset;
3269 	bool allow_unsupported_sfp;
3270 	bool mng_fw_enabled;
3271 	bool wol_enabled;
3272 };
3273 
3274 #define ixgbe_call_func(hw, func, params, error) \
3275 		(func != NULL) ? func params : error
3276 
3277 
3278 /* Error Codes */
3279 #define IXGBE_SUCCESS				0
3280 #define IXGBE_ERR_EEPROM			-1
3281 #define IXGBE_ERR_EEPROM_CHECKSUM		-2
3282 #define IXGBE_ERR_PHY				-3
3283 #define IXGBE_ERR_CONFIG			-4
3284 #define IXGBE_ERR_PARAM				-5
3285 #define IXGBE_ERR_MAC_TYPE			-6
3286 #define IXGBE_ERR_UNKNOWN_PHY			-7
3287 #define IXGBE_ERR_LINK_SETUP			-8
3288 #define IXGBE_ERR_ADAPTER_STOPPED		-9
3289 #define IXGBE_ERR_INVALID_MAC_ADDR		-10
3290 #define IXGBE_ERR_DEVICE_NOT_SUPPORTED		-11
3291 #define IXGBE_ERR_MASTER_REQUESTS_PENDING	-12
3292 #define IXGBE_ERR_INVALID_LINK_SETTINGS		-13
3293 #define IXGBE_ERR_AUTONEG_NOT_COMPLETE		-14
3294 #define IXGBE_ERR_RESET_FAILED			-15
3295 #define IXGBE_ERR_SWFW_SYNC			-16
3296 #define IXGBE_ERR_PHY_ADDR_INVALID		-17
3297 #define IXGBE_ERR_I2C				-18
3298 #define IXGBE_ERR_SFP_NOT_SUPPORTED		-19
3299 #define IXGBE_ERR_SFP_NOT_PRESENT		-20
3300 #define IXGBE_ERR_SFP_NO_INIT_SEQ_PRESENT	-21
3301 #define IXGBE_ERR_NO_SAN_ADDR_PTR		-22
3302 #define IXGBE_ERR_FDIR_REINIT_FAILED		-23
3303 #define IXGBE_ERR_EEPROM_VERSION		-24
3304 #define IXGBE_ERR_NO_SPACE			-25
3305 #define IXGBE_ERR_OVERTEMP			-26
3306 #define IXGBE_ERR_FC_NOT_NEGOTIATED		-27
3307 #define IXGBE_ERR_FC_NOT_SUPPORTED		-28
3308 #define IXGBE_ERR_SFP_SETUP_NOT_COMPLETE	-30
3309 #define IXGBE_ERR_PBA_SECTION			-31
3310 #define IXGBE_ERR_INVALID_ARGUMENT		-32
3311 #define IXGBE_ERR_HOST_INTERFACE_COMMAND	-33
3312 #define IXGBE_ERR_OUT_OF_MEM			-34
3313 #define IXGBE_ERR_FEATURE_NOT_SUPPORTED		-36
3314 #define IXGBE_ERR_EEPROM_PROTECTED_REGION	-37
3315 
3316 #define IXGBE_NOT_IMPLEMENTED			0x7FFFFFFF
3317 
3318 #endif /* _IXGBE_TYPE_H_ */
3319