Home
last modified time | relevance | path

Searched defs:PredReg (Results 1 – 21 of 21) sorted by relevance

/openbsd/gnu/llvm/llvm/lib/Target/ARM/
H A DThumb2InstrInfo.cpp73 Register PredReg; in ReplaceTailWithBranchTo() local
121 Register PredReg; in isLegalToSplitMBBAt() local
295 ARMCC::CondCodes Pred, Register PredReg, in emitT2RegPlusImmediate()
555 Register PredReg; in rewriteT2FrameIndex() local
769 Register &PredReg) { in getITInstrPredicate()
787 Register &PredReg) { in getVPTInstrPredicate()
H A DARMLoadStoreOptimizer.cpp490 unsigned PredReg) { in UpdateBaseRegUses()
907 Register PredReg; in MergeOpsUpdate() local
1296 Register PredReg; in MergeBaseUpdateLSMultiple() local
1492 Register PredReg; in MergeBaseUpdateLoadStore() local
1630 Register PredReg; in MergeBaseUpdateLSDouble() local
1800 Register PredReg; in FixInvalidRegPairOp() local
1900 Register PredReg; in LoadStoreMultipleOpti() local
2259 Register &PredReg, ARMCC::CondCodes &Pred, bool &isT2) { in CanFormLdStDWord()
2421 Register BaseReg, PredReg; in RescheduleOps() local
2522 Register PredReg; in RescheduleLoadStoreInstrs() local
[all …]
H A DMVEVPTBlockPass.cpp106 Register PredReg; in StepOverPredicatedInstrs() local
251 Register PredReg; in InsertVPTBlocks() local
H A DThumb2InstrInfo.h86 Register PredReg; in getVPTInstrPredicate() local
H A DThumb2SizeReduction.cpp469 Register PredReg = MI->getOperand(5).getReg(); in ReduceLoadStore() local
687 Register PredReg; in ReduceSpecial() local
729 Register PredReg; in ReduceSpecial() local
800 Register PredReg; in ReduceTo2Addr() local
892 Register PredReg; in ReduceToNarrow() local
H A DThumbRegisterInfo.cpp65 ARMCC::CondCodes Pred, unsigned PredReg, in emitThumb1LoadConstPool()
85 ARMCC::CondCodes Pred, unsigned PredReg, in emitThumb2LoadConstPool()
106 ARMCC::CondCodes Pred, Register PredReg, unsigned MIFlags) const { in emitLoadConstPool()
H A DThumb2ITBlockPass.cpp202 Register PredReg; in InsertITInstructions() local
H A DARMBaseRegisterInfo.cpp499 ARMCC::CondCodes Pred, Register PredReg, unsigned MIFlags) const { in emitLoadConstPool()
852 Register PredReg = (PIdx == -1) ? Register() : MI.getOperand(PIdx+1).getReg(); in eliminateFrameIndex() local
H A DARMConstantIslandPass.cpp1456 Register PredReg; in createNewWater() local
1502 Register PredReg; in createNewWater() local
1526 Register PredReg; in createNewWater() local
1929 Register PredReg; in optimizeThumb2Branches() local
H A DMLxExpansionPass.cpp282 Register PredReg = MI->getOperand(++NextOp).getReg(); in ExpandFPMLxInstruction() local
H A DARMFrameLowering.cpp539 ARMCC::CondCodes Pred = ARMCC::AL, unsigned PredReg = 0) { in emitRegPlusImmediate()
553 unsigned PredReg = 0) { in emitSPUpdate()
2845 unsigned PredReg = TII.getFramePred(*I); in eliminateCallFramePseudoInstr() local
H A DARMISelDAGToDAG.cpp1753 SDValue PredReg; in tryMVEIndexedLoad() local
2924 SDValue PredReg = CurDAG->getRegister(0, MVT::i32); in SelectCDE_CXxD() local
4281 SDValue PredReg = CurDAG->getRegister(0, MVT::i32); in Select() local
4293 SDValue PredReg = CurDAG->getRegister(0, MVT::i32); in Select() local
4304 SDValue PredReg = CurDAG->getRegister(0, MVT::i32); in Select() local
H A DARMBaseInstrInfo.cpp2247 Register &PredReg) { in getInstrPredicate()
2277 Register PredReg; in commuteInstructionImpl() local
2485 ARMCC::CondCodes Pred, Register PredReg, in emitARMRegPlusImmediate()
5616 Register PredReg; in findCMPToFoldIntoCBZ() local
H A DARMExpandPseudoInsts.cpp976 Register PredReg; in ExpandMOV32BitImm() local
/openbsd/gnu/llvm/llvm/lib/Target/Hexagon/MCTargetDesc/
H A DHexagonMCChecker.cpp68 void HexagonMCChecker::initReg(MCInst const &MCI, unsigned R, unsigned &PredReg, in initReg()
94 unsigned PredReg = Hexagon::NoRegister; in init() local
H A DHexagonMCDuplexInfo.cpp190 unsigned DstReg, PredReg, SrcReg, Src1Reg, Src2Reg; in getDuplexCandidateGroup() local
H A DHexagonMCCompound.cpp177 unsigned PredReg = Predicate.getReg(); in getCompoundOp() local
/openbsd/gnu/llvm/llvm/lib/Target/Hexagon/
H A DHexagonGenPredicate.cpp321 bool HexagonGenPredicate::isScalarPred(RegisterSubReg PredReg) { in isScalarPred()
H A DHexagonInstrInfo.cpp1699 Register PredReg; in PredicateInstruction() local
4520 Register &PredReg, unsigned &PredRegPos, unsigned &PredRegFlags) const { in getPredReg()
H A DHexagonHardwareLoops.cpp651 Register PredReg; in getLoopTripCount() local
/openbsd/gnu/llvm/llvm/lib/Target/AArch64/
H A DAArch64InstrInfo.cpp1302 MachineInstr *PTest, unsigned MaskReg, unsigned PredReg, in optimizePTestInstr()