1 /* SPDX-License-Identifier: MIT */
2 /*
3  * Copyright © 2023 Intel Corporation
4  */
5 
6 #ifndef __INTEL_DISPLAY_DEVICE_H__
7 #define __INTEL_DISPLAY_DEVICE_H__
8 
9 #include <linux/types.h>
10 
11 #include "intel_display_limits.h"
12 
13 #define drm_i915_private inteldrm_softc
14 struct drm_i915_private;
15 struct drm_printer;
16 
17 #define DEV_INFO_DISPLAY_FOR_EACH_FLAG(func) \
18 	/* Keep in alphabetical order */ \
19 	func(cursor_needs_physical); \
20 	func(has_cdclk_crawl); \
21 	func(has_cdclk_squash); \
22 	func(has_ddi); \
23 	func(has_dp_mst); \
24 	func(has_dsb); \
25 	func(has_fpga_dbg); \
26 	func(has_gmch); \
27 	func(has_hotplug); \
28 	func(has_hti); \
29 	func(has_ipc); \
30 	func(has_overlay); \
31 	func(has_psr); \
32 	func(has_psr_hw_tracking); \
33 	func(overlay_needs_physical); \
34 	func(supports_tv);
35 
36 #define HAS_ASYNC_FLIPS(i915)		(DISPLAY_VER(i915) >= 5)
37 #define HAS_CDCLK_CRAWL(i915)		(DISPLAY_INFO(i915)->has_cdclk_crawl)
38 #define HAS_CDCLK_SQUASH(i915)		(DISPLAY_INFO(i915)->has_cdclk_squash)
39 #define HAS_CUR_FBC(i915)		(!HAS_GMCH(i915) && DISPLAY_VER(i915) >= 7)
40 #define HAS_D12_PLANE_MINIMIZATION(i915) (IS_ROCKETLAKE(i915) || IS_ALDERLAKE_S(i915))
41 #define HAS_DDI(i915)			(DISPLAY_INFO(i915)->has_ddi)
42 #define HAS_DISPLAY(i915)		(DISPLAY_RUNTIME_INFO(i915)->pipe_mask != 0)
43 #define HAS_DMC(i915)			(DISPLAY_RUNTIME_INFO(i915)->has_dmc)
44 #define HAS_DOUBLE_BUFFERED_M_N(i915)	(DISPLAY_VER(i915) >= 9 || IS_BROADWELL(i915))
45 #define HAS_DP_MST(i915)		(DISPLAY_INFO(i915)->has_dp_mst)
46 #define HAS_DP20(i915)			(IS_DG2(i915) || DISPLAY_VER(i915) >= 14)
47 #define HAS_DPT(i915)			(DISPLAY_VER(i915) >= 13)
48 #define HAS_DSB(i915)			(DISPLAY_INFO(i915)->has_dsb)
49 #define HAS_DSC(__i915)			(DISPLAY_RUNTIME_INFO(__i915)->has_dsc)
50 #define HAS_DSC_MST(__i915)		(DISPLAY_VER(__i915) >= 12 && HAS_DSC(__i915))
51 #define HAS_FBC(i915)			(DISPLAY_RUNTIME_INFO(i915)->fbc_mask != 0)
52 #define HAS_FPGA_DBG_UNCLAIMED(i915)	(DISPLAY_INFO(i915)->has_fpga_dbg)
53 #define HAS_FW_BLC(i915)		(DISPLAY_VER(i915) > 2)
54 #define HAS_GMBUS_IRQ(i915)		(DISPLAY_VER(i915) >= 4)
55 #define HAS_GMBUS_BURST_READ(i915)	(DISPLAY_VER(i915) >= 10 || IS_KABYLAKE(i915))
56 #define HAS_GMCH(i915)			(DISPLAY_INFO(i915)->has_gmch)
57 #define HAS_HW_SAGV_WM(i915)		(DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))
58 #define HAS_IPC(i915)			(DISPLAY_INFO(i915)->has_ipc)
59 #define HAS_IPS(i915)			(IS_HASWELL_ULT(i915) || IS_BROADWELL(i915))
60 #define HAS_LSPCON(i915)		(IS_DISPLAY_VER(i915, 9, 10))
61 #define HAS_MBUS_JOINING(i915)		(IS_ALDERLAKE_P(i915) || DISPLAY_VER(i915) >= 14)
62 #define HAS_MSO(i915)			(DISPLAY_VER(i915) >= 12)
63 #define HAS_OVERLAY(i915)		(DISPLAY_INFO(i915)->has_overlay)
64 #define HAS_PSR(i915)			(DISPLAY_INFO(i915)->has_psr)
65 #define HAS_PSR_HW_TRACKING(i915)	(DISPLAY_INFO(i915)->has_psr_hw_tracking)
66 #define HAS_PSR2_SEL_FETCH(i915)	(DISPLAY_VER(i915) >= 12)
67 #define HAS_SAGV(i915)			(DISPLAY_VER(i915) >= 9 && !IS_LP(i915))
68 #define HAS_TRANSCODER(i915, trans)	((DISPLAY_RUNTIME_INFO(i915)->cpu_transcoder_mask & \
69 					  BIT(trans)) != 0)
70 #define HAS_VRR(i915)			(DISPLAY_VER(i915) >= 11)
71 #define INTEL_NUM_PIPES(i915)		(hweight8(DISPLAY_RUNTIME_INFO(i915)->pipe_mask))
72 #define I915_HAS_HOTPLUG(i915)		(DISPLAY_INFO(i915)->has_hotplug)
73 #define OVERLAY_NEEDS_PHYSICAL(i915)	(DISPLAY_INFO(i915)->overlay_needs_physical)
74 #define SUPPORTS_TV(i915)		(DISPLAY_INFO(i915)->supports_tv)
75 
76 struct intel_display_runtime_info {
77 	struct {
78 		u16 ver;
79 		u16 rel;
80 		u16 step;
81 	} ip;
82 
83 	u8 pipe_mask;
84 	u8 cpu_transcoder_mask;
85 	u16 port_mask;
86 
87 	u8 num_sprites[I915_MAX_PIPES];
88 	u8 num_scalers[I915_MAX_PIPES];
89 
90 	u8 fbc_mask;
91 
92 	bool has_hdcp;
93 	bool has_dmc;
94 	bool has_dsc;
95 };
96 
97 struct intel_display_device_info {
98 	/* Initial runtime info. */
99 	const struct intel_display_runtime_info __runtime_defaults;
100 
101 	u8 abox_mask;
102 
103 	struct {
104 		u16 size; /* in blocks */
105 		u8 slice_mask;
106 	} dbuf;
107 
108 #define DEFINE_FLAG(name) u8 name:1
109 	DEV_INFO_DISPLAY_FOR_EACH_FLAG(DEFINE_FLAG);
110 #undef DEFINE_FLAG
111 
112 	/* Global register offset for the display engine */
113 	u32 mmio_offset;
114 
115 	/* Register offsets for the various display pipes and transcoders */
116 	u32 pipe_offsets[I915_MAX_TRANSCODERS];
117 	u32 trans_offsets[I915_MAX_TRANSCODERS];
118 	u32 cursor_offsets[I915_MAX_PIPES];
119 
120 	struct {
121 		u32 degamma_lut_size;
122 		u32 gamma_lut_size;
123 		u32 degamma_lut_tests;
124 		u32 gamma_lut_tests;
125 	} color;
126 };
127 
128 const struct intel_display_device_info *
129 intel_display_device_probe(struct drm_i915_private *i915, bool has_gmdid,
130 			   u16 *ver, u16 *rel, u16 *step);
131 void intel_display_device_info_runtime_init(struct drm_i915_private *i915);
132 
133 void intel_display_device_info_print(const struct intel_display_device_info *info,
134 				     const struct intel_display_runtime_info *runtime,
135 				     struct drm_printer *p);
136 
137 #endif
138