1 /* 2 * This definitions of the PIC18F4620 MCU. 3 * 4 * This file is part of the GNU PIC library for SDCC, originally 5 * created by Molnar Karoly <molnarkaroly@users.sf.net> 2016. 6 * 7 * This file is generated automatically by the cinc2h.pl, 2016-04-13 17:23:48 UTC. 8 * 9 * SDCC is licensed under the GNU Public license (GPL) v2. Note that 10 * this license covers the code to the compiler and other executables, 11 * but explicitly does not cover any code or objects generated by sdcc. 12 * 13 * For pic device libraries and header files which are derived from 14 * Microchip header (.inc) and linker script (.lkr) files Microchip 15 * requires that "The header files should state that they are only to be 16 * used with authentic Microchip devices" which makes them incompatible 17 * with the GPL. Pic device libraries and header files are located at 18 * non-free/lib and non-free/include directories respectively. 19 * Sdcc should be run with the --use-non-free command line option in 20 * order to include non-free header files and libraries. 21 * 22 * See http://sdcc.sourceforge.net/ for the latest information on sdcc. 23 */ 24 25 #include <pic18f4620.h> 26 27 //============================================================================== 28 29 __at(0x0F80) __sfr PORTA; 30 __at(0x0F80) volatile __PORTAbits_t PORTAbits; 31 32 __at(0x0F81) __sfr PORTB; 33 __at(0x0F81) volatile __PORTBbits_t PORTBbits; 34 35 __at(0x0F82) __sfr PORTC; 36 __at(0x0F82) volatile __PORTCbits_t PORTCbits; 37 38 __at(0x0F83) __sfr PORTD; 39 __at(0x0F83) volatile __PORTDbits_t PORTDbits; 40 41 __at(0x0F84) __sfr PORTE; 42 __at(0x0F84) volatile __PORTEbits_t PORTEbits; 43 44 __at(0x0F89) __sfr LATA; 45 __at(0x0F89) volatile __LATAbits_t LATAbits; 46 47 __at(0x0F8A) __sfr LATB; 48 __at(0x0F8A) volatile __LATBbits_t LATBbits; 49 50 __at(0x0F8B) __sfr LATC; 51 __at(0x0F8B) volatile __LATCbits_t LATCbits; 52 53 __at(0x0F8C) __sfr LATD; 54 __at(0x0F8C) volatile __LATDbits_t LATDbits; 55 56 __at(0x0F8D) __sfr LATE; 57 __at(0x0F8D) volatile __LATEbits_t LATEbits; 58 59 __at(0x0F92) __sfr DDRA; 60 __at(0x0F92) volatile __DDRAbits_t DDRAbits; 61 62 __at(0x0F92) __sfr TRISA; 63 __at(0x0F92) volatile __TRISAbits_t TRISAbits; 64 65 __at(0x0F93) __sfr DDRB; 66 __at(0x0F93) volatile __DDRBbits_t DDRBbits; 67 68 __at(0x0F93) __sfr TRISB; 69 __at(0x0F93) volatile __TRISBbits_t TRISBbits; 70 71 __at(0x0F94) __sfr DDRC; 72 __at(0x0F94) volatile __DDRCbits_t DDRCbits; 73 74 __at(0x0F94) __sfr TRISC; 75 __at(0x0F94) volatile __TRISCbits_t TRISCbits; 76 77 __at(0x0F95) __sfr DDRD; 78 __at(0x0F95) volatile __DDRDbits_t DDRDbits; 79 80 __at(0x0F95) __sfr TRISD; 81 __at(0x0F95) volatile __TRISDbits_t TRISDbits; 82 83 __at(0x0F96) __sfr DDRE; 84 __at(0x0F96) volatile __DDREbits_t DDREbits; 85 86 __at(0x0F96) __sfr TRISE; 87 __at(0x0F96) volatile __TRISEbits_t TRISEbits; 88 89 __at(0x0F9B) __sfr OSCTUNE; 90 __at(0x0F9B) volatile __OSCTUNEbits_t OSCTUNEbits; 91 92 __at(0x0F9D) __sfr PIE1; 93 __at(0x0F9D) volatile __PIE1bits_t PIE1bits; 94 95 __at(0x0F9E) __sfr PIR1; 96 __at(0x0F9E) volatile __PIR1bits_t PIR1bits; 97 98 __at(0x0F9F) __sfr IPR1; 99 __at(0x0F9F) volatile __IPR1bits_t IPR1bits; 100 101 __at(0x0FA0) __sfr PIE2; 102 __at(0x0FA0) volatile __PIE2bits_t PIE2bits; 103 104 __at(0x0FA1) __sfr PIR2; 105 __at(0x0FA1) volatile __PIR2bits_t PIR2bits; 106 107 __at(0x0FA2) __sfr IPR2; 108 __at(0x0FA2) volatile __IPR2bits_t IPR2bits; 109 110 __at(0x0FA6) __sfr EECON1; 111 __at(0x0FA6) volatile __EECON1bits_t EECON1bits; 112 113 __at(0x0FA7) __sfr EECON2; 114 115 __at(0x0FA8) __sfr EEDATA; 116 117 __at(0x0FA9) __sfr EEADR; 118 119 __at(0x0FAA) __sfr EEADRH; 120 121 __at(0x0FAB) __sfr RCSTA; 122 __at(0x0FAB) volatile __RCSTAbits_t RCSTAbits; 123 124 __at(0x0FAC) __sfr TXSTA; 125 __at(0x0FAC) volatile __TXSTAbits_t TXSTAbits; 126 127 __at(0x0FAD) __sfr TXREG; 128 129 __at(0x0FAE) __sfr RCREG; 130 131 __at(0x0FAF) __sfr SPBRG; 132 133 __at(0x0FB0) __sfr SPBRGH; 134 135 __at(0x0FB1) __sfr T3CON; 136 __at(0x0FB1) volatile __T3CONbits_t T3CONbits; 137 138 __at(0x0FB2) __sfr TMR3; 139 140 __at(0x0FB2) __sfr TMR3L; 141 142 __at(0x0FB3) __sfr TMR3H; 143 144 __at(0x0FB4) __sfr CMCON; 145 __at(0x0FB4) volatile __CMCONbits_t CMCONbits; 146 147 __at(0x0FB5) __sfr CVRCON; 148 __at(0x0FB5) volatile __CVRCONbits_t CVRCONbits; 149 150 __at(0x0FB6) __sfr ECCP1AS; 151 __at(0x0FB6) volatile __ECCP1ASbits_t ECCP1ASbits; 152 153 __at(0x0FB7) __sfr PWM1CON; 154 __at(0x0FB7) volatile __PWM1CONbits_t PWM1CONbits; 155 156 __at(0x0FB8) __sfr BAUDCON; 157 __at(0x0FB8) volatile __BAUDCONbits_t BAUDCONbits; 158 159 __at(0x0FB8) __sfr BAUDCTL; 160 __at(0x0FB8) volatile __BAUDCTLbits_t BAUDCTLbits; 161 162 __at(0x0FBA) __sfr CCP2CON; 163 __at(0x0FBA) volatile __CCP2CONbits_t CCP2CONbits; 164 165 __at(0x0FBB) __sfr CCPR2; 166 167 __at(0x0FBB) __sfr CCPR2L; 168 169 __at(0x0FBC) __sfr CCPR2H; 170 171 __at(0x0FBD) __sfr CCP1CON; 172 __at(0x0FBD) volatile __CCP1CONbits_t CCP1CONbits; 173 174 __at(0x0FBE) __sfr CCPR1; 175 176 __at(0x0FBE) __sfr CCPR1L; 177 178 __at(0x0FBF) __sfr CCPR1H; 179 180 __at(0x0FC0) __sfr ADCON2; 181 __at(0x0FC0) volatile __ADCON2bits_t ADCON2bits; 182 183 __at(0x0FC1) __sfr ADCON1; 184 __at(0x0FC1) volatile __ADCON1bits_t ADCON1bits; 185 186 __at(0x0FC2) __sfr ADCON0; 187 __at(0x0FC2) volatile __ADCON0bits_t ADCON0bits; 188 189 __at(0x0FC3) __sfr ADRES; 190 191 __at(0x0FC3) __sfr ADRESL; 192 193 __at(0x0FC4) __sfr ADRESH; 194 195 __at(0x0FC5) __sfr SSPCON2; 196 __at(0x0FC5) volatile __SSPCON2bits_t SSPCON2bits; 197 198 __at(0x0FC6) __sfr SSPCON1; 199 __at(0x0FC6) volatile __SSPCON1bits_t SSPCON1bits; 200 201 __at(0x0FC7) __sfr SSPSTAT; 202 __at(0x0FC7) volatile __SSPSTATbits_t SSPSTATbits; 203 204 __at(0x0FC8) __sfr SSPADD; 205 206 __at(0x0FC9) __sfr SSPBUF; 207 208 __at(0x0FCA) __sfr T2CON; 209 __at(0x0FCA) volatile __T2CONbits_t T2CONbits; 210 211 __at(0x0FCB) __sfr PR2; 212 213 __at(0x0FCC) __sfr TMR2; 214 215 __at(0x0FCD) __sfr T1CON; 216 __at(0x0FCD) volatile __T1CONbits_t T1CONbits; 217 218 __at(0x0FCE) __sfr TMR1; 219 220 __at(0x0FCE) __sfr TMR1L; 221 222 __at(0x0FCF) __sfr TMR1H; 223 224 __at(0x0FD0) __sfr RCON; 225 __at(0x0FD0) volatile __RCONbits_t RCONbits; 226 227 __at(0x0FD1) __sfr WDTCON; 228 __at(0x0FD1) volatile __WDTCONbits_t WDTCONbits; 229 230 __at(0x0FD2) __sfr HLVDCON; 231 __at(0x0FD2) volatile __HLVDCONbits_t HLVDCONbits; 232 233 __at(0x0FD2) __sfr LVDCON; 234 __at(0x0FD2) volatile __LVDCONbits_t LVDCONbits; 235 236 __at(0x0FD3) __sfr OSCCON; 237 __at(0x0FD3) volatile __OSCCONbits_t OSCCONbits; 238 239 __at(0x0FD5) __sfr T0CON; 240 __at(0x0FD5) volatile __T0CONbits_t T0CONbits; 241 242 __at(0x0FD6) __sfr TMR0; 243 244 __at(0x0FD6) __sfr TMR0L; 245 246 __at(0x0FD7) __sfr TMR0H; 247 248 __at(0x0FD8) __sfr STATUS; 249 __at(0x0FD8) volatile __STATUSbits_t STATUSbits; 250 251 __at(0x0FD9) __sfr FSR2L; 252 253 __at(0x0FDA) __sfr FSR2H; 254 255 __at(0x0FDB) __sfr PLUSW2; 256 257 __at(0x0FDC) __sfr PREINC2; 258 259 __at(0x0FDD) __sfr POSTDEC2; 260 261 __at(0x0FDE) __sfr POSTINC2; 262 263 __at(0x0FDF) __sfr INDF2; 264 265 __at(0x0FE0) __sfr BSR; 266 267 __at(0x0FE1) __sfr FSR1L; 268 269 __at(0x0FE2) __sfr FSR1H; 270 271 __at(0x0FE3) __sfr PLUSW1; 272 273 __at(0x0FE4) __sfr PREINC1; 274 275 __at(0x0FE5) __sfr POSTDEC1; 276 277 __at(0x0FE6) __sfr POSTINC1; 278 279 __at(0x0FE7) __sfr INDF1; 280 281 __at(0x0FE8) __sfr WREG; 282 283 __at(0x0FE9) __sfr FSR0L; 284 285 __at(0x0FEA) __sfr FSR0H; 286 287 __at(0x0FEB) __sfr PLUSW0; 288 289 __at(0x0FEC) __sfr PREINC0; 290 291 __at(0x0FED) __sfr POSTDEC0; 292 293 __at(0x0FEE) __sfr POSTINC0; 294 295 __at(0x0FEF) __sfr INDF0; 296 297 __at(0x0FF0) __sfr INTCON3; 298 __at(0x0FF0) volatile __INTCON3bits_t INTCON3bits; 299 300 __at(0x0FF1) __sfr INTCON2; 301 __at(0x0FF1) volatile __INTCON2bits_t INTCON2bits; 302 303 __at(0x0FF2) __sfr INTCON; 304 __at(0x0FF2) volatile __INTCONbits_t INTCONbits; 305 306 __at(0x0FF3) __sfr PROD; 307 308 __at(0x0FF3) __sfr PRODL; 309 310 __at(0x0FF4) __sfr PRODH; 311 312 __at(0x0FF5) __sfr TABLAT; 313 314 __at(0x0FF6) __sfr TBLPTR; 315 316 __at(0x0FF6) __sfr TBLPTRL; 317 318 __at(0x0FF7) __sfr TBLPTRH; 319 320 __at(0x0FF8) __sfr TBLPTRU; 321 322 __at(0x0FF9) __sfr PC; 323 324 __at(0x0FF9) __sfr PCL; 325 326 __at(0x0FFA) __sfr PCLATH; 327 328 __at(0x0FFB) __sfr PCLATU; 329 330 __at(0x0FFC) __sfr STKPTR; 331 __at(0x0FFC) volatile __STKPTRbits_t STKPTRbits; 332 333 __at(0x0FFD) __sfr TOS; 334 335 __at(0x0FFD) __sfr TOSL; 336 337 __at(0x0FFE) __sfr TOSH; 338 339 __at(0x0FFF) __sfr TOSU; 340