Home
last modified time | relevance | path

Searched refs:MAL0_TXCASR (Results 1 – 25 of 40) sorted by relevance

12

/dports/emulators/qemu/qemu-6.2.0/hw/ppc/
H A Dppc4xx_devs.c497 MAL0_TXCASR = 0x184, enumerator
564 case MAL0_TXCASR: in dcr_read_mal()
624 case MAL0_TXCASR: in dcr_write_mal()
687 ppc_dcr_register(env, MAL0_TXCASR, in ppc4xx_mal_init()
/dports/emulators/qemu60/qemu-6.0.0/hw/ppc/
H A Dppc4xx_devs.c498 MAL0_TXCASR = 0x184, enumerator
565 case MAL0_TXCASR: in dcr_read_mal()
625 case MAL0_TXCASR: in dcr_write_mal()
688 ppc_dcr_register(env, MAL0_TXCASR, in ppc4xx_mal_init()
/dports/emulators/qemu-devel/qemu-de8ed1055c2ce18c95f597eb10df360dcb534f99/hw/ppc/
H A Dppc4xx_devs.c497 MAL0_TXCASR = 0x184,
564 case MAL0_TXCASR:
624 case MAL0_TXCASR:
687 ppc_dcr_register(env, MAL0_TXCASR,
/dports/sysutils/u-boot-utilite/u-boot-2015.07/arch/powerpc/include/asm/
H A Dppc4xx-mal.h33 #define MAL0_TXCASR (MAL_DCR_BASE + 0x04) /* TX Channel active (set) */ macro
/dports/emulators/qemu5/qemu-5.2.0/roms/u-boot-sam460ex/post/cpu/ppc4xx/
H A Dether.c205 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> (devnum*2))); in ether_post_init()
207 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> devnum)); in ether_post_init()
/dports/emulators/qemu-guest-agent/qemu-5.0.1/roms/u-boot-sam460ex/post/cpu/ppc4xx/
H A Dether.c205 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> (devnum*2))); in ether_post_init()
207 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> devnum)); in ether_post_init()
/dports/emulators/qemu-powernv/qemu-powernv-3.0.50/roms/u-boot-sam460ex/post/cpu/ppc4xx/
H A Dether.c205 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> (devnum*2))); in ether_post_init()
207 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> devnum)); in ether_post_init()
/dports/emulators/qemu42/qemu-4.2.1/roms/u-boot-sam460ex/post/cpu/ppc4xx/
H A Dether.c205 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> (devnum*2))); in ether_post_init()
207 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> devnum)); in ether_post_init()
/dports/emulators/qemu-utils/qemu-4.2.1/roms/u-boot-sam460ex/post/cpu/ppc4xx/
H A Dether.c205 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> (devnum*2))); in ether_post_init()
207 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> devnum)); in ether_post_init()
/dports/emulators/qemu/qemu-6.2.0/roms/u-boot-sam460ex/post/cpu/ppc4xx/
H A Dether.c205 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> (devnum*2))); in ether_post_init()
207 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> devnum)); in ether_post_init()
/dports/sysutils/u-boot-utilite/u-boot-2015.07/post/cpu/ppc4xx/
H A Dether.c196 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> (devnum*2))); in ether_post_init()
198 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> devnum)); in ether_post_init()
/dports/emulators/qemu60/qemu-6.0.0/roms/u-boot-sam460ex/post/cpu/ppc4xx/
H A Dether.c205 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> (devnum*2))); in ether_post_init()
207 mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> devnum)); in ether_post_init()
/dports/emulators/qemu42/qemu-4.2.1/hw/ppc/
H A Dppc4xx_devs.c739 MAL0_TXCASR = 0x184, enumerator
806 case MAL0_TXCASR: in dcr_read_mal()
866 case MAL0_TXCASR: in dcr_write_mal()
929 ppc_dcr_register(env, MAL0_TXCASR, in ppc4xx_mal_init()
/dports/emulators/qemu-utils/qemu-4.2.1/hw/ppc/
H A Dppc4xx_devs.c739 MAL0_TXCASR = 0x184, enumerator
806 case MAL0_TXCASR: in dcr_read_mal()
866 case MAL0_TXCASR: in dcr_write_mal()
929 ppc_dcr_register(env, MAL0_TXCASR, in ppc4xx_mal_init()
/dports/emulators/qemu-guest-agent/qemu-5.0.1/hw/ppc/
H A Dppc4xx_devs.c738 MAL0_TXCASR = 0x184, enumerator
805 case MAL0_TXCASR: in dcr_read_mal()
865 case MAL0_TXCASR: in dcr_write_mal()
928 ppc_dcr_register(env, MAL0_TXCASR, in ppc4xx_mal_init()
/dports/emulators/qemu-cheri/qemu-0a323821042c36e21ea80e58b9545dfc3b0cb8ef/hw/ppc/
H A Dppc4xx_devs.c738 MAL0_TXCASR = 0x184, enumerator
805 case MAL0_TXCASR: in dcr_read_mal()
865 case MAL0_TXCASR: in dcr_write_mal()
928 ppc_dcr_register(env, MAL0_TXCASR, in ppc4xx_mal_init()
/dports/emulators/qemu-powernv/qemu-powernv-3.0.50/hw/ppc/
H A Dppc4xx_devs.c742 MAL0_TXCASR = 0x184, enumerator
809 case MAL0_TXCASR: in dcr_read_mal()
869 case MAL0_TXCASR: in dcr_write_mal()
932 ppc_dcr_register(env, MAL0_TXCASR, in ppc4xx_mal_init()
/dports/emulators/qemu5/qemu-5.2.0/hw/ppc/
H A Dppc4xx_devs.c738 MAL0_TXCASR = 0x184, enumerator
805 case MAL0_TXCASR: in dcr_read_mal()
865 case MAL0_TXCASR: in dcr_write_mal()
928 ppc_dcr_register(env, MAL0_TXCASR, in ppc4xx_mal_init()
/dports/emulators/qemu-utils/qemu-4.2.1/roms/u-boot-sam460ex/include/
H A Dppc405.h541 #define MAL0_TXCASR (MAL_DCR_BASE + 0x04) /* TX Channel active (set) */ macro
/dports/emulators/qemu5/qemu-5.2.0/roms/u-boot-sam460ex/include/
H A Dppc405.h541 #define MAL0_TXCASR (MAL_DCR_BASE + 0x04) /* TX Channel active (set) */ macro
/dports/emulators/qemu-guest-agent/qemu-5.0.1/roms/u-boot-sam460ex/include/
H A Dppc405.h541 #define MAL0_TXCASR (MAL_DCR_BASE + 0x04) /* TX Channel active (set) */ macro
/dports/emulators/qemu-powernv/qemu-powernv-3.0.50/roms/u-boot-sam460ex/include/
H A Dppc405.h541 #define MAL0_TXCASR (MAL_DCR_BASE + 0x04) /* TX Channel active (set) */ macro
/dports/emulators/qemu42/qemu-4.2.1/roms/u-boot-sam460ex/include/
H A Dppc405.h541 #define MAL0_TXCASR (MAL_DCR_BASE + 0x04) /* TX Channel active (set) */ macro
/dports/emulators/qemu/qemu-6.2.0/roms/u-boot-sam460ex/include/
H A Dppc405.h541 #define MAL0_TXCASR (MAL_DCR_BASE + 0x04) /* TX Channel active (set) */ macro
/dports/emulators/qemu60/qemu-6.0.0/roms/u-boot-sam460ex/include/
H A Dppc405.h541 #define MAL0_TXCASR (MAL_DCR_BASE + 0x04) /* TX Channel active (set) */ macro

12