Home
last modified time | relevance | path

Searched refs:SSCG_PLL_OUTPUT_DIV_VAL_MASK (Results 1 – 25 of 124) sorted by relevance

12345

/dports/sysutils/u-boot-olinuxino-lime/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-olinuxino-lime2-emmc/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-olinuxino-lime2/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-chip/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-cubox-hummingboard/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-sopine/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-a64-olinuxino/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-a13-olinuxino/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-sopine-spi/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-bananapi/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-qemu-arm64/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-rpi-0-w/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-olimex-a20-som-evb/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-nanopi-r4s/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-nanopi-neo/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-nanopi-a64/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-nanopi-neo-air/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-wandboard/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-cubieboard/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-clearfog/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-cubieboard2/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-pandaboard/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-orangepi-r1/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-orangepi-zero/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
/dports/sysutils/u-boot-orangepi-zero-plus/u-boot-2021.07/arch/arm/mach-imx/imx8m/
H A Dclock_imx8mq.c236 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >> in decode_sscg_pll()
599 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
611 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
623 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()
635 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK | in dram_pll_init()

12345