/openbsd/usr.bin/file/magdir/ |
H A D | games | 19 >4 long 0x26 II Map file (BSP) 20 >4 long 0x2E III Map file (BSP)
|
/openbsd/sys/dev/pci/drm/radeon/ |
H A D | sumod.h | 302 # define BSP(x) ((x) << 0) macro
|
H A D | rv770d.h | 234 # define BSP(x) ((x) << 0) macro
|
H A D | sumo_dpm.c | 329 pi->dsp = BSP(pi->bsp) | BSU(pi->bsu); in sumo_calculate_bsp() 330 pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu); in sumo_calculate_bsp()
|
H A D | sid.h | 279 # define BSP(x) ((x) << 0) macro
|
H A D | rv770_dpm.c | 834 pi->dsp = BSP(pi->bsp) | BSU(pi->bsu); in rv770_setup_bsp() 835 pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu); in rv770_setup_bsp()
|
H A D | r600_dpm.c | 340 WREG32(CG_BSP, BSP(p) | BSU(u)); in r600_set_bsp()
|
H A D | r600d.h | 1436 # define BSP(x) ((x) << 0) macro
|
H A D | si_dpm.c | 3737 pi->dsp = BSP(pi->bsp) | BSU(pi->bsu); in si_setup_bsp() 3738 pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu); in si_setup_bsp()
|
/openbsd/gnu/usr.bin/binutils/opcodes/ |
H A D | ia64-ic.tbl | 71 mov-from-AR-BSP; IC:mov-from-AR-M[Field(ar3) == BSP] 137 mov-to-AR-BSP; IC:mov-to-AR-M[Field(ar3) == BSP] 239 rse-readers; alloc, br.call, br.ia, br.ret, brl.call, cover, flushrs, loadrs, IC:mov-from-AR-BSP, I…
|
H A D | ia64-raw.tbl | 3 AR[BSP]; br.call, brl.call, br.ret, cover, IC:mov-to-AR-BSPSTORE, rfi; br.call, brl.call, br.ia, br…
|
H A D | ia64-waw.tbl | 3 AR[BSP]; br.call, brl.call, br.ret, cover, IC:mov-to-AR-BSPSTORE, rfi; br.call, brl.call, br.ret, c…
|
/openbsd/gnu/usr.bin/binutils-2.17/opcodes/ |
H A D | ia64-ic.tbl | 71 mov-from-AR-BSP; IC:mov-from-AR-M[Field(ar3) == BSP] 138 mov-to-AR-BSP; IC:mov-to-AR-M[Field(ar3) == BSP] 242 rse-readers; alloc, br.call, br.ia, br.ret, brl.call, cover, flushrs, loadrs, IC:mov-from-AR-BSP, I…
|
H A D | ia64-raw.tbl | 3 AR[BSP]; br.call, brl.call, br.ret, cover, IC:mov-to-AR-BSPSTORE, rfi; br.call, brl.call, br.ia, br…
|
H A D | ia64-waw.tbl | 3 AR[BSP]; br.call, brl.call, br.ret, cover, IC:mov-to-AR-BSPSTORE, rfi; br.call, brl.call, br.ret, c…
|
/openbsd/gnu/llvm/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.h | 194 BSP, enumerator
|
H A D | AArch64SchedFalkorDetails.td | 914 def : InstRW<[FalkorWr_1VXVY_1cyc], (instregex "^(BIF|BIT|BSL|BSP)v8i8$")>; 938 def : InstRW<[FalkorWr_2VXVY_1cyc], (instregex "^(BIF|BIT|BSL|BSP)v16i8$")>;
|
H A D | AArch64SchedCyclone.td | 502 // BIF,BIT,BSL,BSP
|
H A D | AArch64SchedExynosM3.td | 668 def : InstRW<[M3WriteNALU1], (instregex "^(BIF|BIT|BSL|BSP)v")>;
|
H A D | AArch64SchedA57.td | 527 def : InstRW<[A57Write_3cyc_2V], (instregex "^(BIF|BIT|BSL|BSP)v16i8")>;
|
H A D | AArch64SchedExynosM4.td | 811 def : InstRW<[M4WriteNALU1], (instregex "^(BIF|BIT|BSL|BSP)v")>;
|
H A D | AArch64SchedExynosM5.td | 849 def : InstRW<[M5WriteNALU2], (instregex "^(BIF|BIT|BSL|BSP)v")>;
|
H A D | AArch64ISelLowering.cpp | 2377 MAKE_CASE(AArch64ISD::BSP) in getTargetNodeName() 8594 SDValue BSP = in LowerFCOPYSIGN() local 8595 DAG.getNode(AArch64ISD::BSP, DL, VecVT, SignMaskV, VecVal1, VecVal2); in LowerFCOPYSIGN() 8597 return DAG.getTargetExtractSubreg(AArch64::hsub, DL, VT, BSP); in LowerFCOPYSIGN() 8599 return DAG.getTargetExtractSubreg(AArch64::ssub, DL, VT, BSP); in LowerFCOPYSIGN() 8601 return DAG.getTargetExtractSubreg(AArch64::dsub, DL, VT, BSP); in LowerFCOPYSIGN() 8603 return BitCast(VT, BSP, DAG); in LowerFCOPYSIGN() 16075 return DAG.getNode(AArch64ISD::BSP, DL, VT, Sub, SubSibling, AddSibling); in tryCombineToBSL() 16103 return DAG.getNode(AArch64ISD::BSP, DL, VT, SDValue(BVN0, 0), in tryCombineToBSL() 21516 case AArch64ISD::BSP: in PerformDAGCombine()
|
/openbsd/sys/dev/pci/drm/amd/amdgpu/ |
H A D | sid.h | 280 # define BSP(x) ((x) << 0) macro
|
/openbsd/sys/dev/pci/drm/amd/pm/legacy-dpm/ |
H A D | amdgpu_si_dpm.c | 4217 pi->dsp = BSP(pi->bsp) | BSU(pi->bsu); in si_setup_bsp() 4218 pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu); in si_setup_bsp()
|