/openbsd/gnu/llvm/llvm/lib/Target/ARM/ |
H A D | ARMScheduleA57WriteRes.td | 61 foreach Lat = 3-20 in { 62 def A57Write_#Lat#cyc_1L : SchedWriteRes<[A57UnitL]> { 63 let Latency = Lat; 68 foreach Lat = 4-16 in { 69 def A57Write_#Lat#cyc_1S : SchedWriteRes<[A57UnitS]> { 70 let Latency = Lat; 241 foreach Lat = 3-20 in { 242 def A57Write_#Lat#cyc_1L_1I : SchedWriteRes<[A57UnitL, A57UnitI]> { 243 let Latency = Lat; let NumMicroOps = 2; 268 foreach Lat = 4-16 in { [all …]
|
H A D | ARMScheduleR52.td | 346 foreach Lat = 3-25 in { 347 def R52WriteILDM#Lat#Cy : SchedWriteRes<[R52UnitLd]> { 348 let Latency = Lat; 350 def R52WriteILDM#Lat#CyNo : SchedWriteRes<[]> { 351 let Latency = Lat; 546 foreach Lat = 1-32 in { 547 def R52WriteLM#Lat#Cy : SchedWriteRes<[]> { 548 let Latency = Lat;
|
H A D | ARMScheduleSwift.td | 382 foreach Lat = 3-25 in { 383 def SwiftWriteLM#Lat#Cy : SchedWriteRes<[SwiftUnitP2]> { 384 let Latency = Lat; 386 def SwiftWriteLM#Lat#CyNo : SchedWriteRes<[]> { 387 let Latency = Lat;
|
/openbsd/gnu/llvm/llvm/lib/Target/AMDGPU/ |
H A D | AMDGPUSubtarget.cpp | 832 unsigned Lat = 0; in adjustSchedDependency() local 836 else if (Lat) in adjustSchedDependency() 837 --Lat; in adjustSchedDependency() 839 Dep.setLatency(Lat); in adjustSchedDependency() 846 for (++I; I != E && I->isBundledWithPred() && Lat; ++I) { in adjustSchedDependency() 849 --Lat; in adjustSchedDependency() 851 Dep.setLatency(Lat); in adjustSchedDependency() 939 unsigned Lat = TSchedModel->computeInstrLatency(&MAI) - 1; in apply() local 942 dbgs() << "Need " << Lat in apply() 947 for ( ; Lat && LastSALU != E; ++LastSALU) { in apply() [all …]
|
H A D | SIInstrInfo.cpp | 8355 unsigned Lat = 0, Count = 0; in getInstrLatency() local 8358 Lat = std::max(Lat, SchedModel.computeInstrLatency(&*I)); in getInstrLatency() 8360 return Lat + Count - 1; in getInstrLatency()
|
/openbsd/gnu/llvm/llvm/lib/Target/X86/ |
H A D | X86ScheduleZnver3.td | 404 let Latency = Lat; 411 list<ProcResourceKind> ExePorts, int Lat, 414 defm : __zn3WriteRes<SchedRW, ExePorts, Lat, Res, UOps>; 418 !add(Lat, LoadLat), 430 list<ProcResourceKind> ExePorts, int Lat = 1, 432 defm : __zn3WriteRes<SchedRW, ExePorts, Lat, Res, UOps>; 438 defm : __zn3WriteRes<SchedRW, ExePorts, Lat, Res, UOps>; 444 defm : __zn3WriteRes<SchedRW, ExePorts, Lat, Res, UOps>; 452 defm : __zn3WriteResPair<SchedRW, ExePorts, Lat, Res, UOps, 461 defm : __zn3WriteResPair<SchedRW, ExePorts, Lat, Res, UOps, [all …]
|
H A D | X86ScheduleZnver4.td | 403 let Latency = Lat; 413 defm : __Zn4WriteRes<SchedRW, ExePorts, Lat, Res, UOps>; 417 !add(Lat, LoadLat), 431 defm : __Zn4WriteRes<SchedRW, ExePorts, Lat, Res, UOps>; 437 defm : __Zn4WriteRes<SchedRW, ExePorts, Lat, Res, UOps>; 443 defm : __Zn4WriteRes<SchedRW, ExePorts, Lat, Res, UOps>; 449 defm : __Zn4WriteRes<SchedRW, ExePorts, Lat, Res, UOps>; 457 defm : __Zn4WriteResPair<SchedRW, ExePorts, Lat, Res, UOps, 466 defm : __Zn4WriteResPair<SchedRW, ExePorts, Lat, Res, UOps, 475 defm : __Zn4WriteResPair<SchedRW, ExePorts, Lat, Res, UOps, [all …]
|
H A D | X86ScheduleBdVer2.td | 191 list<ProcResourceKind> ExePorts, int Lat = 1, 194 let Latency = Lat; 201 list<ProcResourceKind> ExePorts, int Lat, 204 defm : PdWriteRes<SchedRW, ExePorts, Lat, Res, UOps>; 208 !add(Lat, LoadLat), 219 list<ProcResourceKind> ExePorts, int Lat = 1, 222 defm : __pdWriteResPair<SchedRW, ExePorts, Lat, Res, UOps, 227 list<ProcResourceKind> ExePorts, int Lat = 1, 230 defm : __pdWriteResPair<SchedRW, ExePorts, Lat, Res, UOps, 235 list<ProcResourceKind> ExePorts, int Lat, [all …]
|
H A D | X86ScheduleBtVer2.td | 123 int Lat, list<int> Res = [], int UOps = 1, 127 let Latency = Lat; 135 let Latency = !add(Lat, 3); 143 int Lat, list<int> Res = [], int UOps = 1, 147 let Latency = Lat; 155 let Latency = !add(Lat, 5); 163 int Lat, list<int> Res = [2], int UOps = 2, 167 let Latency = Lat; 175 let Latency = !add(Lat, 5);
|
H A D | X86ScheduleSLM.td | 64 int Lat, list<int> Res = [1], int UOps = 1, 68 let Latency = Lat; 76 let Latency = !add(Lat, LoadLat);
|
H A D | X86ScheduleZnver1.td | 134 int Lat, list<int> Res = [], int UOps = 1, 138 let Latency = Lat; 146 let Latency = !add(Lat, LoadLat); 155 int Lat, list<int> Res = [], int UOps = 1, 159 let Latency = Lat; 167 let Latency = !add(Lat, LoadLat);
|
H A D | X86ScheduleZnver2.td | 133 int Lat, list<int> Res = [], int UOps = 1, 137 let Latency = Lat; 145 let Latency = !add(Lat, LoadLat); 154 int Lat, list<int> Res = [], int UOps = 1, 158 let Latency = Lat; 166 let Latency = !add(Lat, LoadLat);
|
H A D | X86SchedSandyBridge.td | 88 int Lat, list<int> Res = [1], int UOps = 1, 92 let Latency = Lat; 100 let Latency = !add(Lat, LoadLat);
|
H A D | X86SchedBroadwell.td | 93 int Lat, list<int> Res = [1], int UOps = 1, 97 let Latency = Lat; 105 let Latency = !add(Lat, LoadLat);
|
H A D | X86SchedSkylakeClient.td | 92 int Lat, list<int> Res = [1], int UOps = 1, 96 let Latency = Lat; 104 let Latency = !add(Lat, LoadLat);
|
H A D | X86Schedule.td | 33 int Lat, list<int> Res, int UOps> { 35 let Latency = Lat;
|
H A D | X86SchedHaswell.td | 98 int Lat, list<int> Res = [1], int UOps = 1, 102 let Latency = Lat; 110 let Latency = !add(Lat, LoadLat);
|
H A D | X86SchedAlderlakeP.td | 101 int Lat, list<int> Res = [1], int UOps = 1, 105 let Latency = Lat; 113 let Latency = !add(Lat, LoadLat);
|
H A D | X86SchedSkylakeServer.td | 92 int Lat, list<int> Res = [1], int UOps = 1, 96 let Latency = Lat; 104 let Latency = !add(Lat, LoadLat);
|
H A D | X86SchedIceLake.td | 100 int Lat, list<int> Res = [1], int UOps = 1, 104 let Latency = Lat; 112 let Latency = !add(Lat, LoadLat);
|
/openbsd/gnu/llvm/llvm/lib/Target/Hexagon/ |
H A D | HexagonSubtarget.cpp | 605 void HexagonSubtarget::changeLatency(SUnit *Src, SUnit *Dst, unsigned Lat) in changeLatency() 611 I.setLatency(Lat); in changeLatency() 617 F->setLatency(Lat); in changeLatency()
|
H A D | HexagonSubtarget.h | 351 void changeLatency(SUnit *Src, SUnit *Dst, unsigned Lat) const;
|
/openbsd/gnu/llvm/llvm/include/llvm/CodeGen/ |
H A D | ScheduleDAG.h | 147 void setLatency(unsigned Lat) { in setLatency() argument 148 Latency = Lat; in setLatency()
|
/openbsd/gnu/llvm/llvm/lib/CodeGen/ |
H A D | MachinePipeliner.cpp | 1162 unsigned Lat = D.getLatency(); in swapAntiDependences() local 1165 Dep.setLatency(Lat); in swapAntiDependences()
|
/openbsd/gnu/llvm/llvm/lib/Target/PowerPC/ |
H A D | P9InstrResources.td | 1308 (instregex "gBC(A|Aat|CTR|CTRL|L|LA|LAat|LR|LRL|Lat|at)?$"),
|