1 /* $OpenBSD: miidevs.h,v 1.138 2024/07/27 03:26:12 deraadt Exp $ */ 2 3 /* 4 * THIS FILE AUTOMATICALLY GENERATED. DO NOT EDIT. 5 * 6 * generated from: 7 * OpenBSD: miidevs,v 1.134 2024/07/27 03:26:04 deraadt Exp 8 */ 9 /* $NetBSD: miidevs,v 1.3 1998/11/05 03:43:43 thorpej Exp $ */ 10 11 /*- 12 * Copyright (c) 1998 The NetBSD Foundation, Inc. 13 * All rights reserved. 14 * 15 * This code is derived from software contributed to The NetBSD Foundation 16 * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility, 17 * NASA Ames Research Center. 18 * 19 * Redistribution and use in source and binary forms, with or without 20 * modification, are permitted provided that the following conditions 21 * are met: 22 * 1. Redistributions of source code must retain the above copyright 23 * notice, this list of conditions and the following disclaimer. 24 * 2. Redistributions in binary form must reproduce the above copyright 25 * notice, this list of conditions and the following disclaimer in the 26 * documentation and/or other materials provided with the distribution. 27 * 28 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 29 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 30 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 31 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 32 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 33 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 34 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 35 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 36 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 37 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 38 * POSSIBILITY OF SUCH DAMAGE. 39 */ 40 41 /* 42 * List of known MII OUIs 43 */ 44 #define MII_OUI_AMD 0x00001a /* AMD */ 45 #define MII_OUI_REALTEK 0x000020 /* Realtek */ 46 #define MII_OUI_VITESSE 0x0001c1 /* Vitesse */ 47 #define MII_OUI_CICADA 0x0003f1 /* Cicada */ 48 #define MII_OUI_CENIX 0x000749 /* CENiX */ 49 #define MII_OUI_MICREL 0x000885 /* Micrel */ 50 #define MII_OUI_BROADCOM2 0x000af7 /* Broadcom */ 51 #define MII_OUI_RDC 0x000bb4 /* RDC Semi. */ 52 #define MII_OUI_ASIX 0x000ec6 /* ASIX */ 53 #define MII_OUI_BROADCOM 0x001018 /* Broadcom */ 54 #define MII_OUI_3COM 0x00105a /* 3com */ 55 #define MII_OUI_ALTIMA 0x0010a9 /* Altima */ 56 #define MII_OUI_ENABLESEMI 0x0010dd /* Enable Semi. */ 57 #define MII_OUI_ATHEROS 0x001374 /* Atheros */ 58 #define MII_OUI_JMICRON 0x001b8c /* JMicron */ 59 #define MII_OUI_LEVEL1 0x00207b /* Level 1 */ 60 #define MII_OUI_VIA 0x004063 /* VIA Networking */ 61 #define MII_OUI_MARVELL 0x005043 /* Marvell */ 62 #define MII_OUI_LUCENT 0x00601d /* Lucent */ 63 #define MII_OUI_QUALITYSEMI 0x006051 /* Quality Semi. */ 64 #define MII_OUI_DAVICOM 0x00606e /* Davicom */ 65 #define MII_OUI_SMSC 0x00800f /* Standard Microsystems */ 66 #define MII_OUI_ICPLUS 0x0090c3 /* IC Plus */ 67 #define MII_OUI_TOPICSEMI 0x0090c3 /* Topic Semi. */ 68 #define MII_OUI_AGERE 0x00a0bc /* Agere */ 69 #define MII_OUI_ICS 0x00a0be /* Integrated Circuit Systems */ 70 #define MII_OUI_SEEQ 0x00a07d /* Seeq */ 71 #define MII_OUI_INTEL 0x00aa00 /* Intel */ 72 #define MII_OUI_TDK 0x00c039 /* TDK */ 73 #define MII_OUI_MYSON 0x00c0b4 /* Myson */ 74 #define MII_OUI_PMCSIERRA 0x00e004 /* PMC-Sierra */ 75 #define MII_OUI_SIS 0x00e006 /* Silicon Integrated Systems */ 76 #define MII_OUI_REALTEK2 0x00e04c /* Realtek */ 77 #define MII_OUI_JATO 0x00e083 /* Jato Technologies */ 78 #define MII_OUI_XAQTI 0x00e0ae /* XaQti */ 79 #define MII_OUI_PLESSEYSEMI 0x046b40 /* Plessey Semi. */ 80 #define MII_OUI_NATSEMI 0x080017 /* National Semi. */ 81 #define MII_OUI_TI 0x080028 /* Texas Instruments */ 82 #define MII_OUI_MOTORCOMM 0x13d47a /* Motorcomm */ 83 84 /* in the 79c873, AMD uses another OUI (which matches Davicom!) */ 85 #define MII_OUI_xxALTIMA 0x000895 /* Altima */ 86 #define MII_OUI_xxAMD 0x00606e /* AMD */ 87 #define MII_OUI_xxCICADA 0x00c08f /* Cicada (alt) */ 88 #define MII_OUI_xxINTEL 0x00f800 /* Intel (alt) */ 89 90 /* some vendors have the bits swapped within bytes 91 (ie, ordered as on the wire) */ 92 #define MII_OUI_xxICS 0x00057d /* Integrated Circuit Systems */ 93 #define MII_OUI_xxSEEQ 0x0005be /* Seeq */ 94 #define MII_OUI_xxSIS 0x000760 /* Silicon Integrated Systems */ 95 #define MII_OUI_xxBROADCOM 0x000818 /* Broadcom */ 96 #define MII_OUI_xxTI 0x100014 /* Texas Instruments */ 97 #define MII_OUI_xxXAQTI 0x350700 /* XaQti */ 98 99 /* Level 1 is completely different - from right to left. 100 (Two bits get lost in the third OUI byte.) */ 101 #define MII_OUI_xxLEVEL1a 0x0004de /* Level 1 */ 102 #define MII_OUI_xxLEVEL1 0x1e0400 /* Level 1 */ 103 104 /* Don't know what's going on here. */ 105 #define MII_OUI_xxBROADCOM2 0x0050ef /* Broadcom */ 106 #define MII_OUI_xxBROADCOM3 0x00d897 /* Broadcom */ 107 #define MII_OUI_xxBROADCOM4 0x180361 /* Broadcom */ 108 #define MII_OUI_xxDAVICOM 0x006040 /* Davicom */ 109 110 /* This is the OUI of the gigE PHY in the Realtek 8169S/8110S chips */ 111 #define MII_OUI_xxREALTEK 0x000732 /* Realtek */ 112 113 /* Contrived vendor for dcphy */ 114 #define MII_OUI_xxDEC 0x040440 /* Digital Clone */ 115 116 #define MII_OUI_xxMARVELL 0x000ac2 /* Marvell */ 117 118 /* 119 * List of known models. Grouped by oui. 120 */ 121 122 /* AMD */ 123 #define MII_MODEL_xxAMD_79C873 0x0000 124 #define MII_STR_xxAMD_79C873 "Am79C873" 125 #define MII_MODEL_AMD_79C875phy 0x0014 126 #define MII_STR_AMD_79C875phy "Am79C875 quad" 127 #define MII_MODEL_AMD_79C873phy 0x0036 128 #define MII_STR_AMD_79C873phy "Am79C873 internal" 129 130 /* Agere */ 131 #define MII_MODEL_AGERE_ET1011 0x0004 132 #define MII_STR_AGERE_ET1011 "ET1011" 133 134 /* Atheros */ 135 #define MII_MODEL_ATHEROS_F1 0x0001 136 #define MII_STR_ATHEROS_F1 "F1" 137 #define MII_MODEL_ATHEROS_F2 0x0002 138 #define MII_STR_ATHEROS_F2 "F2" 139 #define MII_MODEL_ATHEROS_AR8035 0x0007 140 #define MII_STR_ATHEROS_AR8035 "AR8035" 141 142 /* Altima */ 143 #define MII_MODEL_xxALTIMA_AC_UNKNOWN 0x0001 144 #define MII_STR_xxALTIMA_AC_UNKNOWN "AC_UNKNOWN" 145 #define MII_MODEL_xxALTIMA_AC101L 0x0012 146 #define MII_STR_xxALTIMA_AC101L "AC101L" 147 #define MII_MODEL_xxALTIMA_AC101 0x0021 148 #define MII_STR_xxALTIMA_AC101 "AC101" 149 150 /* Broadcom */ 151 #define MII_MODEL_xxBROADCOM_BCM5400 0x0004 152 #define MII_STR_xxBROADCOM_BCM5400 "BCM5400" 153 #define MII_MODEL_xxBROADCOM_BCM5401 0x0005 154 #define MII_STR_xxBROADCOM_BCM5401 "BCM5401" 155 #define MII_MODEL_xxBROADCOM_BCM5411 0x0007 156 #define MII_STR_xxBROADCOM_BCM5411 "BCM5411" 157 #define MII_MODEL_xxBROADCOM_BCM5464 0x000b 158 #define MII_STR_xxBROADCOM_BCM5464 "BCM5464" 159 #define MII_MODEL_xxBROADCOM_BCM5461 0x000c 160 #define MII_STR_xxBROADCOM_BCM5461 "BCM5461" 161 #define MII_MODEL_xxBROADCOM_BCM5462 0x000d 162 #define MII_STR_xxBROADCOM_BCM5462 "BCM5462" 163 #define MII_MODEL_xxBROADCOM_BCM5421 0x000e 164 #define MII_STR_xxBROADCOM_BCM5421 "BCM5421" 165 #define MII_MODEL_xxBROADCOM_BCM5752 0x0010 166 #define MII_STR_xxBROADCOM_BCM5752 "BCM5752" 167 #define MII_MODEL_xxBROADCOM_BCM5701 0x0011 168 #define MII_STR_xxBROADCOM_BCM5701 "BCM5701" 169 #define MII_MODEL_xxBROADCOM_BCM5706 0x0015 170 #define MII_STR_xxBROADCOM_BCM5706 "BCM5706" 171 #define MII_MODEL_xxBROADCOM_BCM5703 0x0016 172 #define MII_STR_xxBROADCOM_BCM5703 "BCM5703" 173 #define MII_MODEL_xxBROADCOM_BCM5750 0x0018 174 #define MII_STR_xxBROADCOM_BCM5750 "BCM5750" 175 #define MII_MODEL_xxBROADCOM_BCM5704 0x0019 176 #define MII_STR_xxBROADCOM_BCM5704 "BCM5704" 177 #define MII_MODEL_xxBROADCOM_BCM5705 0x001a 178 #define MII_STR_xxBROADCOM_BCM5705 "BCM5705" 179 #define MII_MODEL_xxBROADCOM_BCM54K2 0x002e 180 #define MII_STR_xxBROADCOM_BCM54K2 "BCM54K2" 181 #define MII_MODEL_xxBROADCOM_BCM5714 0x0034 182 #define MII_STR_xxBROADCOM_BCM5714 "BCM5714" 183 #define MII_MODEL_xxBROADCOM_BCM5780 0x0035 184 #define MII_STR_xxBROADCOM_BCM5780 "BCM5780" 185 #define MII_MODEL_xxBROADCOM_BCM5708C 0x0036 186 #define MII_STR_xxBROADCOM_BCM5708C "BCM5708C" 187 #define MII_MODEL_xxBROADCOM2_BCM54XX 0x0007 188 #define MII_STR_xxBROADCOM2_BCM54XX "BCM54XX" 189 #define MII_MODEL_xxBROADCOM2_BCM5481 0x000a 190 #define MII_STR_xxBROADCOM2_BCM5481 "BCM5481" 191 #define MII_MODEL_xxBROADCOM2_BCM5482 0x000b 192 #define MII_STR_xxBROADCOM2_BCM5482 "BCM5482" 193 #define MII_MODEL_xxBROADCOM2_BCM5755 0x000c 194 #define MII_STR_xxBROADCOM2_BCM5755 "BCM5755" 195 #define MII_MODEL_xxBROADCOM2_BCM5787 0x000e 196 #define MII_STR_xxBROADCOM2_BCM5787 "BCM5787" 197 #define MII_MODEL_xxBROADCOM2_BCM5708S 0x0015 198 #define MII_STR_xxBROADCOM2_BCM5708S "BCM5708S" 199 #define MII_MODEL_xxBROADCOM2_BCM5709CAX 0x002c 200 #define MII_STR_xxBROADCOM2_BCM5709CAX "BCM5709CAX" 201 #define MII_MODEL_xxBROADCOM2_BCM5722 0x002d 202 #define MII_STR_xxBROADCOM2_BCM5722 "BCM5722" 203 #define MII_MODEL_xxBROADCOM2_BCM5784 0x003a 204 #define MII_STR_xxBROADCOM2_BCM5784 "BCM5784" 205 #define MII_MODEL_xxBROADCOM2_BCM5709C 0x003c 206 #define MII_STR_xxBROADCOM2_BCM5709C "BCM5709" 207 #define MII_MODEL_xxBROADCOM2_BCM5761 0x003d 208 #define MII_STR_xxBROADCOM2_BCM5761 "BCM5761" 209 #define MII_MODEL_xxBROADCOM2_BCM5709S 0x003f 210 #define MII_STR_xxBROADCOM2_BCM5709S "BCM5709S" 211 #define MII_MODEL_xxBROADCOM2_BCM53115 0x0038 212 #define MII_STR_xxBROADCOM2_BCM53115 "BCM53115" 213 #define MII_MODEL_xxBROADCOM3_BCM57780 0x0019 214 #define MII_STR_xxBROADCOM3_BCM57780 "BCM57780" 215 #define MII_MODEL_xxBROADCOM3_BCM5717C 0x0020 216 #define MII_STR_xxBROADCOM3_BCM5717C "BCM5717C" 217 #define MII_MODEL_xxBROADCOM3_BCM5719C 0x0022 218 #define MII_STR_xxBROADCOM3_BCM5719C "BCM5719C" 219 #define MII_MODEL_xxBROADCOM3_BCM57765 0x0024 220 #define MII_STR_xxBROADCOM3_BCM57765 "BCM57765" 221 #define MII_MODEL_xxBROADCOM3_BCM5720C 0x0036 222 #define MII_STR_xxBROADCOM3_BCM5720C "BCM5720C" 223 #define MII_MODEL_xxBROADCOM4_BCM54210E 0x000a 224 #define MII_STR_xxBROADCOM4_BCM54210E "BCM54210E" 225 #define MII_MODEL_xxBROADCOM4_BCM5725 0x0038 226 #define MII_STR_xxBROADCOM4_BCM5725 "BCM5725" 227 #define MII_MODEL_BROADCOM_BCM5400 0x0004 228 #define MII_STR_BROADCOM_BCM5400 "BCM5400" 229 #define MII_MODEL_BROADCOM_BCM5401 0x0005 230 #define MII_STR_BROADCOM_BCM5401 "BCM5401" 231 #define MII_MODEL_BROADCOM_BCM5411 0x0007 232 #define MII_STR_BROADCOM_BCM5411 "BCM5411" 233 #define MII_MODEL_BROADCOM_3C905B 0x0012 234 #define MII_STR_BROADCOM_3C905B "3C905B internal" 235 #define MII_MODEL_BROADCOM_3C905C 0x0017 236 #define MII_STR_BROADCOM_3C905C "3C905C internal" 237 #define MII_MODEL_BROADCOM_BCM5221 0x001e 238 #define MII_STR_BROADCOM_BCM5221 "BCM5221" 239 #define MII_MODEL_BROADCOM_BCM5201 0x0021 240 #define MII_STR_BROADCOM_BCM5201 "BCM5201" 241 #define MII_MODEL_BROADCOM_BCM5214 0x0028 242 #define MII_STR_BROADCOM_BCM5214 "BCM5214 Quad" 243 #define MII_MODEL_BROADCOM_BCM5222 0x0032 244 #define MII_STR_BROADCOM_BCM5222 "BCM5222 Dual" 245 #define MII_MODEL_BROADCOM_BCM5220 0x0033 246 #define MII_STR_BROADCOM_BCM5220 "BCM5220" 247 #define MII_MODEL_BROADCOM_BCM4401 0x0036 248 #define MII_STR_BROADCOM_BCM4401 "BCM4401" 249 #define MII_MODEL_BROADCOM2_BCM5906 0x0004 250 #define MII_STR_BROADCOM2_BCM5906 "BCM5906" 251 252 /* Cicada (now owned by Vitesse) */ 253 #define MII_MODEL_xxCICADA_CS8201B 0x0021 254 #define MII_STR_xxCICADA_CS8201B "CS8201" 255 #define MII_MODEL_CICADA_CS8201 0x0001 256 #define MII_STR_CICADA_CS8201 "CS8201" 257 #define MII_MODEL_CICADA_CS8204 0x0004 258 #define MII_STR_CICADA_CS8204 "CS8204" 259 #define MII_MODEL_CICADA_VSC8211 0x000b 260 #define MII_STR_CICADA_VSC8211 "VSC8211" 261 #define MII_MODEL_CICADA_CS8201A 0x0020 262 #define MII_STR_CICADA_CS8201A "CS8201" 263 #define MII_MODEL_CICADA_CS8201B 0x0021 264 #define MII_STR_CICADA_CS8201B "CS8201" 265 #define MII_MODEL_CICADA_CS8244 0x002c 266 #define MII_STR_CICADA_CS8244 "CS8244" 267 268 /* Davicom */ 269 #define MII_MODEL_xxDAVICOM_DM9101 0x0000 270 #define MII_STR_xxDAVICOM_DM9101 "DM9101" 271 #define MII_MODEL_DAVICOM_DM9102 0x0004 272 #define MII_STR_DAVICOM_DM9102 "DM9102" 273 #define MII_MODEL_DAVICOM_DM9601 0x000c 274 #define MII_STR_DAVICOM_DM9601 "DM9601" 275 276 /* Contrived vendor/model for dcphy */ 277 #define MII_MODEL_xxDEC_xxDC 0x0001 278 #define MII_STR_xxDEC_xxDC "DC" 279 280 /* Enable Semi. (Agere) */ 281 #define MII_MODEL_ENABLESEMI_LU3X31FT 0x0001 282 #define MII_STR_ENABLESEMI_LU3X31FT "LU3X31FT" 283 #define MII_MODEL_ENABLESEMI_LU3X31T2 0x0002 284 #define MII_STR_ENABLESEMI_LU3X31T2 "LU3X31T2" 285 #define MII_MODEL_ENABLESEMI_88E1000S 0x0004 286 #define MII_STR_ENABLESEMI_88E1000S "88E1000S" 287 #define MII_MODEL_ENABLESEMI_88E1000 0x0005 288 #define MII_STR_ENABLESEMI_88E1000 "88E1000" 289 290 /* IC Plus */ 291 #define MII_MODEL_ICPLUS_IP100 0x0004 292 #define MII_STR_ICPLUS_IP100 "IP100" 293 #define MII_MODEL_ICPLUS_IP101 0x0005 294 #define MII_STR_ICPLUS_IP101 "IP101" 295 #define MII_MODEL_ICPLUS_IP1000A 0x0008 296 #define MII_STR_ICPLUS_IP1000A "IP1000A" 297 #define MII_MODEL_ICPLUS_IP1001 0x0019 298 #define MII_STR_ICPLUS_IP1001 "IP1001" 299 300 /* Integrated Circuit Systems */ 301 #define MII_MODEL_xxICS_1890 0x0002 302 #define MII_STR_xxICS_1890 "ICS1890" 303 #define MII_MODEL_xxICS_1892 0x0003 304 #define MII_STR_xxICS_1892 "ICS1892" 305 #define MII_MODEL_xxICS_1893 0x0004 306 #define MII_STR_xxICS_1893 "ICS1893" 307 308 /* Intel */ 309 #define MII_MODEL_xxINTEL_I82553 0x0000 310 #define MII_STR_xxINTEL_I82553 "i82553" 311 #define MII_MODEL_INTEL_I82555 0x0015 312 #define MII_STR_INTEL_I82555 "i82555" 313 #define MII_MODEL_INTEL_I82562G 0x0031 314 #define MII_STR_INTEL_I82562G "i82562G" 315 #define MII_MODEL_INTEL_I82562EM 0x0032 316 #define MII_STR_INTEL_I82562EM "i82562EM" 317 #define MII_MODEL_INTEL_I82562ET 0x0033 318 #define MII_STR_INTEL_I82562ET "i82562ET" 319 #define MII_MODEL_INTEL_I82553 0x0035 320 #define MII_STR_INTEL_I82553 "i82553" 321 322 /* Jato Technologies */ 323 #define MII_MODEL_JATO_BASEX 0x0000 324 #define MII_STR_JATO_BASEX "Jato" 325 326 /* JMicron */ 327 #define MII_MODEL_JMICRON_JMP211 0x0021 328 #define MII_STR_JMICRON_JMP211 "JMP211" 329 #define MII_MODEL_JMICRON_JMP202 0x0022 330 #define MII_STR_JMICRON_JMP202 "JMP202" 331 332 /* Level 1 */ 333 #define MII_MODEL_xxLEVEL1_LXT970 0x0000 334 #define MII_STR_xxLEVEL1_LXT970 "LXT970" 335 #define MII_MODEL_xxLEVEL1a_LXT971 0x000e 336 #define MII_STR_xxLEVEL1a_LXT971 "LXT971" 337 #define MII_MODEL_LEVEL1_LXT1000_OLD 0x0003 338 #define MII_STR_LEVEL1_LXT1000_OLD "LXT1000" 339 #define MII_MODEL_LEVEL1_LXT1000 0x000c 340 #define MII_STR_LEVEL1_LXT1000 "LXT1000" 341 342 /* Lucent */ 343 #define MII_MODEL_LUCENT_LU6612 0x000c 344 #define MII_STR_LUCENT_LU6612 "LU6612" 345 #define MII_MODEL_LUCENT_LU3X51FT 0x0033 346 #define MII_STR_LUCENT_LU3X51FT "LU3X51FT" 347 #define MII_MODEL_LUCENT_LU3X54FT 0x0036 348 #define MII_STR_LUCENT_LU3X54FT "LU3X54FT" 349 350 /* Marvell */ 351 #define MII_MODEL_xxMARVELL_E1000_5 0x0002 352 #define MII_STR_xxMARVELL_E1000_5 "88E1000 5" 353 #define MII_MODEL_xxMARVELL_E1000_6 0x0003 354 #define MII_STR_xxMARVELL_E1000_6 "88E1000 6" 355 #define MII_MODEL_xxMARVELL_E1000_7 0x0005 356 #define MII_STR_xxMARVELL_E1000_7 "88E1000 7" 357 #define MII_MODEL_xxMARVELL_E1111 0x000c 358 #define MII_STR_xxMARVELL_E1111 "88E1111" 359 #define MII_MODEL_MARVELL_E1000_1 0x0000 360 #define MII_STR_MARVELL_E1000_1 "88E1000 1" 361 #define MII_MODEL_MARVELL_E1011 0x0002 362 #define MII_STR_MARVELL_E1011 "88E1011" 363 #define MII_MODEL_MARVELL_E1000_2 0x0003 364 #define MII_STR_MARVELL_E1000_2 "88E1000 2" 365 #define MII_MODEL_MARVELL_E1000S 0x0004 366 #define MII_STR_MARVELL_E1000S "88E1000S" 367 #define MII_MODEL_MARVELL_E1000_3 0x0005 368 #define MII_STR_MARVELL_E1000_3 "88E1000 3" 369 #define MII_MODEL_MARVELL_E1000_4 0x0006 370 #define MII_STR_MARVELL_E1000_4 "88E1000 4" 371 #define MII_MODEL_MARVELL_E3082 0x0008 372 #define MII_STR_MARVELL_E3082 "88E3082" 373 #define MII_MODEL_MARVELL_E1112 0x0009 374 #define MII_STR_MARVELL_E1112 "88E1112" 375 #define MII_MODEL_MARVELL_E1149 0x000b 376 #define MII_STR_MARVELL_E1149 "88E1149" 377 #define MII_MODEL_MARVELL_E1111 0x000c 378 #define MII_STR_MARVELL_E1111 "88E1111" 379 #define MII_MODEL_MARVELL_E1512 0x001d 380 #define MII_STR_MARVELL_E1512 "88E1512" 381 #define MII_MODEL_MARVELL_E1116 0x0021 382 #define MII_STR_MARVELL_E1116 "88E1116" 383 #define MII_MODEL_MARVELL_E1118 0x0022 384 #define MII_STR_MARVELL_E1118 "88E1118" 385 #define MII_MODEL_MARVELL_E1116R 0x0024 386 #define MII_STR_MARVELL_E1116R "88E1116R" 387 #define MII_MODEL_MARVELL_E3016 0x0026 388 #define MII_STR_MARVELL_E3016 "88E3016" 389 #define MII_MODEL_MARVELL_PHYG65G 0x0027 390 #define MII_STR_MARVELL_PHYG65G "PHYG65G" 391 #define MII_MODEL_MARVELL_E1545 0x002a 392 #define MII_STR_MARVELL_E1545 "88E1545 Quad" 393 394 /* Micrel */ 395 #define MII_MODEL_MICREL_KSZ9021 0x0021 396 #define MII_STR_MICREL_KSZ9021 "KSZ9021" 397 #define MII_MODEL_MICREL_KSZ9031 0x0022 398 #define MII_STR_MICREL_KSZ9031 "KSZ9031" 399 400 /* Motorcomm */ 401 #define MII_MODEL_MOTORCOMM_YT8531 0x0011 402 #define MII_STR_MOTORCOMM_YT8531 "YT8531" 403 404 /* Myson */ 405 #define MII_MODEL_MYSON_MTD972 0x0000 406 #define MII_STR_MYSON_MTD972 "MTD972" 407 408 /* National Semi. */ 409 #define MII_MODEL_NATSEMI_DP83840 0x0000 410 #define MII_STR_NATSEMI_DP83840 "DP83840" 411 #define MII_MODEL_NATSEMI_DP83843 0x0001 412 #define MII_STR_NATSEMI_DP83843 "DP83843" 413 #define MII_MODEL_NATSEMI_DP83815 0x0002 414 #define MII_STR_NATSEMI_DP83815 "DP83815" 415 #define MII_MODEL_NATSEMI_DP83847 0x0003 416 #define MII_STR_NATSEMI_DP83847 "DP83847" 417 #define MII_MODEL_NATSEMI_DP83891 0x0005 418 #define MII_STR_NATSEMI_DP83891 "DP83891" 419 #define MII_MODEL_NATSEMI_DP83861 0x0006 420 #define MII_STR_NATSEMI_DP83861 "DP83861" 421 #define MII_MODEL_NATSEMI_DP83865 0x0007 422 #define MII_STR_NATSEMI_DP83865 "DP83865" 423 424 /* Plessey Semi. */ 425 #define MII_MODEL_PLESSEY_NWK914 0x0000 426 #define MII_STR_PLESSEY_NWK914 "NWK914" 427 428 /* Quality Semi. */ 429 #define MII_MODEL_QUALITYSEMI_QS6612 0x0000 430 #define MII_STR_QUALITYSEMI_QS6612 "QS6612" 431 432 /* RDC Semi. */ 433 #define MII_MODEL_RDC_R6040 0x0003 434 #define MII_STR_RDC_R6040 "R6040" 435 #define MII_MODEL_RDC_R6040_2 0x0005 436 #define MII_STR_RDC_R6040_2 "R6040" 437 438 /* Realtek */ 439 #define MII_MODEL_xxREALTEK_RTL8251 0x0000 440 #define MII_STR_xxREALTEK_RTL8251 "RTL8251" 441 #define MII_MODEL_xxREALTEK_RTL8211FVD 0x0007 442 #define MII_STR_xxREALTEK_RTL8211FVD "RTL8211F-VD" 443 #define MII_MODEL_xxREALTEK_RTL8201E 0x0008 444 #define MII_STR_xxREALTEK_RTL8201E "RTL8201E" 445 #define MII_MODEL_xxREALTEK_RTL8169S 0x0011 446 #define MII_STR_xxREALTEK_RTL8169S "RTL8169S/8110S/8211" 447 #define MII_MODEL_REALTEK_RTL8201L 0x0020 448 #define MII_STR_REALTEK_RTL8201L "RTL8201L" 449 450 /* Seeq */ 451 #define MII_MODEL_xxSEEQ_80220 0x0003 452 #define MII_STR_xxSEEQ_80220 "80220" 453 #define MII_MODEL_xxSEEQ_84220 0x0004 454 #define MII_STR_xxSEEQ_84220 "84220" 455 #define MII_MODEL_xxSEEQ_80225 0x0008 456 #define MII_STR_xxSEEQ_80225 "80225" 457 458 /* Silicon Integrated Systems */ 459 #define MII_MODEL_xxSIS_900 0x0000 460 #define MII_STR_xxSIS_900 "900" 461 462 /* Standard Microsystems */ 463 #define MII_MODEL_SMSC_LAN83C185 0x000a 464 #define MII_STR_SMSC_LAN83C185 "LAN83C185" 465 466 /* Texas Instruments */ 467 #define MII_MODEL_xxTI_TLAN10T 0x0001 468 #define MII_STR_xxTI_TLAN10T "ThunderLAN" 469 #define MII_MODEL_xxTI_100VGPMI 0x0002 470 #define MII_STR_xxTI_100VGPMI "ThunderLAN" 471 #define MII_MODEL_xxTI_TNETE2101 0x0003 472 #define MII_STR_xxTI_TNETE2101 "TNETE2101" 473 474 /* TDK */ 475 #define MII_MODEL_TDK_78Q2120 0x0014 476 #define MII_STR_TDK_78Q2120 "78Q2120" 477 #define MII_MODEL_TDK_78Q2121 0x0015 478 #define MII_STR_TDK_78Q2121 "78Q2121" 479 480 /* VIA Networking */ 481 #define MII_MODEL_VIA_VT6103 0x0032 482 #define MII_STR_VIA_VT6103 "VT6103" 483 #define MII_MODEL_VIA_VT6103_2 0x0034 484 #define MII_STR_VIA_VT6103_2 "VT6103" 485 486 /* Vitesse */ 487 #define MII_MODEL_VITESSE_VSC8601 0x0002 488 #define MII_STR_VITESSE_VSC8601 "VSC8601" 489 490 /* XaQti */ 491 #define MII_MODEL_XAQTI_XMACII 0x0000 492 #define MII_STR_XAQTI_XMACII "XMAC II" 493