xref: /openbsd/sys/dev/ic/lsi64854reg.h (revision d874cce4)
1 /*	$OpenBSD: lsi64854reg.h,v 1.4 2008/06/26 05:42:15 ray Exp $	*/
2 /*	$NetBSD: lsi64854reg.h,v 1.5 2001/03/29 02:58:39 petrov Exp $ */
3 
4 /*-
5  * Copyright (c) 1998 The NetBSD Foundation, Inc.
6  * All rights reserved.
7  *
8  * This code is derived from software contributed to The NetBSD Foundation
9  * by Paul Kranenburg.
10  *
11  * Redistribution and use in source and binary forms, with or without
12  * modification, are permitted provided that the following conditions
13  * are met:
14  * 1. Redistributions of source code must retain the above copyright
15  *    notice, this list of conditions and the following disclaimer.
16  * 2. Redistributions in binary form must reproduce the above copyright
17  *    notice, this list of conditions and the following disclaimer in the
18  *    documentation and/or other materials provided with the distribution.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30  * POSSIBILITY OF SUCH DAMAGE.
31  */
32 
33 /*
34  * LSI 64854 DMA engine. Contains three independent channels
35  * designed to interface with (a) a NCR539X SCSI controller,
36  * (b) a AM7990 Ethernet controller, (c) Parallel port hardware..
37  */
38 
39 /*
40  * Register offsets to bus handle.
41  */
42 #define L64854_REG_CSR		0		/* Control bits */
43 #define L64854_REG_ADDR		4		/* DMA Address */
44 #define L64854_REG_CNT		8		/* DMA count */
45 #define L64854_REG_CNT_MASK	0x00ffffff	/*   only 24 bits */
46 #define L64854_REG_ENBAR	12		/* ENET Base register */
47 #define L64854_REG_TEST		12		/* SCSI Test register */
48 #define L64854_REG_HCR		16		/* PP Hardware Configuration */
49 #define L64854_REG_OCR		18		/* PP Operation Configuration */
50 #define L64854_REG_DR		20		/* PP Data register */
51 #define L64854_REG_TCR		21		/* PP Transfer Control */
52 #define L64854_REG_OR		22		/* PP Output register */
53 #define L64854_REG_IR		23		/* PP Input register */
54 #define L64854_REG_ICR		24		/* PP Interrupt Control */
55 
56 
57 /*
58  * Control bits common to all three channels.
59  */
60 #define L64854_INT_PEND	0x00000001	/* Interrupt pending */
61 #define L64854_ERR_PEND	0x00000002	/* Error pending */
62 #define L64854_DRAINING	0x0000000c	/* FIFO draining */
63 #define L64854_INT_EN	0x00000010	/* Interrupt enable */
64 #define L64854_INVALIDATE	0x00000020	/* Invalidate FIFO */
65 #define L64854_SLAVE_ERR	0x00000040	/* Slave access size error */
66 #define L64854_RESET	0x00000080	/* Reset device */
67 #define L64854_WRITE	0x00000100	/* 1: xfer to memory */
68 #define L64854_EN_DMA	0x00000200	/* enable DMA transfers */
69 
70 #define L64854_BURST_SIZE	0x000c0000	/* Read/write burst size */
71 #define  L64854_BURST_0		0x00080000	/*   no bursts (SCSI-only) */
72 #define  L64854_BURST_16	0x00000000	/*   16-byte bursts */
73 #define  L64854_BURST_32    	0x00040000	/*   32-byte bursts */
74 #define  L64854_BURST_64	0x000c0000	/*   64-byte bursts (fas) */
75 
76 #define L64854_RST_FAS366	0x08000000	/* FAS366 hardware reset */
77 
78 #define L64854_DEVID		0xf0000000	/* device ID bits */
79 
80 /*
81  * SCSI DMA control bits.
82  */
83 #define D_INT_PEND	L64854_INT_PEND	/* interrupt pending */
84 #define D_ERR_PEND	L64854_ERR_PEND	/* error pending */
85 #define D_DRAINING	L64854_DRAINING	/* fifo draining */
86 #define D_INT_EN	L64854_INT_EN	/* interrupt enable */
87 #define D_INVALIDATE	L64854_INVALIDATE/* invalidate fifo */
88 #define D_SLAVE_ERR	L64854_SLAVE_ERR/* slave access size error */
89 #define D_RESET		L64854_RESET	/* reset scsi */
90 #define D_WRITE		L64854_WRITE	/* 1 = dev -> mem */
91 #define D_EN_DMA	L64854_EN_DMA	/* enable DMA requests */
92 #define D_EN_CNT	0x00002000	/* enable byte counter */
93 #define D_TC		0x00004000	/* terminal count */
94 #define D_WIDE_EN	0x00008000	/* enable wide mode SBUS DMA (fas) */
95 #define D_DSBL_CSR_DRN	0x00010000	/* disable fifo drain on csr */
96 #define D_DSBL_SCSI_DRN	0x00020000	/* disable fifo drain on reg */
97 
98 #define D_DIAG		0x00100000	/* disable fifo drain on addr */
99 #define D_TWO_CYCLE	0x00200000	/* 2 clocks per transfer */
100 #define D_FASTER	0x00400000	/* 3 clocks per transfer */
101 #define D_TCI_DIS	0x00800000	/* disable intr on D_TC */
102 #define D_EN_NEXT	0x01000000	/* enable auto next address */
103 #define D_DMA_ON	0x02000000	/* enable dma from scsi XXX */
104 #define D_DSBL_PARITY_CHK \
105 			0x02000000	/* disable checking for parity on bus (default 1:fas) */
106 #define D_A_LOADED	0x04000000	/* address loaded */
107 #define D_NA_LOADED	0x08000000	/* next address loaded */
108 #define D_HW_RESET_FAS366 \
109 			0x08000000	/* hardware reset FAS366 (fas) */
110 #define D_DEV_ID	L64854_DEVID	/* device ID */
111 #define  DMAREV_0	0x00000000	/* Sunray DMA */
112 #define  DMAREV_ESC	0x40000000	/*  DMA ESC array */
113 #define  DMAREV_1	0x80000000	/* 'DMA' */
114 #define  DMAREV_PLUS	0x90000000	/* 'DMA+' */
115 #define  DMAREV_2	0xa0000000	/* 'DMA2' */
116 #define  DMAREV_HME     0xb0000000 	/* 'HME'  */
117 
118 /*
119  * revisions 0,1 and ESC have different bits.
120  */
121 #define D_ESC_DRAIN	0x00000040	/* rev0,1,esc: drain fifo */
122 #define D_ESC_R_PEND	0x00000400	/* rev0,1: request pending */
123 #define D_ESC_BURST	0x00000800	/* DMA ESC: 16 byte bursts */
124 #define D_ESC_AUTODRAIN	0x00040000	/* DMA ESC: Auto-drain */
125 
126 #define DDMACSR_BITS	"\020"				\
127 	"\01INT\02ERR\03DR1\04DR2\05IEN"		\
128 	"\07SLVERR\010RST\011WRITE\012ENDMA"		\
129 	"\016ENCNT\017TC\021DSBL_CSR_DRN"		\
130 	"\022DSBL_SCSI_DRN\026TWOCYCLE"			\
131 	"\027FASTER\030TCIDIS\031ENNXT\032DMAON"	\
132 	"\033ALOADED\034NALOADED"
133 
134 
135 /*
136  * ENET DMA control bits.
137  */
138 #define E_INT_PEND	L64854_INT_PEND	/* interrupt pending */
139 #define E_ERR_PEND	L64854_ERR_PEND	/* error pending */
140 #define E_DRAINING	L64854_DRAINING	/* fifo draining */
141 #define E_INT_EN	L64854_INT_EN	/* interrupt enable */
142 #define E_INVALIDATE	L64854_INVALIDATE/* invalidate fifo */
143 #define E_SLAVE_ERR	L64854_SLAVE_ERR/* slave access size error */
144 #define E_RESET		L64854_RESET	/* reset ENET */
145 #define E_reserved1	0x00000300	/* */
146 #define E_DRAIN		0x00000400	/* force Ecache drain */
147 #define E_DSBL_WR_DRN	0x00000800	/* disable Ecache drain on .. */
148 #define E_DSBL_RD_DRN	0x00001000	/* disable Ecache drain on .. */
149 #define E_reserved2	0x00006000	/* */
150 #define E_ILACC		0x00008000	/* ... */
151 #define E_DSBL_BUF_WR	0x00010000	/* no buffering of slave writes */
152 #define E_DSBL_WR_INVAL	0x00020000	/* no Ecache invalidate on slave writes */
153 
154 #define E_reserved3	0x00100000	/* */
155 #define E_LOOP_TEST	0x00200000	/* loopback mode */
156 #define E_TP_AUI	0x00400000	/* 1 for TP, 0 for AUI */
157 #define E_reserved4	0x0c800000	/* */
158 #define E_DEV_ID	L64854_DEVID	/* ID bits */
159 
160 #define EDMACSR_BITS	"\020"				\
161 	"\01INT\02ERR\05IEN"				\
162 	"\07SLVERR\010RST\011WRITE\013DRAIN"		\
163 	"\014DSBL_WR_DRN\015DSBL_RD_DRN\020ILACC"	\
164 	"\021DSBL_BUF_WR\022DSBL_WR_INVAL"		\
165 	"\026LOOPTEST\027TP"
166 
167 /*
168  * PP DMA control bits.
169  */
170 #define P_INT_PEND	L64854_INT_PEND	/* interrupt pending */
171 #define P_ERR_PEND	L64854_ERR_PEND	/* error pending */
172 #define P_DRAINING	L64854_DRAINING	/* fifo draining */
173 #define P_INT_EN	L64854_INT_EN	/* interrupt enable */
174 #define P_INVALIDATE	L64854_INVALIDATE/* invalidate fifo */
175 #define P_SLAVE_ERR	L64854_SLAVE_ERR/* slave access size error */
176 #define P_RESET		L64854_RESET	/* reset PP */
177 #define P_WRITE		L64854_WRITE	/* 1: xfer to memory */
178 #define P_EN_DMA	L64854_EN_DMA	/* enable DMA transfers */
179 #define P_reserved1	0x00001c00	/* */
180 #define P_EN_CNT	0x00002000	/* enable counter */
181 #define P_TC		0x00004000	/* terminal count */
182 #define P_reserved2	0x00038000	/* */
183 
184 #define P_DIAG		0x00100000	/* ... */
185 #define P_reserved3	0x00600000	/* */
186 #define P_TCI_DIS	0x00800000	/* no interrupt on terminal count */
187 #define P_EN_NEXT	0x01000000	/* enable DMA chaining */
188 #define P_DMA_ON	0x02000000	/* DMA xfers enabled */
189 #define P_A_LOADED	0x04000000	/* addr and byte count valid */
190 #define P_NA_LOADED	0x08000000	/* next addr & count valid but not used */
191 #define P_DEV_ID	L64854_DEVID	/* ID bits */
192 
193 #define PDMACSR_BITS	"\020"				\
194 	"\01INT\02ERR\05IEN"				\
195 	"\07SLVERR\010RST\011WRITE\012ENDMA"		\
196 	"\016ENCNT\017TC\025DIAG\030TCIDIS"		\
197 	"\031ENNXT\032DMAON\033ALOADED\034NALOADED"
198