/openbsd/gnu/llvm/llvm/lib/Target/Sparc/ |
H A D | SparcISelDAGToDAG.cpp | 251 SDValue Sub1 = CurDAG->getTargetExtractSubreg(SP::sub_odd, dl, MVT::i32, in tryInlineAsm() local 255 SDValue T1 = CurDAG->getCopyToReg(Sub1, dl, Reg1, Sub1, T0.getValue(1)); in tryInlineAsm()
|
/openbsd/gnu/llvm/llvm/lib/Target/CSKY/ |
H A D | CSKYISelDAGToDAG.cpp | 214 SDValue Sub1 = in selectInlineAsm() local 218 SDValue T1 = CurDAG->getCopyToReg(Sub1, dl, Reg1, Sub1, T0.getValue(1)); in selectInlineAsm()
|
/openbsd/gnu/llvm/llvm/lib/CodeGen/ |
H A D | ExpandLargeFpConvert.cpp | 372 Value *Sub1 = Builder.CreateSub(Builder.getIntN(BitWidthNew, BitWidth), in expandIToFP() local 382 llvm::SwitchInst *SI = Builder.CreateSwitch(Sub1, SwDefault); in expandIToFP() 451 ExtractT62 = Builder.CreateTrunc(Sub1, Builder.getIntNTy(64)); in expandIToFP() 491 E0->addIncoming(Sub1, IfThen20); in expandIToFP()
|
/openbsd/gnu/llvm/llvm/lib/Target/AMDGPU/ |
H A D | AMDGPUISelDAGToDAG.cpp | 829 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32); in SelectADD_SUB_I64() local 834 DL, MVT::i32, LHS, Sub1); in SelectADD_SUB_I64() 839 DL, MVT::i32, RHS, Sub1); in SelectADD_SUB_I64() 872 Sub1, in SelectADD_SUB_I64() 1034 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, SL, MVT::i32); in SelectMUL_LOHI() local 1036 MVT::i32, SDValue(Mad, 0), Sub1); in SelectMUL_LOHI() 1577 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32); in SelectFlatOffsetImpl() local 1582 DL, MVT::i32, N0, Sub1); in SelectFlatOffsetImpl() 1599 SDValue(Add, 0), Sub0, SDValue(Addc, 0), Sub1}; in SelectFlatOffsetImpl()
|
H A D | AMDGPULegalizerInfo.cpp | 3558 auto Sub1 = B.buildMergeLikeInstr(S64, {Sub1_Lo, Sub1_Hi}); in legalizeUnsignedDIV_REM64Impl() local 3615 Sel2, Sub1); in legalizeUnsignedDIV_REM64Impl()
|
H A D | AMDGPUISelLowering.cpp | 1914 SDValue Sub1 = DAG.getBitcast(VT, in LowerUDIVREM64() local 1965 SDValue Rem = DAG.getSelectCC(DL, C3, Zero, Sel2, Sub1, ISD::SETNE); in LowerUDIVREM64()
|
/openbsd/gnu/llvm/clang/include/clang/StaticAnalyzer/Core/PathSensitive/ |
H A D | BasicValueFactory.h | 224 const llvm::APSInt &Sub1(const llvm::APSInt &V) { in Sub1() function
|
/openbsd/gnu/llvm/llvm/lib/Target/Hexagon/MCTargetDesc/ |
H A D | HexagonMCCodeEmitter.cpp | 434 const MCInst *Sub1 = MI.getOperand(1).getInst(); in EncodeSingleInstruction() local 440 unsigned SubBits1 = getBinaryCodeForInstr(*Sub1, Fixups, STI); in EncodeSingleInstruction()
|
/openbsd/gnu/llvm/llvm/lib/Target/Hexagon/ |
H A D | HexagonBitSimplify.cpp | 466 unsigned Sub1 = I.getOperand(2).getImm(), Sub2 = I.getOperand(4).getImm(); in parseRegSequence() local 472 assert((Sub1 == SubLo && Sub2 == SubHi) || (Sub1 == SubHi && Sub2 == SubLo)); in parseRegSequence() 473 if (Sub1 == SubLo && Sub2 == SubHi) { in parseRegSequence() 478 if (Sub1 == SubHi && Sub2 == SubLo) { in parseRegSequence()
|
H A D | HexagonConstPropagation.cpp | 1951 unsigned Sub1 = MI.getOperand(2).getImm(); in evaluate() local 1956 if (Sub1 != SubLo && Sub1 != SubHi) in evaluate() 1960 assert(Sub1 != Sub2); in evaluate() 1961 bool LoIs1 = (Sub1 == SubLo); in evaluate()
|
/openbsd/gnu/llvm/llvm/utils/TableGen/ |
H A D | CodeGenRegisters.cpp | 1407 auto compose = [&SubRegAction] (const CodeGenSubRegIndex *Sub1, in computeComposites() 1410 const RegMap &Img1 = SubRegAction.at(Sub1); in computeComposites()
|
/openbsd/gnu/llvm/llvm/lib/Target/ARM/ |
H A D | ARMISelDAGToDAG.cpp | 5812 SDValue Sub1 = CurDAG->getTargetExtractSubreg(ARM::gsub_1, dl, MVT::i32, in tryInlineAsm() local 5816 SDValue T1 = CurDAG->getCopyToReg(Sub1, dl, Reg1, Sub1, T0.getValue(1)); in tryInlineAsm()
|
/openbsd/gnu/llvm/llvm/lib/CodeGen/SelectionDAG/ |
H A D | TargetLowering.cpp | 9873 SDValue Sub1 = DAG.getNode(ISD::SUB, dl, VT, Quot, in expandFixedPointDiv() local 9877 Sub1, Quot); in expandFixedPointDiv()
|
H A D | DAGCombiner.cpp | 22481 SDValue Sub1 = getSubVectorSrc(Bop1, Index, SubVT); in narrowInsertExtractVectorBinOp() local 22486 if (!Sub0 || !Sub1) in narrowInsertExtractVectorBinOp() 22492 return DAG.getNode(BinOpcode, SDLoc(Extract), SubVT, Sub0, Sub1, in narrowInsertExtractVectorBinOp()
|