/openbsd/gnu/llvm/llvm/lib/Target/XCore/ |
H A D | XCoreMachineFunctionInfo.cpp | 53 TRI.getSpillAlign(RC), true); in createLRSpillSlot() 67 MFI.CreateStackObject(TRI.getSpillSize(RC), TRI.getSpillAlign(RC), true); in createFPSpillSlot() 80 Align Alignment = TRI.getSpillAlign(RC); in createEHSpillSlot()
|
H A D | XCoreFrameLowering.cpp | 580 Align Alignment = TRI.getSpillAlign(RC); in processFunctionBeforeFrameFinalized()
|
/openbsd/gnu/llvm/llvm/lib/Target/Mips/ |
H A D | MipsMachineFunction.cpp | 165 TRI.getSpillAlign(RC), false); in createEhDataRegsFI() 179 TRI.getSpillAlign(RC), false); in createISRRegFI() 205 TRI.getSpillSize(*RC), TRI.getSpillAlign(*RC), false); in getMoveF64ViaSpillFI()
|
H A D | MipsSEFrameLowering.cpp | 898 TRI->getSpillAlign(RC), false); in determineCalleeSaves() 914 TRI->getSpillAlign(RC), false); in determineCalleeSaves()
|
/openbsd/gnu/llvm/llvm/lib/Target/X86/ |
H A D | X86LowerTileCopy.cpp | 91 Align Alignment = TRI->getSpillAlign(X86::TILERegClass); in runOnMachineFunction() 95 Alignment = TRI->getSpillAlign(X86::GR64RegClass); in runOnMachineFunction()
|
H A D | X86FastPreTileConfig.cpp | 129 Align Alignment = TRI->getSpillAlign(RC); in getStackSpaceFor()
|
/openbsd/gnu/llvm/llvm/lib/Target/Hexagon/ |
H A D | HexagonVExtract.cpp | 140 Align Alignment = HRI.getSpillAlign(VecRC); in runOnMachineFunction()
|
H A D | HexagonFrameLowering.cpp | 1680 Align Alignment = std::min(TRI->getSpillAlign(*RC), getStackAlign()); in assignCalleeSavedSpillSlots() 1903 Align NeedAlign = HRI.getSpillAlign(Hexagon::HvxVRRegClass); in expandStoreVec2() 1950 Align NeedAlign = HRI.getSpillAlign(Hexagon::HvxVRRegClass); in expandLoadVec2() 1989 Align NeedAlign = HRI.getSpillAlign(Hexagon::HvxVRRegClass); in expandStoreVec() 2017 Align NeedAlign = HRI.getSpillAlign(Hexagon::HvxVRRegClass); in expandLoadVec() 2120 Align A = HRI.getSpillAlign(*RC); in determineCalleeSaves()
|
H A D | HexagonInstrInfo.cpp | 1174 Align NeedAlign = HRI.getSpillAlign(Hexagon::HvxVRRegClass); in expandPostRAPseudo() 1190 Align NeedAlign = HRI.getSpillAlign(Hexagon::HvxVRRegClass); in expandPostRAPseudo() 1212 Align NeedAlign = HRI.getSpillAlign(Hexagon::HvxVRRegClass); in expandPostRAPseudo() 1229 Align NeedAlign = HRI.getSpillAlign(Hexagon::HvxVRRegClass); in expandPostRAPseudo()
|
/openbsd/gnu/llvm/llvm/lib/Target/AMDGPU/ |
H A D | SILowerSGPRSpills.cpp | 228 TRI->getSpillAlign(*RC), true); in spillCalleeSavedRegs()
|
H A D | SIMachineFunctionInfo.cpp | 526 TRI.getSpillAlign(AMDGPU::SGPR_32RegClass), false); in getScavengeFI()
|
H A D | SIFrameLowering.cpp | 76 Align Alignment = TRI->getSpillAlign(RC); in getVGPRSpillLaneOrTempRegister() 1323 TRI->getSpillAlign(*RC)); in processFunctionBeforeFrameFinalized()
|
/openbsd/gnu/llvm/llvm/lib/Target/LoongArch/ |
H A D | LoongArchFrameLowering.cpp | 169 int FI = MFI.CreateStackObject(RI->getSpillSize(RC), RI->getSpillAlign(RC), in processFunctionBeforeFrameFinalized()
|
/openbsd/gnu/llvm/llvm/lib/Target/ARC/ |
H A D | ARCFrameLowering.cpp | 443 RegInfo->getSpillAlign(*RC), false); in processFunctionBeforeFrameFinalized()
|
/openbsd/gnu/llvm/llvm/lib/CodeGen/ |
H A D | VirtRegMap.cpp | 97 Align Alignment = TRI->getSpillAlign(*RC); in createSpillSlot()
|
H A D | RegisterScavenging.cpp | 460 Align NeedAlign = TRI->getSpillAlign(RC); in spill()
|
H A D | RegAllocFast.cpp | 335 Align Alignment = TRI->getSpillAlign(RC); in getStackSpaceFor()
|
H A D | PrologEpilogInserter.cpp | 526 Align Alignment = RegInfo->getSpillAlign(*RC); in assignCalleeSavedSpillSlots()
|
/openbsd/gnu/llvm/llvm/include/llvm/CodeGen/ |
H A D | TargetRegisterInfo.h | 291 Align getSpillAlign(const TargetRegisterClass &RC) const { in getSpillAlign() function
|
/openbsd/gnu/llvm/llvm/lib/Target/CSKY/ |
H A D | CSKYFrameLowering.cpp | 442 Align align = TRI->getSpillAlign(*RC); in determineCalleeSaves()
|
/openbsd/gnu/llvm/llvm/lib/Target/RISCV/ |
H A D | RISCVFrameLowering.cpp | 1117 RegInfo->getSpillAlign(*RC), false); in processFunctionBeforeFrameFinalized()
|
/openbsd/gnu/llvm/llvm/lib/Target/SystemZ/ |
H A D | SystemZFrameLowering.cpp | 1032 Align Alignment = TRI->getSpillAlign(*RC); in assignCalleeSavedSpillSlots()
|
/openbsd/gnu/llvm/llvm/lib/Target/AArch64/ |
H A D | AArch64FrameLowering.cpp | 3113 Align Alignment = TRI->getSpillAlign(RC); in determineCalleeSaves() 3179 Align Alignment(RegInfo->getSpillAlign(*RC)); in assignCalleeSavedSpillSlots()
|
/openbsd/gnu/llvm/llvm/lib/Target/PowerPC/ |
H A D | PPCFrameLowering.cpp | 2297 Align Alignment = TRI.getSpillAlign(RC); in addScavengingSpillSlot()
|
/openbsd/gnu/llvm/llvm/lib/Target/ARM/ |
H A D | ARMFrameLowering.cpp | 2761 Align Alignment = TRI->getSpillAlign(RC); in determineCalleeSaves()
|