Home
last modified time | relevance | path

Searched refs:lb_params (Results 1 – 12 of 12) sorted by relevance

/openbsd/sys/dev/pci/drm/amd/display/dc/dcn10/
H A Ddcn10_dpp_dscl.c181 const struct line_buffer_params *lb_params, in dpp1_dscl_set_lb() argument
189 uint32_t pixel_depth = dpp1_dscl_get_pixel_depth_val(lb_params->depth); in dpp1_dscl_set_lb()
190 uint32_t dyn_pix_depth = lb_params->dynamic_pixel_depth; in dpp1_dscl_set_lb()
194 PIXEL_EXPAN_MODE, lb_params->pixel_expan_mode, /* Pixel expansion mode */ in dpp1_dscl_set_lb()
198 INTERLEAVE_EN, lb_params->interleave_en, /* Interleave source enable */ in dpp1_dscl_set_lb()
199 LB_DATA_FORMAT__ALPHA_EN, lb_params->alpha_en); /* Alpha enable */ in dpp1_dscl_set_lb()
203 INTERLEAVE_EN, lb_params->interleave_en, /* Interleave source enable */ in dpp1_dscl_set_lb()
204 LB_DATA_FORMAT__ALPHA_EN, lb_params->alpha_en); /* Alpha enable */ in dpp1_dscl_set_lb()
412 lb_bpc = dpp1_dscl_get_lb_depth_bpc(scl_data->lb_params.depth); in dpp1_dscl_calc_lb_num_partitions()
439 if (scl_data->lb_params.alpha_en in dpp1_dscl_calc_lb_num_partitions()
[all …]
H A Ddcn10_hw_sequencer.c2684 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = per_pixel_alpha; in update_scaler()
2685 pipe_ctx->plane_res.scl_data.lb_params.depth = LB_PIXEL_DEPTH_36BPP; in update_scaler()
/openbsd/sys/dev/pci/drm/amd/display/dc/dce60/
H A Ddce60_hw_sequencer.c158 default_adjust.lb_color_depth = pipe_ctx->plane_res.scl_data.lb_params.depth; in dce60_set_default_colors()
248 pipe_ctx->plane_res.scl_data.lb_params.depth, in dce60_program_scaler()
312 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = pipe_ctx->bottom_pipe != 0; in dce60_program_front_end_for_pipe()
/openbsd/sys/dev/pci/drm/amd/display/dc/dcn32/
H A Ddcn32_dpp.c97 if (scl_data->lb_params.alpha_en in dscl32_calc_lb_num_partitions()
/openbsd/sys/dev/pci/drm/amd/display/dc/inc/hw/
H A Dtransform.h179 struct line_buffer_params lb_params; member
/openbsd/sys/dev/pci/drm/amd/display/dc/dcn20/
H A Ddcn20_dpp.c304 if (scl_data->lb_params.alpha_en in dscl2_calc_lb_num_partitions()
H A Ddcn20_hwseq.c1572 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = pipe_ctx->plane_state->per_pixel_alpha; in dcn20_update_dchubp_dpp()
1573 ASSERT(pipe_ctx->plane_res.scl_data.lb_params.depth == LB_PIXEL_DEPTH_36BPP); in dcn20_update_dchubp_dpp()
/openbsd/sys/dev/pci/drm/amd/display/dc/dce/
H A Ddce_transform.c486 REG_UPDATE(LB_DATA_FORMAT, ALPHA_EN, data->lb_params.alpha_en); in dce_transform_set_scaler()
1178 scl_data->lb_params.depth, in dce_transform_get_optimal_number_of_taps()
/openbsd/sys/dev/pci/drm/amd/display/dc/dce110/
H A Ddce110_hw_sequencer.c1391 pipe_ctx->plane_res.scl_data.lb_params.depth, in program_scaler()
1591 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = pipe_ctx->bottom_pipe != NULL; in apply_single_controller_ctx_to_hw()
2345 default_adjust.lb_color_depth = pipe_ctx->plane_res.scl_data.lb_params.depth; in set_default_colors()
2730 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = pipe_ctx->bottom_pipe != NULL; in dce110_program_front_end_for_pipe()
/openbsd/sys/dev/pci/drm/amd/display/dc/core/
H A Ddc_resource.c1447 pipe_ctx->plane_res.scl_data.lb_params.depth = LB_PIXEL_DEPTH_36BPP; in resource_build_scaling_params()
1449 pipe_ctx->plane_res.scl_data.lb_params.depth = LB_PIXEL_DEPTH_30BPP; in resource_build_scaling_params()
1451 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = plane_state->per_pixel_alpha; in resource_build_scaling_params()
1464 pipe_ctx->plane_res.scl_data.lb_params.depth = LB_PIXEL_DEPTH_24BPP; in resource_build_scaling_params()
H A Damdgpu_dc.c728 pipes->plane_res.scl_data.lb_params.depth, in dc_stream_set_dither_option()
/openbsd/sys/dev/pci/drm/amd/display/dc/dml/calcs/
H A Ddcn_calcs.c412 switch (pipe->plane_res.scl_data.lb_params.depth) { in pipe_ctx_to_e2e_pipe_params()
1011 v->lb_bit_per_pixel[input_idx] = tl_lb_bpp_to_int(pipe->plane_res.scl_data.lb_params.depth); in dcn_validate_bandwidth()