Searched refs:max_ref_div (Results 1 – 7 of 7) sorted by relevance
993 ref_div_max = min(pll->max_ref_div, 7u); in radeon_compute_pll_avivo()995 ref_div_max = pll->max_ref_div; in radeon_compute_pll_avivo()1116 uint32_t max_ref_div = pll->max_ref_div; in radeon_compute_pll_legacy() local1132 DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div); in radeon_compute_pll_legacy()1147 min_ref_div = max_ref_div = pll->reference_div; in radeon_compute_pll_legacy()1149 while (min_ref_div < max_ref_div-1) { in radeon_compute_pll_legacy()1150 uint32_t mid = (min_ref_div + max_ref_div) / 2; in radeon_compute_pll_legacy()1153 max_ref_div = mid; in radeon_compute_pll_legacy()1188 for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) { in radeon_compute_pll_legacy()
389 dcpll->max_ref_div = 0x3ff; in radeon_get_clock_info()395 p1pll->max_ref_div = 0x3ff; in radeon_get_clock_info()401 p2pll->max_ref_div = 0x3ff; in radeon_get_clock_info()410 spll->max_ref_div = 0xff; in radeon_get_clock_info()419 mpll->max_ref_div = 0xff; in radeon_get_clock_info()
183 uint32_t max_ref_div; member
159 ref_div_max = pll->max_ref_div; in amdgpu_pll_compute()
717 spll->max_ref_div = 0xff; in amdgpu_atomfirmware_get_clock_info()740 mpll->max_ref_div = 0xff; in amdgpu_atomfirmware_get_clock_info()
208 uint32_t max_ref_div; member
607 ppll->max_ref_div = 0x3ff; in amdgpu_atombios_get_clock_info()637 spll->max_ref_div = 0xff; in amdgpu_atombios_get_clock_info()669 mpll->max_ref_div = 0xff; in amdgpu_atombios_get_clock_info()