1 /*
2  * Copyright © 2017 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included
12  * in all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
19  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
20  * DEALINGS IN THE SOFTWARE.
21  */
22 
23 /**
24  * @file crocus_screen.c
25  *
26  * Screen related driver hooks and capability lists.
27  *
28  * A program may use multiple rendering contexts (crocus_context), but
29  * they all share a common screen (crocus_screen).  Global driver state
30  * can be stored in the screen; it may be accessed by multiple threads.
31  */
32 
33 #include <stdio.h>
34 #include <errno.h>
35 #include <sys/ioctl.h>
36 #include "pipe/p_defines.h"
37 #include "pipe/p_state.h"
38 #include "pipe/p_context.h"
39 #include "pipe/p_screen.h"
40 #include "util/debug.h"
41 #include "util/u_inlines.h"
42 #include "util/format/u_format.h"
43 #include "util/u_transfer_helper.h"
44 #include "util/u_upload_mgr.h"
45 #include "util/ralloc.h"
46 #include "util/xmlconfig.h"
47 #include "drm-uapi/i915_drm.h"
48 #include "crocus_context.h"
49 #include "crocus_defines.h"
50 #include "crocus_fence.h"
51 #include "crocus_pipe.h"
52 #include "crocus_resource.h"
53 #include "crocus_screen.h"
54 #include "intel/compiler/brw_compiler.h"
55 #include "intel/common/intel_gem.h"
56 #include "intel/common/intel_l3_config.h"
57 #include "intel/common/intel_uuid.h"
58 #include "crocus_monitor.h"
59 
60 #define genX_call(devinfo, func, ...)                   \
61    switch ((devinfo)->verx10) {                         \
62    case 80:                                             \
63       gfx8_##func(__VA_ARGS__);                         \
64       break;                                            \
65    case 75:                                             \
66       gfx75_##func(__VA_ARGS__);                        \
67       break;                                            \
68    case 70:                                             \
69       gfx7_##func(__VA_ARGS__);                         \
70       break;                                            \
71    case 60:                                             \
72       gfx6_##func(__VA_ARGS__);                         \
73       break;                                            \
74    case 50:                                             \
75       gfx5_##func(__VA_ARGS__);                         \
76       break;                                            \
77    case 45:                                             \
78       gfx45_##func(__VA_ARGS__);                        \
79       break;                                            \
80    case 40:                                             \
81       gfx4_##func(__VA_ARGS__);                         \
82       break;                                            \
83    default:                                             \
84       unreachable("Unknown hardware generation");       \
85    }
86 
87 static const char *
crocus_get_vendor(struct pipe_screen * pscreen)88 crocus_get_vendor(struct pipe_screen *pscreen)
89 {
90    return "Intel";
91 }
92 
93 static const char *
crocus_get_device_vendor(struct pipe_screen * pscreen)94 crocus_get_device_vendor(struct pipe_screen *pscreen)
95 {
96    return "Intel";
97 }
98 
99 static void
crocus_get_device_uuid(struct pipe_screen * pscreen,char * uuid)100 crocus_get_device_uuid(struct pipe_screen *pscreen, char *uuid)
101 {
102    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
103 
104    intel_uuid_compute_device_id((uint8_t *)uuid, &screen->devinfo, PIPE_UUID_SIZE);
105 }
106 
107 static void
crocus_get_driver_uuid(struct pipe_screen * pscreen,char * uuid)108 crocus_get_driver_uuid(struct pipe_screen *pscreen, char *uuid)
109 {
110    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
111    const struct intel_device_info *devinfo = &screen->devinfo;
112 
113    intel_uuid_compute_driver_id((uint8_t *)uuid, devinfo, PIPE_UUID_SIZE);
114 }
115 
116 static const char *
crocus_get_name(struct pipe_screen * pscreen)117 crocus_get_name(struct pipe_screen *pscreen)
118 {
119    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
120    const struct intel_device_info *devinfo = &screen->devinfo;
121    static char buf[128];
122 
123    snprintf(buf, sizeof(buf), "Mesa %s", devinfo->name);
124    return buf;
125 }
126 
127 static uint64_t
get_aperture_size(int fd)128 get_aperture_size(int fd)
129 {
130    struct drm_i915_gem_get_aperture aperture = {};
131    intel_ioctl(fd, DRM_IOCTL_I915_GEM_GET_APERTURE, &aperture);
132    return aperture.aper_size;
133 }
134 
135 static int
crocus_get_param(struct pipe_screen * pscreen,enum pipe_cap param)136 crocus_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
137 {
138    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
139    const struct intel_device_info *devinfo = &screen->devinfo;
140 
141    switch (param) {
142    case PIPE_CAP_NPOT_TEXTURES:
143    case PIPE_CAP_ANISOTROPIC_FILTER:
144    case PIPE_CAP_POINT_SPRITE:
145    case PIPE_CAP_OCCLUSION_QUERY:
146    case PIPE_CAP_TEXTURE_SWIZZLE:
147    case PIPE_CAP_TEXTURE_MIRROR_CLAMP_TO_EDGE:
148    case PIPE_CAP_BLEND_EQUATION_SEPARATE:
149    case PIPE_CAP_FRAGMENT_SHADER_TEXTURE_LOD:
150    case PIPE_CAP_FRAGMENT_SHADER_DERIVATIVES:
151    case PIPE_CAP_VERTEX_SHADER_SATURATE:
152    case PIPE_CAP_PRIMITIVE_RESTART:
153    case PIPE_CAP_PRIMITIVE_RESTART_FIXED_INDEX:
154    case PIPE_CAP_INDEP_BLEND_ENABLE:
155    case PIPE_CAP_RGB_OVERRIDE_DST_ALPHA_BLEND:
156    case PIPE_CAP_FS_COORD_ORIGIN_UPPER_LEFT:
157    case PIPE_CAP_FS_COORD_PIXEL_CENTER_INTEGER:
158    case PIPE_CAP_DEPTH_CLIP_DISABLE:
159    case PIPE_CAP_VS_INSTANCEID:
160    case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
161    case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
162    case PIPE_CAP_SEAMLESS_CUBE_MAP:
163    case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
164    case PIPE_CAP_CONDITIONAL_RENDER:
165    case PIPE_CAP_TEXTURE_BARRIER:
166    case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
167    case PIPE_CAP_START_INSTANCE:
168    case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
169    case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
170    case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
171    case PIPE_CAP_VS_LAYER_VIEWPORT:
172    case PIPE_CAP_TES_LAYER_VIEWPORT:
173    case PIPE_CAP_ACCELERATED:
174    case PIPE_CAP_UMA:
175    case PIPE_CAP_CLIP_HALFZ:
176    case PIPE_CAP_TGSI_TEXCOORD:
177    case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
178    case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
179    case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
180    case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
181    case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
182    case PIPE_CAP_POLYGON_OFFSET_CLAMP:
183    case PIPE_CAP_TGSI_TEX_TXF_LZ:
184    case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
185    case PIPE_CAP_CLEAR_TEXTURE:
186    case PIPE_CAP_SHADER_GROUP_VOTE:
187    case PIPE_CAP_VS_WINDOW_SPACE_POSITION:
188    case PIPE_CAP_TEXTURE_GATHER_SM5:
189    case PIPE_CAP_SHADER_ARRAY_COMPONENTS:
190    case PIPE_CAP_GLSL_TESS_LEVELS_AS_INPUTS:
191    case PIPE_CAP_NIR_COMPACT_ARRAYS:
192    case PIPE_CAP_FS_POSITION_IS_SYSVAL:
193    case PIPE_CAP_FS_FACE_IS_INTEGER_SYSVAL:
194    case PIPE_CAP_INVALIDATE_BUFFER:
195    case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
196    case PIPE_CAP_CS_DERIVED_SYSTEM_VALUES_SUPPORTED:
197    case PIPE_CAP_FENCE_SIGNAL:
198    case PIPE_CAP_DEMOTE_TO_HELPER_INVOCATION:
199    case PIPE_CAP_GL_CLAMP:
200       return true;
201    case PIPE_CAP_INT64:
202    case PIPE_CAP_INT64_DIVMOD:
203    case PIPE_CAP_SHADER_BALLOT:
204    case PIPE_CAP_PACKED_UNIFORMS:
205       return devinfo->ver == 8;
206    case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
207       return devinfo->ver <= 5;
208    case PIPE_CAP_TEXTURE_QUERY_LOD:
209    case PIPE_CAP_QUERY_TIME_ELAPSED:
210       return devinfo->ver >= 5;
211    case PIPE_CAP_DRAW_INDIRECT:
212    case PIPE_CAP_MULTI_DRAW_INDIRECT:
213    case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
214    case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
215    case PIPE_CAP_FS_FINE_DERIVATIVE:
216    case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
217    case PIPE_CAP_SHADER_CLOCK:
218    case PIPE_CAP_TEXTURE_QUERY_SAMPLES:
219    case PIPE_CAP_COMPUTE:
220    case PIPE_CAP_SAMPLER_VIEW_TARGET:
221    case PIPE_CAP_SHADER_SAMPLES_IDENTICAL:
222    case PIPE_CAP_SHADER_PACK_HALF_FLOAT:
223    case PIPE_CAP_GL_SPIRV:
224    case PIPE_CAP_GL_SPIRV_VARIABLE_POINTERS:
225    case PIPE_CAP_COMPUTE_SHADER_DERIVATIVES:
226    case PIPE_CAP_DOUBLES:
227    case PIPE_CAP_MEMOBJ:
228    case PIPE_CAP_IMAGE_STORE_FORMATTED:
229       return devinfo->ver >= 7;
230    case PIPE_CAP_QUERY_BUFFER_OBJECT:
231    case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
232       return devinfo->verx10 >= 75;
233    case PIPE_CAP_CULL_DISTANCE:
234    case PIPE_CAP_QUERY_PIPELINE_STATISTICS_SINGLE:
235    case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
236    case PIPE_CAP_SAMPLE_SHADING:
237    case PIPE_CAP_CUBE_MAP_ARRAY:
238    case PIPE_CAP_QUERY_SO_OVERFLOW:
239    case PIPE_CAP_TEXTURE_MULTISAMPLE:
240    case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
241    case PIPE_CAP_QUERY_TIMESTAMP:
242    case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
243    case PIPE_CAP_INDEP_BLEND_FUNC:
244    case PIPE_CAP_TEXTURE_SHADOW_LOD:
245    case PIPE_CAP_LOAD_CONSTBUF:
246    case PIPE_CAP_DRAW_PARAMETERS:
247    case PIPE_CAP_CLEAR_SCISSORED:
248       return devinfo->ver >= 6;
249    case PIPE_CAP_FBFETCH:
250       return devinfo->verx10 >= 45 ? BRW_MAX_DRAW_BUFFERS : 0;
251    case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
252       /* in theory CL (965gm) can do this */
253       return devinfo->verx10 >= 45 ? 1 : 0;
254    case PIPE_CAP_MAX_RENDER_TARGETS:
255       return BRW_MAX_DRAW_BUFFERS;
256    case PIPE_CAP_MAX_TEXTURE_2D_SIZE:
257       if (devinfo->ver >= 7)
258          return 16384;
259       else
260          return 8192;
261    case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
262       if (devinfo->ver >= 7)
263          return CROCUS_MAX_MIPLEVELS; /* 16384x16384 */
264       else
265          return CROCUS_MAX_MIPLEVELS - 1; /* 8192x8192 */
266    case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
267       return 12; /* 2048x2048 */
268    case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
269       return (devinfo->ver >= 6) ? 4 : 0;
270    case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
271       return devinfo->ver >= 7 ? 2048 : 512;
272    case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
273       return BRW_MAX_SOL_BINDINGS / CROCUS_MAX_SOL_BUFFERS;
274    case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
275       return BRW_MAX_SOL_BINDINGS;
276    case PIPE_CAP_GLSL_FEATURE_LEVEL_COMPATIBILITY:
277    case PIPE_CAP_GLSL_FEATURE_LEVEL: {
278       if (devinfo->verx10 >= 75)
279          return 460;
280       else if (devinfo->ver >= 7)
281          return 420;
282       else if (devinfo->ver >= 6)
283          return 330;
284       return 140;
285    }
286    case PIPE_CAP_CLIP_PLANES:
287       if (devinfo->verx10 < 45)
288          return 6;
289       else
290          return 1; // defaults to MAX (8)
291    case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
292       /* 3DSTATE_CONSTANT_XS requires the start of UBOs to be 32B aligned */
293       return 32;
294    case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
295       return CROCUS_MAP_BUFFER_ALIGNMENT;
296    case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
297       return devinfo->ver >= 7 ? 4 : 0;
298    case PIPE_CAP_MAX_SHADER_BUFFER_SIZE:
299       return devinfo->ver >= 7 ? (1 << 27) : 0;
300    case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
301       return 16; // XXX: u_screen says 256 is the minimum value...
302    case PIPE_CAP_TEXTURE_TRANSFER_MODES:
303       return PIPE_TEXTURE_TRANSFER_BLIT;
304    case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
305       return CROCUS_MAX_TEXTURE_BUFFER_SIZE;
306    case PIPE_CAP_MAX_VIEWPORTS:
307       return devinfo->ver >= 6 ? 16 : 1;
308    case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
309       return devinfo->ver >= 6 ? 256 : 0;
310    case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
311       return devinfo->ver >= 6 ? 1024 : 0;
312    case PIPE_CAP_MAX_GS_INVOCATIONS:
313       return devinfo->ver >= 7 ? 32 : 1;
314    case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
315       if (devinfo->ver >= 7)
316          return 4;
317       else if (devinfo->ver == 6)
318          return 1;
319       else
320          return 0;
321    case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
322       if (devinfo->ver >= 7)
323          return -32;
324       else if (devinfo->ver == 6)
325          return -8;
326       else
327          return 0;
328    case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
329       if (devinfo->ver >= 7)
330          return 31;
331       else if (devinfo->ver == 6)
332          return 7;
333       else
334          return 0;
335    case PIPE_CAP_MAX_VERTEX_STREAMS:
336       return devinfo->ver >= 7 ? 4 : 1;
337    case PIPE_CAP_VENDOR_ID:
338       return 0x8086;
339    case PIPE_CAP_DEVICE_ID:
340       return screen->pci_id;
341    case PIPE_CAP_VIDEO_MEMORY: {
342       /* Once a batch uses more than 75% of the maximum mappable size, we
343        * assume that there's some fragmentation, and we start doing extra
344        * flushing, etc.  That's the big cliff apps will care about.
345        */
346       const unsigned gpu_mappable_megabytes =
347          (screen->aperture_threshold) / (1024 * 1024);
348 
349       const long system_memory_pages = sysconf(_SC_PHYS_PAGES);
350       const long system_page_size = sysconf(_SC_PAGE_SIZE);
351 
352       if (system_memory_pages <= 0 || system_page_size <= 0)
353          return -1;
354 
355       const uint64_t system_memory_bytes =
356          (uint64_t) system_memory_pages * (uint64_t) system_page_size;
357 
358       const unsigned system_memory_megabytes =
359          (unsigned) (system_memory_bytes / (1024 * 1024));
360 
361       return MIN2(system_memory_megabytes, gpu_mappable_megabytes);
362    }
363    case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
364    case PIPE_CAP_MAX_VARYINGS:
365       return (screen->devinfo.ver >= 6) ? 32 : 16;
366    case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
367       /* AMD_pinned_memory assumes the flexibility of using client memory
368        * for any buffer (incl. vertex buffers) which rules out the prospect
369        * of using snooped buffers, as using snooped buffers without
370        * cogniscience is likely to be detrimental to performance and require
371        * extensive checking in the driver for correctness, e.g. to prevent
372        * illegal snoop <-> snoop transfers.
373        */
374       return devinfo->has_llc;
375    case PIPE_CAP_THROTTLE:
376       return screen->driconf.disable_throttling ? 0 : 1;
377 
378    case PIPE_CAP_CONTEXT_PRIORITY_MASK:
379       return PIPE_CONTEXT_PRIORITY_LOW |
380              PIPE_CONTEXT_PRIORITY_MEDIUM |
381              PIPE_CONTEXT_PRIORITY_HIGH;
382 
383    case PIPE_CAP_FRONTEND_NOOP:
384       return true;
385       // XXX: don't hardcode 00:00:02.0 PCI here
386    case PIPE_CAP_PCI_GROUP:
387       return 0;
388    case PIPE_CAP_PCI_BUS:
389       return 0;
390    case PIPE_CAP_PCI_DEVICE:
391       return 2;
392    case PIPE_CAP_PCI_FUNCTION:
393       return 0;
394 
395    default:
396       return u_pipe_screen_get_param_defaults(pscreen, param);
397    }
398    return 0;
399 }
400 
401 static float
crocus_get_paramf(struct pipe_screen * pscreen,enum pipe_capf param)402 crocus_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
403 {
404    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
405    const struct intel_device_info *devinfo = &screen->devinfo;
406 
407    switch (param) {
408    case PIPE_CAPF_MIN_LINE_WIDTH:
409    case PIPE_CAPF_MIN_LINE_WIDTH_AA:
410    case PIPE_CAPF_MIN_POINT_SIZE:
411    case PIPE_CAPF_MIN_POINT_SIZE_AA:
412       return 1;
413 
414    case PIPE_CAPF_POINT_SIZE_GRANULARITY:
415    case PIPE_CAPF_LINE_WIDTH_GRANULARITY:
416       return 0.1;
417 
418    case PIPE_CAPF_MAX_LINE_WIDTH:
419    case PIPE_CAPF_MAX_LINE_WIDTH_AA:
420       if (devinfo->ver >= 6)
421          return 7.375f;
422       else
423          return 7.0f;
424 
425    case PIPE_CAPF_MAX_POINT_SIZE:
426    case PIPE_CAPF_MAX_POINT_SIZE_AA:
427       return 255.0f;
428 
429    case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
430       return 16.0f;
431    case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
432       return 15.0f;
433    case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
434    case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
435    case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
436       return 0.0f;
437    default:
438       unreachable("unknown param");
439    }
440 }
441 
442 static int
crocus_get_shader_param(struct pipe_screen * pscreen,enum pipe_shader_type p_stage,enum pipe_shader_cap param)443 crocus_get_shader_param(struct pipe_screen *pscreen,
444                         enum pipe_shader_type p_stage,
445                         enum pipe_shader_cap param)
446 {
447    gl_shader_stage stage = stage_from_pipe(p_stage);
448    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
449    const struct intel_device_info *devinfo = &screen->devinfo;
450 
451    if (devinfo->ver < 6 &&
452        p_stage != PIPE_SHADER_VERTEX &&
453        p_stage != PIPE_SHADER_FRAGMENT)
454       return 0;
455 
456    if (devinfo->ver == 6 &&
457        p_stage != PIPE_SHADER_VERTEX &&
458        p_stage != PIPE_SHADER_FRAGMENT &&
459        p_stage != PIPE_SHADER_GEOMETRY)
460       return 0;
461 
462    /* this is probably not totally correct.. but it's a start: */
463    switch (param) {
464    case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
465       return stage == MESA_SHADER_FRAGMENT ? 1024 : 16384;
466    case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
467    case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
468    case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
469       return stage == MESA_SHADER_FRAGMENT ? 1024 : 0;
470 
471    case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
472       return UINT_MAX;
473 
474    case PIPE_SHADER_CAP_MAX_INPUTS:
475       if (stage == MESA_SHADER_VERTEX ||
476           stage == MESA_SHADER_GEOMETRY)
477          return 16; /* Gen7 vec4 geom backend */
478       return 32;
479    case PIPE_SHADER_CAP_MAX_OUTPUTS:
480       return 32;
481    case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
482       return 16 * 1024 * sizeof(float);
483    case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
484       return devinfo->ver >= 6 ? 16 : 1;
485    case PIPE_SHADER_CAP_MAX_TEMPS:
486       return 256; /* GL_MAX_PROGRAM_TEMPORARIES_ARB */
487    case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
488       return 0;
489    case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
490    case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
491    case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
492    case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
493       /* Lie about these to avoid st/mesa's GLSL IR lowering of indirects,
494        * which we don't want.  Our compiler backend will check brw_compiler's
495        * options and call nir_lower_indirect_derefs appropriately anyway.
496        */
497       return true;
498    case PIPE_SHADER_CAP_SUBROUTINES:
499       return 0;
500    case PIPE_SHADER_CAP_INTEGERS:
501       return 1;
502    case PIPE_SHADER_CAP_INT64_ATOMICS:
503    case PIPE_SHADER_CAP_FP16:
504       return 0;
505    case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
506    case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
507       return (devinfo->verx10 >= 75) ? CROCUS_MAX_TEXTURE_SAMPLERS : 16;
508    case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
509       if (devinfo->ver >= 7 &&
510           (p_stage == PIPE_SHADER_FRAGMENT ||
511            p_stage == PIPE_SHADER_COMPUTE))
512          return CROCUS_MAX_TEXTURE_SAMPLERS;
513       return 0;
514    case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
515       return devinfo->ver >= 7 ? (CROCUS_MAX_ABOS + CROCUS_MAX_SSBOS) : 0;
516    case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
517    case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
518       return 0;
519    case PIPE_SHADER_CAP_PREFERRED_IR:
520       return PIPE_SHADER_IR_NIR;
521    case PIPE_SHADER_CAP_SUPPORTED_IRS:
522       return 1 << PIPE_SHADER_IR_NIR;
523    case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
524    case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
525       return 1;
526    case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
527    case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
528    case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
529    case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
530    case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
531    case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
532    case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
533    case PIPE_SHADER_CAP_FP16_DERIVATIVES:
534    case PIPE_SHADER_CAP_INT16:
535    case PIPE_SHADER_CAP_GLSL_16BIT_CONSTS:
536    case PIPE_SHADER_CAP_FP16_CONST_BUFFERS:
537       return 0;
538    default:
539       unreachable("unknown shader param");
540    }
541 }
542 
543 static int
crocus_get_compute_param(struct pipe_screen * pscreen,enum pipe_shader_ir ir_type,enum pipe_compute_cap param,void * ret)544 crocus_get_compute_param(struct pipe_screen *pscreen,
545                          enum pipe_shader_ir ir_type,
546                          enum pipe_compute_cap param,
547                          void *ret)
548 {
549    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
550    const struct intel_device_info *devinfo = &screen->devinfo;
551 
552    const uint32_t max_invocations = 32 * devinfo->max_cs_workgroup_threads;
553 
554    if (devinfo->ver < 7)
555       return 0;
556 #define RET(x) do {                  \
557    if (ret)                          \
558       memcpy(ret, x, sizeof(x));     \
559    return sizeof(x);                 \
560 } while (0)
561 
562    switch (param) {
563    case PIPE_COMPUTE_CAP_ADDRESS_BITS:
564       RET((uint32_t []){ 32 });
565 
566    case PIPE_COMPUTE_CAP_IR_TARGET:
567       if (ret)
568          strcpy(ret, "gen");
569       return 4;
570 
571    case PIPE_COMPUTE_CAP_GRID_DIMENSION:
572       RET((uint64_t []) { 3 });
573 
574    case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
575       RET(((uint64_t []) { 65535, 65535, 65535 }));
576 
577    case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
578       /* MaxComputeWorkGroupSize[0..2] */
579       RET(((uint64_t []) {max_invocations, max_invocations, max_invocations}));
580 
581    case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
582       /* MaxComputeWorkGroupInvocations */
583       RET((uint64_t []) { max_invocations });
584 
585    case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
586       /* MaxComputeSharedMemorySize */
587       RET((uint64_t []) { 64 * 1024 });
588 
589    case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
590       RET((uint32_t []) { 1 });
591 
592    case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
593       RET((uint32_t []) { BRW_SUBGROUP_SIZE });
594 
595    case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
596       RET((uint64_t []) { max_invocations });
597 
598    case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
599    case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
600    case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
601    case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
602    case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
603    case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
604 
605       // XXX: I think these are for Clover...
606       return 0;
607 
608    default:
609       unreachable("unknown compute param");
610    }
611 }
612 
613 static uint64_t
crocus_get_timestamp(struct pipe_screen * pscreen)614 crocus_get_timestamp(struct pipe_screen *pscreen)
615 {
616    struct crocus_screen *screen = (struct crocus_screen *) pscreen;
617    const unsigned TIMESTAMP = 0x2358;
618    uint64_t result;
619 
620    crocus_reg_read(screen->bufmgr, TIMESTAMP | 1, &result);
621 
622    result = intel_device_info_timebase_scale(&screen->devinfo, result);
623    result &= (1ull << TIMESTAMP_BITS) - 1;
624 
625    return result;
626 }
627 
628 void
crocus_screen_destroy(struct crocus_screen * screen)629 crocus_screen_destroy(struct crocus_screen *screen)
630 {
631    u_transfer_helper_destroy(screen->base.transfer_helper);
632    crocus_bufmgr_unref(screen->bufmgr);
633    disk_cache_destroy(screen->disk_cache);
634    close(screen->winsys_fd);
635    ralloc_free(screen);
636 }
637 
638 static void
crocus_screen_unref(struct pipe_screen * pscreen)639 crocus_screen_unref(struct pipe_screen *pscreen)
640 {
641    crocus_pscreen_unref(pscreen);
642 }
643 
644 static void
crocus_query_memory_info(struct pipe_screen * pscreen,struct pipe_memory_info * info)645 crocus_query_memory_info(struct pipe_screen *pscreen,
646                          struct pipe_memory_info *info)
647 {
648 }
649 
650 static const void *
crocus_get_compiler_options(struct pipe_screen * pscreen,enum pipe_shader_ir ir,enum pipe_shader_type pstage)651 crocus_get_compiler_options(struct pipe_screen *pscreen,
652                             enum pipe_shader_ir ir,
653                             enum pipe_shader_type pstage)
654 {
655    struct crocus_screen *screen = (struct crocus_screen *) pscreen;
656    gl_shader_stage stage = stage_from_pipe(pstage);
657    assert(ir == PIPE_SHADER_IR_NIR);
658 
659    return screen->compiler->nir_options[stage];
660 }
661 
662 static struct disk_cache *
crocus_get_disk_shader_cache(struct pipe_screen * pscreen)663 crocus_get_disk_shader_cache(struct pipe_screen *pscreen)
664 {
665    struct crocus_screen *screen = (struct crocus_screen *) pscreen;
666    return screen->disk_cache;
667 }
668 
669 static const struct intel_l3_config *
crocus_get_default_l3_config(const struct intel_device_info * devinfo,bool compute)670 crocus_get_default_l3_config(const struct intel_device_info *devinfo,
671                              bool compute)
672 {
673    bool wants_dc_cache = true;
674    bool has_slm = compute;
675    const struct intel_l3_weights w =
676       intel_get_default_l3_weights(devinfo, wants_dc_cache, has_slm);
677    return intel_get_l3_config(devinfo, w);
678 }
679 
680 static void
crocus_shader_debug_log(void * data,unsigned * id,const char * fmt,...)681 crocus_shader_debug_log(void *data, unsigned *id, const char *fmt, ...)
682 {
683    struct pipe_debug_callback *dbg = data;
684    va_list args;
685 
686    if (!dbg->debug_message)
687       return;
688 
689    va_start(args, fmt);
690    dbg->debug_message(dbg->data, id, PIPE_DEBUG_TYPE_SHADER_INFO, fmt, args);
691    va_end(args);
692 }
693 
694 static void
crocus_shader_perf_log(void * data,unsigned * id,const char * fmt,...)695 crocus_shader_perf_log(void *data, unsigned *id, const char *fmt, ...)
696 {
697    struct pipe_debug_callback *dbg = data;
698    va_list args;
699    va_start(args, fmt);
700 
701    if (INTEL_DEBUG(DEBUG_PERF)) {
702       va_list args_copy;
703       va_copy(args_copy, args);
704       vfprintf(stderr, fmt, args_copy);
705       va_end(args_copy);
706    }
707 
708    if (dbg->debug_message) {
709       dbg->debug_message(dbg->data, id, PIPE_DEBUG_TYPE_PERF_INFO, fmt, args);
710    }
711 
712    va_end(args);
713 }
714 
715 struct pipe_screen *
crocus_screen_create(int fd,const struct pipe_screen_config * config)716 crocus_screen_create(int fd, const struct pipe_screen_config *config)
717 {
718    struct crocus_screen *screen = rzalloc(NULL, struct crocus_screen);
719    if (!screen)
720       return NULL;
721 
722    if (!intel_get_device_info_from_fd(fd, &screen->devinfo))
723       return NULL;
724    screen->pci_id = screen->devinfo.pci_device_id;
725 
726    if (screen->devinfo.ver > 8)
727       return NULL;
728 
729    if (screen->devinfo.ver == 8) {
730       /* bind to cherryview or bdw if forced */
731       if (screen->devinfo.platform != INTEL_PLATFORM_CHV &&
732           !getenv("CROCUS_GEN8"))
733          return NULL;
734    }
735 
736    p_atomic_set(&screen->refcount, 1);
737 
738    screen->aperture_bytes = get_aperture_size(fd);
739    screen->aperture_threshold = screen->aperture_bytes * 3 / 4;
740 
741    driParseConfigFiles(config->options, config->options_info, 0, "crocus",
742                        NULL, NULL, NULL, 0, NULL, 0);
743 
744    bool bo_reuse = false;
745    int bo_reuse_mode = driQueryOptioni(config->options, "bo_reuse");
746    switch (bo_reuse_mode) {
747    case DRI_CONF_BO_REUSE_DISABLED:
748       break;
749    case DRI_CONF_BO_REUSE_ALL:
750       bo_reuse = true;
751       break;
752    }
753 
754    screen->bufmgr = crocus_bufmgr_get_for_fd(&screen->devinfo, fd, bo_reuse);
755    if (!screen->bufmgr)
756       return NULL;
757    screen->fd = crocus_bufmgr_get_fd(screen->bufmgr);
758    screen->winsys_fd = fd;
759 
760    brw_process_intel_debug_variable();
761 
762    screen->driconf.dual_color_blend_by_location =
763       driQueryOptionb(config->options, "dual_color_blend_by_location");
764    screen->driconf.disable_throttling =
765       driQueryOptionb(config->options, "disable_throttling");
766    screen->driconf.always_flush_cache =
767       driQueryOptionb(config->options, "always_flush_cache");
768 
769    screen->precompile = env_var_as_boolean("shader_precompile", true);
770 
771    isl_device_init(&screen->isl_dev, &screen->devinfo);
772 
773    screen->compiler = brw_compiler_create(screen, &screen->devinfo);
774    screen->compiler->shader_debug_log = crocus_shader_debug_log;
775    screen->compiler->shader_perf_log = crocus_shader_perf_log;
776    screen->compiler->supports_shader_constants = false;
777    screen->compiler->constant_buffer_0_is_relative = true;
778 
779    if (screen->devinfo.ver >= 7) {
780       screen->l3_config_3d = crocus_get_default_l3_config(&screen->devinfo, false);
781       screen->l3_config_cs = crocus_get_default_l3_config(&screen->devinfo, true);
782    }
783 
784    crocus_disk_cache_init(screen);
785 
786    slab_create_parent(&screen->transfer_pool,
787                       sizeof(struct crocus_transfer), 64);
788 
789    struct pipe_screen *pscreen = &screen->base;
790 
791    crocus_init_screen_fence_functions(pscreen);
792    crocus_init_screen_resource_functions(pscreen);
793 
794    pscreen->destroy = crocus_screen_unref;
795    pscreen->get_name = crocus_get_name;
796    pscreen->get_vendor = crocus_get_vendor;
797    pscreen->get_device_vendor = crocus_get_device_vendor;
798    pscreen->get_param = crocus_get_param;
799    pscreen->get_shader_param = crocus_get_shader_param;
800    pscreen->get_compute_param = crocus_get_compute_param;
801    pscreen->get_paramf = crocus_get_paramf;
802    pscreen->get_compiler_options = crocus_get_compiler_options;
803    pscreen->get_device_uuid = crocus_get_device_uuid;
804    pscreen->get_driver_uuid = crocus_get_driver_uuid;
805    pscreen->get_disk_shader_cache = crocus_get_disk_shader_cache;
806    pscreen->is_format_supported = crocus_is_format_supported;
807    pscreen->context_create = crocus_create_context;
808    pscreen->get_timestamp = crocus_get_timestamp;
809    pscreen->query_memory_info = crocus_query_memory_info;
810    pscreen->get_driver_query_group_info = crocus_get_monitor_group_info;
811    pscreen->get_driver_query_info = crocus_get_monitor_info;
812 
813    genX_call(&screen->devinfo, crocus_init_screen_state, screen);
814    genX_call(&screen->devinfo, crocus_init_screen_query, screen);
815    return pscreen;
816 }
817