1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * (C) Copyright 2010
4  * Texas Instruments, <www.ti.com>
5  *
6  * Aneesh V <aneesh@ti.com>
7  */
8 #ifndef _CLOCKS_OMAP4_H_
9 #define _CLOCKS_OMAP4_H_
10 #include <asm/omap_common.h>
11 
12 /*
13  * Assuming a maximum of 1.5 GHz ARM speed and a minimum of 2 cycles per
14  * loop, allow for a minimum of 2 ms wait (in reality the wait will be
15  * much more than that)
16  */
17 #define LDELAY		1000000
18 
19 /* CM_DLL_CTRL */
20 #define CM_DLL_CTRL_OVERRIDE_SHIFT	0
21 #define CM_DLL_CTRL_OVERRIDE_MASK	(1 << 0)
22 #define CM_DLL_CTRL_NO_OVERRIDE		0
23 
24 /* CM_CLKMODE_DPLL */
25 #define CM_CLKMODE_DPLL_REGM4XEN_SHIFT		11
26 #define CM_CLKMODE_DPLL_REGM4XEN_MASK		(1 << 11)
27 #define CM_CLKMODE_DPLL_LPMODE_EN_SHIFT		10
28 #define CM_CLKMODE_DPLL_LPMODE_EN_MASK		(1 << 10)
29 #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_SHIFT	9
30 #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK	(1 << 9)
31 #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_SHIFT	8
32 #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK	(1 << 8)
33 #define CM_CLKMODE_DPLL_RAMP_RATE_SHIFT		5
34 #define CM_CLKMODE_DPLL_RAMP_RATE_MASK		(0x7 << 5)
35 #define CM_CLKMODE_DPLL_EN_SHIFT		0
36 #define CM_CLKMODE_DPLL_EN_MASK			(0x7 << 0)
37 
38 #define CM_CLKMODE_DPLL_DPLL_EN_SHIFT		0
39 #define CM_CLKMODE_DPLL_DPLL_EN_MASK		7
40 
41 #define DPLL_EN_STOP			1
42 #define DPLL_EN_MN_BYPASS		4
43 #define DPLL_EN_LOW_POWER_BYPASS	5
44 #define DPLL_EN_FAST_RELOCK_BYPASS	6
45 #define DPLL_EN_LOCK			7
46 
47 /* CM_IDLEST_DPLL fields */
48 #define ST_DPLL_CLK_MASK		1
49 
50 /* CM_CLKSEL_DPLL */
51 #define CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT	24
52 #define CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK		(0xFF << 24)
53 #define CM_CLKSEL_DPLL_M_SHIFT			8
54 #define CM_CLKSEL_DPLL_M_MASK			(0x7FF << 8)
55 #define CM_CLKSEL_DPLL_N_SHIFT			0
56 #define CM_CLKSEL_DPLL_N_MASK			0x7F
57 #define CM_CLKSEL_DCC_EN_SHIFT			22
58 #define CM_CLKSEL_DCC_EN_MASK			(1 << 22)
59 
60 /* CM_SYS_CLKSEL */
61 #define CM_SYS_CLKSEL_SYS_CLKSEL_MASK  7
62 
63 /* CM_CLKSEL_CORE */
64 #define CLKSEL_CORE_SHIFT	0
65 #define CLKSEL_L3_SHIFT		4
66 #define CLKSEL_L4_SHIFT		8
67 
68 #define CLKSEL_CORE_X2_DIV_1	0
69 #define CLKSEL_L3_CORE_DIV_2	1
70 #define CLKSEL_L4_L3_DIV_2	1
71 
72 /* CM_ABE_PLL_REF_CLKSEL */
73 #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SHIFT	0
74 #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_MASK	1
75 #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SYSCLK	0
76 #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_32KCLK	1
77 
78 /* CM_BYPCLK_DPLL_IVA */
79 #define CM_BYPCLK_DPLL_IVA_CLKSEL_SHIFT		0
80 #define CM_BYPCLK_DPLL_IVA_CLKSEL_MASK		3
81 
82 #define DPLL_IVA_CLKSEL_CORE_X2_DIV_2		1
83 
84 /* CM_SHADOW_FREQ_CONFIG1 */
85 #define SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK	1
86 #define SHADOW_FREQ_CONFIG1_DLL_OVERRIDE_MASK	4
87 #define SHADOW_FREQ_CONFIG1_DLL_RESET_MASK	8
88 
89 #define SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT	8
90 #define SHADOW_FREQ_CONFIG1_DPLL_EN_MASK	(7 << 8)
91 
92 #define SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT	11
93 #define SHADOW_FREQ_CONFIG1_M2_DIV_MASK		(0x1F << 11)
94 
95 /*CM_<clock_domain>__CLKCTRL */
96 #define CD_CLKCTRL_CLKTRCTRL_SHIFT		0
97 #define CD_CLKCTRL_CLKTRCTRL_MASK		3
98 
99 #define CD_CLKCTRL_CLKTRCTRL_NO_SLEEP		0
100 #define CD_CLKCTRL_CLKTRCTRL_SW_SLEEP		1
101 #define CD_CLKCTRL_CLKTRCTRL_SW_WKUP		2
102 #define CD_CLKCTRL_CLKTRCTRL_HW_AUTO		3
103 
104 
105 /* CM_<clock_domain>_<module>_CLKCTRL */
106 #define MODULE_CLKCTRL_MODULEMODE_SHIFT		0
107 #define MODULE_CLKCTRL_MODULEMODE_MASK		3
108 #define MODULE_CLKCTRL_IDLEST_SHIFT		16
109 #define MODULE_CLKCTRL_IDLEST_MASK		(3 << 16)
110 
111 #define MODULE_CLKCTRL_MODULEMODE_SW_DISABLE		0
112 #define MODULE_CLKCTRL_MODULEMODE_HW_AUTO		1
113 #define MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN	2
114 
115 #define MODULE_CLKCTRL_IDLEST_FULLY_FUNCTIONAL	0
116 #define MODULE_CLKCTRL_IDLEST_TRANSITIONING	1
117 #define MODULE_CLKCTRL_IDLEST_IDLE		2
118 #define MODULE_CLKCTRL_IDLEST_DISABLED		3
119 
120 /* CM_L4PER_GPIO4_CLKCTRL */
121 #define GPIO4_CLKCTRL_OPTFCLKEN_MASK		(1 << 8)
122 
123 /* CM_L3INIT_HSMMCn_CLKCTRL */
124 #define HSMMC_CLKCTRL_CLKSEL_MASK		(1 << 24)
125 
126 /* CM_WKUP_GPTIMER1_CLKCTRL */
127 #define GPTIMER1_CLKCTRL_CLKSEL_MASK		(1 << 24)
128 
129 /* CM_CAM_ISS_CLKCTRL */
130 #define ISS_CLKCTRL_OPTFCLKEN_MASK		(1 << 8)
131 
132 /* CM_DSS_DSS_CLKCTRL */
133 #define DSS_CLKCTRL_OPTFCLKEN_MASK		0xF00
134 
135 /* CM_COREAON_USB_PHY_CORE_CLKCTRL */
136 #define USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K	(1 << 8)
137 
138 /* CM_L3INIT_USBPHY_CLKCTRL */
139 #define USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK	(1 << 8)
140 
141 /* CM_MPU_MPU_CLKCTRL */
142 #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_SHIFT	24
143 #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK	(1 << 24)
144 #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_SHIFT	25
145 #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK	(1 << 25)
146 
147 /* Clock frequencies */
148 #define OMAP_SYS_CLK_IND_38_4_MHZ	6
149 
150 /* PRM_VC_VAL_BYPASS */
151 #define PRM_VC_I2C_CHANNEL_FREQ_KHZ	400
152 
153 /* PMIC */
154 #define SMPS_I2C_SLAVE_ADDR	0x12
155 /* TWL6030 SMPS */
156 #define SMPS_REG_ADDR_VCORE1	0x55
157 #define SMPS_REG_ADDR_VCORE2	0x5B
158 #define SMPS_REG_ADDR_VCORE3	0x61
159 /* TWL6032 SMPS */
160 #define SMPS_REG_ADDR_SMPS1	0x55
161 #define SMPS_REG_ADDR_SMPS2	0x5B
162 #define SMPS_REG_ADDR_SMPS5	0x49
163 
164 #define PHOENIX_SMPS_BASE_VOLT_STD_MODE_UV		607700
165 #define PHOENIX_SMPS_BASE_VOLT_STD_MODE_WITH_OFFSET_UV	709000
166 
167 /* TPS */
168 #define TPS62361_I2C_SLAVE_ADDR		0x60
169 #define TPS62361_REG_ADDR_SET0		0x0
170 #define TPS62361_REG_ADDR_SET1		0x1
171 #define TPS62361_REG_ADDR_SET2		0x2
172 #define TPS62361_REG_ADDR_SET3		0x3
173 #define TPS62361_REG_ADDR_CTRL		0x4
174 #define TPS62361_REG_ADDR_TEMP		0x5
175 #define TPS62361_REG_ADDR_RMP_CTRL	0x6
176 #define TPS62361_REG_ADDR_CHIP_ID	0x8
177 #define TPS62361_REG_ADDR_CHIP_ID_2	0x9
178 
179 #define TPS62361_BASE_VOLT_MV	500
180 #define TPS62361_VSEL0_GPIO	7
181 
182 /* AUXCLKx reg fields */
183 #define AUXCLK_ENABLE_MASK		(1 << 8)
184 #define AUXCLK_SRCSELECT_SHIFT		1
185 #define AUXCLK_SRCSELECT_MASK		(3 << 1)
186 #define AUXCLK_CLKDIV_SHIFT		16
187 #define AUXCLK_CLKDIV_MASK		(0xF << 16)
188 
189 #define AUXCLK_SRCSELECT_SYS_CLK	0
190 #define AUXCLK_SRCSELECT_CORE_DPLL	1
191 #define AUXCLK_SRCSELECT_PER_DPLL	2
192 #define AUXCLK_SRCSELECT_ALTERNATE	3
193 
194 #define AUXCLK_CLKDIV_2			1
195 #define AUXCLK_CLKDIV_16		0xF
196 
197 /* ALTCLKSRC */
198 #define ALTCLKSRC_MODE_MASK		3
199 #define ALTCLKSRC_ENABLE_INT_MASK	4
200 #define ALTCLKSRC_ENABLE_EXT_MASK	8
201 
202 #define ALTCLKSRC_MODE_ACTIVE		1
203 
204 #define DPLL_NO_LOCK	0
205 #define DPLL_LOCK	1
206 
207 /* Clock Defines */
208 #define V_OSCK			38400000	/* Clock output from T2 */
209 #define V_SCLK                   V_OSCK
210 
211 struct omap4_scrm_regs {
212 	u32 revision;           /* 0x0000 */
213 	u32 pad00[63];
214 	u32 clksetuptime;       /* 0x0100 */
215 	u32 pmicsetuptime;      /* 0x0104 */
216 	u32 pad01[2];
217 	u32 altclksrc;          /* 0x0110 */
218 	u32 pad02[2];
219 	u32 c2cclkm;            /* 0x011c */
220 	u32 pad03[56];
221 	u32 extclkreq;          /* 0x0200 */
222 	u32 accclkreq;          /* 0x0204 */
223 	u32 pwrreq;             /* 0x0208 */
224 	u32 pad04[1];
225 	u32 auxclkreq0;         /* 0x0210 */
226 	u32 auxclkreq1;         /* 0x0214 */
227 	u32 auxclkreq2;         /* 0x0218 */
228 	u32 auxclkreq3;         /* 0x021c */
229 	u32 auxclkreq4;         /* 0x0220 */
230 	u32 auxclkreq5;         /* 0x0224 */
231 	u32 pad05[3];
232 	u32 c2cclkreq;          /* 0x0234 */
233 	u32 pad06[54];
234 	u32 auxclk0;            /* 0x0310 */
235 	u32 auxclk1;            /* 0x0314 */
236 	u32 auxclk2;            /* 0x0318 */
237 	u32 auxclk3;            /* 0x031c */
238 	u32 auxclk4;            /* 0x0320 */
239 	u32 auxclk5;            /* 0x0324 */
240 	u32 pad07[54];
241 	u32 rsttime_reg;        /* 0x0400 */
242 	u32 pad08[6];
243 	u32 c2crstctrl;         /* 0x041c */
244 	u32 extpwronrstctrl;    /* 0x0420 */
245 	u32 pad09[59];
246 	u32 extwarmrstst_reg;   /* 0x0510 */
247 	u32 apewarmrstst_reg;   /* 0x0514 */
248 	u32 pad10[1];
249 	u32 c2cwarmrstst_reg;   /* 0x051C */
250 };
251 #endif /* _CLOCKS_OMAP4_H_ */
252