• Home
  • History
  • Annotate
Name Date Size #Lines LOC

..05-Jul-2021-

KconfigH A D05-Jul-2021271 1912

MAINTAINERSH A D05-Jul-2021601 2018

MakefileH A D05-Jul-2021294 179

READMEH A D05-Jul-202110.6 KiB289250

cpld.cH A D05-Jul-20211.4 KiB7148

cpld.hH A D05-Jul-20211.5 KiB4530

ddr.cH A D05-Jul-20213 KiB12082

ddr.hH A D05-Jul-20211.3 KiB4728

eth_t208xrdb.cH A D05-Jul-20212.4 KiB10272

law.cH A D05-Jul-2021984 3422

pci.cH A D05-Jul-2021443 2618

spl.cH A D05-Jul-20212.4 KiB11284

t2080_nand_rcw.cfgH A D05-Jul-2021549 2016

t2080_pbi.cfgH A D05-Jul-2021888 4139

t2080_sd_rcw.cfgH A D05-Jul-2021549 2016

t2080_spi_rcw.cfgH A D05-Jul-2021549 2016

t208xrdb.cH A D05-Jul-20213.2 KiB161115

t208xrdb.hH A D05-Jul-2021353 167

tlb.cH A D05-Jul-20215.2 KiB153102

README

1T2080PCIe-RDB is a Freescale Reference Design Board that hosts the T2080 SoC.
2It can work in two mode: standalone mode and PCIe endpoint mode.
3
4T2080 SoC Overview
5------------------
6The T2080 QorIQ multicore processor combines four dual-threaded e6500 Power
7Architecture processor cores with high-performance datapath acceleration
8logic and network and peripheral bus interfaces required for networking,
9telecom/datacom, wireless infrastructure, and mil/aerospace applications.
10
11T2080 includes the following functions and features:
12 - Four dual-threads 64-bit Power architecture e6500 cores, up to 1.8GHz
13 - 2MB L2 cache and 512KB CoreNet platform cache (CPC)
14 - Hierarchical interconnect fabric
15 - One 32-/64-bit DDR3/3L SDRAM memory controllers with ECC and interleaving
16 - Data Path Acceleration Architecture (DPAA) incorporating acceleration
17 - 16 SerDes lanes up to 10.3125 GHz
18 - 8 Ethernet interfaces, supporting combinations of the following:
19   - Up to four 10 Gbps Ethernet MACs
20   - Up to eight 1 Gbps Ethernet MACs
21   - Up to four 2.5 Gbps Ethernet MACs
22 - High-speed peripheral interfaces
23   - Four PCI Express controllers (two PCIe 2.0 and two PCIe 3.0 with SR-IOV)
24   - Two Serial RapidIO 2.0 controllers/ports running at up to 5 GHz
25 - Additional peripheral interfaces
26   - Two serial ATA (SATA 2.0) controllers
27   - Two high-speed USB 2.0 controllers with integrated PHY
28   - Enhanced secure digital host controller (SD/SDHC/SDXC/eMMC)
29   - Enhanced serial peripheral interface (eSPI)
30   - Four I2C controllers
31   - Four 2-pin UARTs or two 4-pin UARTs
32   - Integrated Flash Controller supporting NAND and NOR flash
33 - Three eight-channel DMA engines
34 - Support for hardware virtualization and partitioning enforcement
35 - QorIQ Platform's Trust Architecture 2.0
36
37User Guide
38----------
39The T2080RDB User Guide is available on the web at
40https://www.nxp.com/docs/en/user-guide/T2080RDBPCUG.pdf
41
42Differences between T2080 and T2081
43-----------------------------------
44  Feature		T2080	 T2081
45  1G Ethernet numbers:  8	 6
46  10G Ethernet numbers: 4	 2
47  SerDes lanes:		16	 8
48  Serial RapidIO,RMan:  2	 no
49  SATA Controller:	2	 no
50  Aurora:		yes	 no
51  SoC Package:		896-pins 780-pins
52
53
54T2080PCIe-RDB board Overview
55----------------------------
56 - SERDES Configuration
57     - SerDes-1 Lane A-B: to two 10G XFI fiber (MAC9 & MAC10)
58     - SerDes-1 Lane C-D: to two 10G Base-T (MAC1 & MAC2)
59     - SerDes-1 Lane E-H: to PCIe Goldfinger (PCIe4 x4, Gen3)
60     - SerDes-2 Lane A-D: to PCIe Slot (PCIe1 x4, Gen2)
61     - SerDes-2 Lane E-F: to C293 secure co-processor (PCIe2 x2)
62     - SerDes-2 Lane G-H: to SATA1 & SATA2
63 - Ethernet
64     - Two on-board 10M/100M/1G RGMII ethernet ports
65     - Two on-board 10Gbps XFI fiber ports
66     - Two on-board 10Gbps Base-T copper ports
67 - DDR Memory
68     - Supports 72bit 4GB DDR3-LP SODIMM
69 - PCIe
70     - One PCIe x4 gold-finger
71     - One PCIe x4 connector
72     - One PCIe x2 end-point device (C293 Crypto co-processor)
73 - IFC/Local Bus
74     - NOR:  128MB 16-bit NOR Flash
75     - NAND: 1GB 8-bit NAND flash
76     - CPLD: for system controlling with programable header on-board
77 - SATA
78     - Two SATA 2.0 onnectors on-board
79 - USB
80     - Supports two USB 2.0 ports with integrated PHYs
81     - Two type A ports with 5V@1.5A per port.
82 - SDHC
83     - one TF-card connector on-board
84 - SPI
85     -  On-board 64MB SPI flash
86 - Other
87     - Two Serial ports
88     - Four I2C ports
89
90
91System Memory map
92-----------------
93Start Address  End Address      Description			Size
940xF_FFDF_0000  0xF_FFDF_0FFF    IFC - CPLD			4KB
950xF_FF80_0000  0xF_FF80_FFFF    IFC - NAND Flash		64KB
960xF_FE00_0000  0xF_FEFF_FFFF    CCSRBAR				16MB
970xF_F803_0000  0xF_F803_FFFF    PCI Express 4 I/O Space		64KB
980xF_F802_0000  0xF_F802_FFFF    PCI Express 3 I/O Space		64KB
990xF_F801_0000  0xF_F801_FFFF    PCI Express 2 I/O Space		64KB
1000xF_F800_0000  0xF_F800_FFFF    PCI Express 1 I/O Space		64KB
1010xF_F600_0000  0xF_F7FF_FFFF    Queue manager software portal	32MB
1020xF_F400_0000  0xF_F5FF_FFFF    Buffer manager software portal	32MB
1030xF_E800_0000  0xF_EFFF_FFFF    IFC - NOR Flash			128MB
1040xF_0000_0000  0xF_003F_FFFF    DCSR				4MB
1050xC_4000_0000  0xC_4FFF_FFFF    PCI Express 4 Mem Space		256MB
1060xC_3000_0000  0xC_3FFF_FFFF    PCI Express 3 Mem Space		256MB
1070xC_2000_0000  0xC_2FFF_FFFF    PCI Express 2 Mem Space		256MB
1080xC_0000_0000  0xC_1FFF_FFFF    PCI Express 1 Mem Space		512MB
1090x0_0000_0000  0x0_ffff_ffff    DDR				4GB
110
111
112128M NOR Flash memory Map
113-------------------------
114Start Address   End Address	Definition			Max size
1150xEFF40000	0xEFFFFFFF	U-Boot (current bank)		768KB
1160xEFF20000	0xEFF3FFFF	U-Boot env (current bank)	128KB
1170xEFF00000	0xEFF1FFFF	FMAN Ucode (current bank)	128KB
1180xEFE00000	0xEFE3FFFF	PHY CS4315 firmware		256KB
1190xED300000	0xEFEFFFFF	rootfs (alt bank)		44MB
1200xEC800000	0xEC8FFFFF	Hardware device tree (alt bank)	1MB
1210xEC020000	0xEC7FFFFF	Linux.uImage (alt bank)		7MB + 875KB
1220xEC000000	0xEC01FFFF	RCW (alt bank)			128KB
1230xEBF40000	0xEBFFFFFF	U-Boot (alt bank)		768KB
1240xEBF20000	0xEBF3FFFF	U-Boot env (alt bank)		128KB
1250xEBF00000	0xEBF1FFFF	FMAN ucode (alt bank)		128KB
1260xEBE00000	0xEBE3FFFF	PHY CS4315 firmware (alt bank)	256KB
1270xE9300000	0xEBEFFFFF	rootfs (current bank)		44MB
1280xE8800000	0xE88FFFFF	Hardware device tree (cur bank)	1MB
1290xE8020000	0xE86FFFFF	Linux.uImage (current bank)	7MB + 875KB
1300xE8000000	0xE801FFFF	RCW (current bank)		128KB
131
132
133T2080PCIe-RDB Ethernet Port Map
134-------------------------------
135Label    In Uboot      In Linux     FMan Address   Comments    PHY
136ETH0     FM1@GTEC1     fm1-mac9     0xfe4f0000     10G SFP+   (CS4315)
137ETH1     FM1@GTEC2     fm1-mac10    0xfe4f2000     10G SFP+   (CS4315)
138ETH2     FM1@GTEC3     fm1-mac1     0xfe4e0000     10G Base-T (AQ1202)
139ETH3     FM1@GTEC4     fm1-mac2     0xfe4e2000     10G Base-T (AQ1202)
140ETH4     FM1@DTSEC3    fm1-mac3     0xfe4e4000     1G  RGMII  (RTL8211E)
141ETH5     FM1@DTSEC4    fm1-mac4     0xfe4e6000     1G  RGMII  (RTL8211E)
142
143
144T2080PCIe-RDB Default DIP-Switch setting
145----------------------------------------
146SW1[1:8] = '00010011'
147SW2[1:8] = '10111111'
148SW3[1:8] = '11100001'
149
150Software configurations and board settings
151------------------------------------------
1521. NOR boot:
153   a. build NOR boot image
154	$ make T2080RDB_config
155	$ make
156   b. program u-boot.bin image to NOR flash
157	=> tftp 1000000 u-boot.bin
158	=> pro off all;era eff40000 efffffff;cp.b 1000000 eff40000 $filesize
159	set SW1[1:8] = '00010011', SW2[1] = '1', SW3[4] = '0' for NOR boot
160
161   Switching between default bank and alternate bank on NOR flash
162   To change boot source to vbank4:
163	via software:   run command 'cpld reset altbank' in U-Boot.
164	via DIP-switch: set SW3[5:7] = '100'
165
166   To change boot source to vbank0:
167	via software:   run command 'cpld reset' in U-Boot.
168	via DIP-Switch: set SW3[5:7] = '000'
169
1702. NAND Boot:
171   a. build PBL image for NAND boot
172	$ make T2080RDB_NAND_config
173	$ make
174   b. program u-boot-with-spl-pbl.bin to NAND flash
175	=> tftp 1000000 u-boot-with-spl-pbl.bin
176	=> nand erase 0 d0000
177	=> nand write 1000000 0 $filesize
178	set SW1[1:8] = '10000010', SW2[1] = '1', SW3[4] = '1' for NAND boot
179
1803. SPI Boot:
181   a. build PBL image for SPI boot
182	$ make T2080RDB_SPIFLASH_config
183	$ make
184   b. program u-boot-with-spl-pbl.bin to SPI flash
185	=> tftp 1000000 u-boot-with-spl-pbl.bin
186	=> sf probe 0
187	=> sf erase 0 d0000
188	=> sf write 1000000 0 $filesize
189	set SW1[1:8] = '00100010', SW2[1] ='1' for SPI boot
190
1914. SD Boot:
192   a. build PBL image for SD boot
193	$ make T2080RDB_SDCARD_config
194	$ make
195   b. program u-boot-with-spl-pbl.bin to micro-SD/TF card
196	=> tftp 1000000 u-boot-with-spl-pbl.bin
197	=> mmc write 1000000 8 0x800
198	set SW1[1:8] = '00100000', SW2[1] = '0' for SD boot
199
200
2012-stage NAND/SPI/SD boot loader
202-------------------------------
203PBL initializes the internal CPC-SRAM and copy SPL(160K) to SRAM.
204SPL further initializes DDR using SPD and environment variables
205and copy U-Boot(768 KB) from NAND/SPI/SD device to DDR.
206Finally SPL transers control to U-Boot for futher booting.
207
208SPL has following features:
209 - Executes within 256K
210 - No relocation required
211
212Run time view of SPL framework
213-------------------------------------------------
214|Area		   | Address			|
215-------------------------------------------------
216|SecureBoot header | 0xFFFC0000 (32KB)		|
217-------------------------------------------------
218|GD, BD		   | 0xFFFC8000 (4KB)		|
219-------------------------------------------------
220|ENV		   | 0xFFFC9000 (8KB)		|
221-------------------------------------------------
222|HEAP		   | 0xFFFCB000 (50KB)		|
223-------------------------------------------------
224|STACK		   | 0xFFFD8000 (22KB)		|
225-------------------------------------------------
226|U-Boot SPL	   | 0xFFFD8000 (160KB)		|
227-------------------------------------------------
228
229NAND Flash memory Map on T2080RDB
230--------------------------------------------------------------
231Start		End		Definition	Size
2320x000000	0x0FFFFF	U-Boot img	1MB  (2 blocks)
2330x100000	0x17FFFF	U-Boot env	512KB (1 block)
2340x180000	0x1FFFFF	FMAN ucode	512KB (1 block)
2350x200000	0x27FFFF	CS4315 ucode	512KB (1 block)
236
237
238Micro SD Card memory Map on T2080RDB
239----------------------------------------------------
240Block		#blocks		Definition	Size
2410x008		2048		U-Boot img	1MB
2420x800		0016		U-Boot env	8KB
2430x820		0128		FMAN ucode	64KB
2440x8a0		0512		CS4315 ucode	256KB
245
246
247SPI Flash memory Map on T2080RDB
248----------------------------------------------------
249Start		End		Definition	Size
2500x000000	0x0FFFFF	U-Boot img	1MB
2510x100000	0x101FFF	U-Boot env	8KB
2520x110000	0x11FFFF	FMAN ucode	64KB
2530x120000        0x15FFFF        CS4315 ucode	256KB
254
255
256How to update the ucode of Cortina CS4315/CS4340 10G PHY
257--------------------------------------------------------
258=> tftp 1000000 CS4315-CS4340-PHY-ucode.txt
259=> pro off all;era 0xefe00000 0xefefffff;cp.b 1000000 0xefe00000 $filesize
260
261
262How to update the ucode of Freescale FMAN
263-----------------------------------------
264=> tftp 1000000 fsl_fman_ucode_t2080_r1.0.bin
265=> pro off all;erase 0xeff00000 0xeff1ffff;cp 1000000 0xeff00000 $filesize
266
267
268For more details, please refer to T2080PCIe-RDB User Guide and access
269website www.freescale.com and Freescale QorIQ SDK Infocenter document.
270
271Device tree support and how to enable it for different configs
272--------------------------------------------------------------
273Device tree support is available for t2080rdb for below mentioned boot,
2741. NOR Boot
2752. NAND Boot
2763. SD Boot
2774. SPIFLASH Boot
278
279To enable device tree support for other boot, below configs need to be
280enabled in relative defconfig file,
2811. CONFIG_DEFAULT_DEVICE_TREE="t2080rdb" (Change default device tree name if required)
2822. CONFIG_OF_CONTROL
2833. CONFIG_MPC85XX_HAVE_RESET_VECTOR if reset vector is located at
284   CONFIG_RESET_VECTOR_ADDRESS - 0xffc
285
286If device tree support is enabled in defconfig,
2871. use 'u-boot-with-dtb.bin' for NOR boot.
2882. use 'u-boot-with-spl-pbl.bin' for other boot.
289